1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * MUSB OTG driver host support
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright 2005 Mentor Graphics Corporation
5*4882a593Smuzhiyun * Copyright (C) 2005-2006 by Texas Instruments
6*4882a593Smuzhiyun * Copyright (C) 2006-2007 Nokia Corporation
7*4882a593Smuzhiyun * Copyright (C) 2008-2009 MontaVista Software, Inc. <source@mvista.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #ifndef __UBOOT__
13*4882a593Smuzhiyun #include <linux/module.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/sched.h>
17*4882a593Smuzhiyun #include <linux/slab.h>
18*4882a593Smuzhiyun #include <linux/errno.h>
19*4882a593Smuzhiyun #include <linux/init.h>
20*4882a593Smuzhiyun #include <linux/list.h>
21*4882a593Smuzhiyun #include <linux/dma-mapping.h>
22*4882a593Smuzhiyun #else
23*4882a593Smuzhiyun #include <common.h>
24*4882a593Smuzhiyun #include <usb.h>
25*4882a593Smuzhiyun #include "linux-compat.h"
26*4882a593Smuzhiyun #include "usb-compat.h"
27*4882a593Smuzhiyun #endif
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include "musb_core.h"
30*4882a593Smuzhiyun #include "musb_host.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun /* MUSB HOST status 22-mar-2006
34*4882a593Smuzhiyun *
35*4882a593Smuzhiyun * - There's still lots of partial code duplication for fault paths, so
36*4882a593Smuzhiyun * they aren't handled as consistently as they need to be.
37*4882a593Smuzhiyun *
38*4882a593Smuzhiyun * - PIO mostly behaved when last tested.
39*4882a593Smuzhiyun * + including ep0, with all usbtest cases 9, 10
40*4882a593Smuzhiyun * + usbtest 14 (ep0out) doesn't seem to run at all
41*4882a593Smuzhiyun * + double buffered OUT/TX endpoints saw stalls(!) with certain usbtest
42*4882a593Smuzhiyun * configurations, but otherwise double buffering passes basic tests.
43*4882a593Smuzhiyun * + for 2.6.N, for N > ~10, needs API changes for hcd framework.
44*4882a593Smuzhiyun *
45*4882a593Smuzhiyun * - DMA (CPPI) ... partially behaves, not currently recommended
46*4882a593Smuzhiyun * + about 1/15 the speed of typical EHCI implementations (PCI)
47*4882a593Smuzhiyun * + RX, all too often reqpkt seems to misbehave after tx
48*4882a593Smuzhiyun * + TX, no known issues (other than evident silicon issue)
49*4882a593Smuzhiyun *
50*4882a593Smuzhiyun * - DMA (Mentor/OMAP) ...has at least toggle update problems
51*4882a593Smuzhiyun *
52*4882a593Smuzhiyun * - [23-feb-2009] minimal traffic scheduling to avoid bulk RX packet
53*4882a593Smuzhiyun * starvation ... nothing yet for TX, interrupt, or bulk.
54*4882a593Smuzhiyun *
55*4882a593Smuzhiyun * - Not tested with HNP, but some SRP paths seem to behave.
56*4882a593Smuzhiyun *
57*4882a593Smuzhiyun * NOTE 24-August-2006:
58*4882a593Smuzhiyun *
59*4882a593Smuzhiyun * - Bulk traffic finally uses both sides of hardware ep1, freeing up an
60*4882a593Smuzhiyun * extra endpoint for periodic use enabling hub + keybd + mouse. That
61*4882a593Smuzhiyun * mostly works, except that with "usbnet" it's easy to trigger cases
62*4882a593Smuzhiyun * with "ping" where RX loses. (a) ping to davinci, even "ping -f",
63*4882a593Smuzhiyun * fine; but (b) ping _from_ davinci, even "ping -c 1", ICMP RX loses
64*4882a593Smuzhiyun * although ARP RX wins. (That test was done with a full speed link.)
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun * NOTE on endpoint usage:
70*4882a593Smuzhiyun *
71*4882a593Smuzhiyun * CONTROL transfers all go through ep0. BULK ones go through dedicated IN
72*4882a593Smuzhiyun * and OUT endpoints ... hardware is dedicated for those "async" queue(s).
73*4882a593Smuzhiyun * (Yes, bulk _could_ use more of the endpoints than that, and would even
74*4882a593Smuzhiyun * benefit from it.)
75*4882a593Smuzhiyun *
76*4882a593Smuzhiyun * INTERUPPT and ISOCHRONOUS transfers are scheduled to the other endpoints.
77*4882a593Smuzhiyun * So far that scheduling is both dumb and optimistic: the endpoint will be
78*4882a593Smuzhiyun * "claimed" until its software queue is no longer refilled. No multiplexing
79*4882a593Smuzhiyun * of transfers between endpoints, or anything clever.
80*4882a593Smuzhiyun */
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static void musb_ep_program(struct musb *musb, u8 epnum,
84*4882a593Smuzhiyun struct urb *urb, int is_out,
85*4882a593Smuzhiyun u8 *buf, u32 offset, u32 len);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /*
88*4882a593Smuzhiyun * Clear TX fifo. Needed to avoid BABBLE errors.
89*4882a593Smuzhiyun */
musb_h_tx_flush_fifo(struct musb_hw_ep * ep)90*4882a593Smuzhiyun static void musb_h_tx_flush_fifo(struct musb_hw_ep *ep)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun struct musb *musb = ep->musb;
93*4882a593Smuzhiyun void __iomem *epio = ep->regs;
94*4882a593Smuzhiyun u16 csr;
95*4882a593Smuzhiyun u16 lastcsr = 0;
96*4882a593Smuzhiyun int retries = 1000;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun csr = musb_readw(epio, MUSB_TXCSR);
99*4882a593Smuzhiyun while (csr & MUSB_TXCSR_FIFONOTEMPTY) {
100*4882a593Smuzhiyun if (csr != lastcsr)
101*4882a593Smuzhiyun dev_dbg(musb->controller, "Host TX FIFONOTEMPTY csr: %02x\n", csr);
102*4882a593Smuzhiyun lastcsr = csr;
103*4882a593Smuzhiyun csr |= MUSB_TXCSR_FLUSHFIFO;
104*4882a593Smuzhiyun musb_writew(epio, MUSB_TXCSR, csr);
105*4882a593Smuzhiyun csr = musb_readw(epio, MUSB_TXCSR);
106*4882a593Smuzhiyun if (WARN(retries-- < 1,
107*4882a593Smuzhiyun "Could not flush host TX%d fifo: csr: %04x\n",
108*4882a593Smuzhiyun ep->epnum, csr))
109*4882a593Smuzhiyun return;
110*4882a593Smuzhiyun mdelay(1);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
musb_h_ep0_flush_fifo(struct musb_hw_ep * ep)114*4882a593Smuzhiyun static void musb_h_ep0_flush_fifo(struct musb_hw_ep *ep)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun void __iomem *epio = ep->regs;
117*4882a593Smuzhiyun u16 csr;
118*4882a593Smuzhiyun int retries = 5;
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* scrub any data left in the fifo */
121*4882a593Smuzhiyun do {
122*4882a593Smuzhiyun csr = musb_readw(epio, MUSB_TXCSR);
123*4882a593Smuzhiyun if (!(csr & (MUSB_CSR0_TXPKTRDY | MUSB_CSR0_RXPKTRDY)))
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun musb_writew(epio, MUSB_TXCSR, MUSB_CSR0_FLUSHFIFO);
126*4882a593Smuzhiyun csr = musb_readw(epio, MUSB_TXCSR);
127*4882a593Smuzhiyun udelay(10);
128*4882a593Smuzhiyun } while (--retries);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun WARN(!retries, "Could not flush host TX%d fifo: csr: %04x\n",
131*4882a593Smuzhiyun ep->epnum, csr);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* and reset for the next transfer */
134*4882a593Smuzhiyun musb_writew(epio, MUSB_TXCSR, 0);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun * Start transmit. Caller is responsible for locking shared resources.
139*4882a593Smuzhiyun * musb must be locked.
140*4882a593Smuzhiyun */
musb_h_tx_start(struct musb_hw_ep * ep)141*4882a593Smuzhiyun static inline void musb_h_tx_start(struct musb_hw_ep *ep)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun u16 txcsr;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /* NOTE: no locks here; caller should lock and select EP */
146*4882a593Smuzhiyun if (ep->epnum) {
147*4882a593Smuzhiyun txcsr = musb_readw(ep->regs, MUSB_TXCSR);
148*4882a593Smuzhiyun txcsr |= MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_H_WZC_BITS;
149*4882a593Smuzhiyun musb_writew(ep->regs, MUSB_TXCSR, txcsr);
150*4882a593Smuzhiyun } else {
151*4882a593Smuzhiyun txcsr = MUSB_CSR0_H_SETUPPKT | MUSB_CSR0_TXPKTRDY;
152*4882a593Smuzhiyun musb_writew(ep->regs, MUSB_CSR0, txcsr);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
musb_h_tx_dma_start(struct musb_hw_ep * ep)157*4882a593Smuzhiyun static inline void musb_h_tx_dma_start(struct musb_hw_ep *ep)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun u16 txcsr;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* NOTE: no locks here; caller should lock and select EP */
162*4882a593Smuzhiyun txcsr = musb_readw(ep->regs, MUSB_TXCSR);
163*4882a593Smuzhiyun txcsr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_H_WZC_BITS;
164*4882a593Smuzhiyun if (is_cppi_enabled())
165*4882a593Smuzhiyun txcsr |= MUSB_TXCSR_DMAMODE;
166*4882a593Smuzhiyun musb_writew(ep->regs, MUSB_TXCSR, txcsr);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
musb_ep_set_qh(struct musb_hw_ep * ep,int is_in,struct musb_qh * qh)169*4882a593Smuzhiyun static void musb_ep_set_qh(struct musb_hw_ep *ep, int is_in, struct musb_qh *qh)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun if (is_in != 0 || ep->is_shared_fifo)
172*4882a593Smuzhiyun ep->in_qh = qh;
173*4882a593Smuzhiyun if (is_in == 0 || ep->is_shared_fifo)
174*4882a593Smuzhiyun ep->out_qh = qh;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
musb_ep_get_qh(struct musb_hw_ep * ep,int is_in)177*4882a593Smuzhiyun static struct musb_qh *musb_ep_get_qh(struct musb_hw_ep *ep, int is_in)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun return is_in ? ep->in_qh : ep->out_qh;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /*
183*4882a593Smuzhiyun * Start the URB at the front of an endpoint's queue
184*4882a593Smuzhiyun * end must be claimed from the caller.
185*4882a593Smuzhiyun *
186*4882a593Smuzhiyun * Context: controller locked, irqs blocked
187*4882a593Smuzhiyun */
188*4882a593Smuzhiyun static void
musb_start_urb(struct musb * musb,int is_in,struct musb_qh * qh)189*4882a593Smuzhiyun musb_start_urb(struct musb *musb, int is_in, struct musb_qh *qh)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun u16 frame;
192*4882a593Smuzhiyun u32 len;
193*4882a593Smuzhiyun void __iomem *mbase = musb->mregs;
194*4882a593Smuzhiyun struct urb *urb = next_urb(qh);
195*4882a593Smuzhiyun void *buf = urb->transfer_buffer;
196*4882a593Smuzhiyun u32 offset = 0;
197*4882a593Smuzhiyun struct musb_hw_ep *hw_ep = qh->hw_ep;
198*4882a593Smuzhiyun unsigned pipe = urb->pipe;
199*4882a593Smuzhiyun u8 address = usb_pipedevice(pipe);
200*4882a593Smuzhiyun int epnum = hw_ep->epnum;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* initialize software qh state */
203*4882a593Smuzhiyun qh->offset = 0;
204*4882a593Smuzhiyun qh->segsize = 0;
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /* gather right source of data */
207*4882a593Smuzhiyun switch (qh->type) {
208*4882a593Smuzhiyun case USB_ENDPOINT_XFER_CONTROL:
209*4882a593Smuzhiyun /* control transfers always start with SETUP */
210*4882a593Smuzhiyun is_in = 0;
211*4882a593Smuzhiyun musb->ep0_stage = MUSB_EP0_START;
212*4882a593Smuzhiyun buf = urb->setup_packet;
213*4882a593Smuzhiyun len = 8;
214*4882a593Smuzhiyun break;
215*4882a593Smuzhiyun #ifndef __UBOOT__
216*4882a593Smuzhiyun case USB_ENDPOINT_XFER_ISOC:
217*4882a593Smuzhiyun qh->iso_idx = 0;
218*4882a593Smuzhiyun qh->frame = 0;
219*4882a593Smuzhiyun offset = urb->iso_frame_desc[0].offset;
220*4882a593Smuzhiyun len = urb->iso_frame_desc[0].length;
221*4882a593Smuzhiyun break;
222*4882a593Smuzhiyun #endif
223*4882a593Smuzhiyun default: /* bulk, interrupt */
224*4882a593Smuzhiyun /* actual_length may be nonzero on retry paths */
225*4882a593Smuzhiyun buf = urb->transfer_buffer + urb->actual_length;
226*4882a593Smuzhiyun len = urb->transfer_buffer_length - urb->actual_length;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun dev_dbg(musb->controller, "qh %p urb %p dev%d ep%d%s%s, hw_ep %d, %p/%d\n",
230*4882a593Smuzhiyun qh, urb, address, qh->epnum,
231*4882a593Smuzhiyun is_in ? "in" : "out",
232*4882a593Smuzhiyun ({char *s; switch (qh->type) {
233*4882a593Smuzhiyun case USB_ENDPOINT_XFER_CONTROL: s = ""; break;
234*4882a593Smuzhiyun case USB_ENDPOINT_XFER_BULK: s = "-bulk"; break;
235*4882a593Smuzhiyun #ifndef __UBOOT__
236*4882a593Smuzhiyun case USB_ENDPOINT_XFER_ISOC: s = "-iso"; break;
237*4882a593Smuzhiyun #endif
238*4882a593Smuzhiyun default: s = "-intr"; break;
239*4882a593Smuzhiyun }; s; }),
240*4882a593Smuzhiyun epnum, buf + offset, len);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* Configure endpoint */
243*4882a593Smuzhiyun musb_ep_set_qh(hw_ep, is_in, qh);
244*4882a593Smuzhiyun musb_ep_program(musb, epnum, urb, !is_in, buf, offset, len);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun /* transmit may have more work: start it when it is time */
247*4882a593Smuzhiyun if (is_in)
248*4882a593Smuzhiyun return;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* determine if the time is right for a periodic transfer */
251*4882a593Smuzhiyun switch (qh->type) {
252*4882a593Smuzhiyun #ifndef __UBOOT__
253*4882a593Smuzhiyun case USB_ENDPOINT_XFER_ISOC:
254*4882a593Smuzhiyun #endif
255*4882a593Smuzhiyun case USB_ENDPOINT_XFER_INT:
256*4882a593Smuzhiyun dev_dbg(musb->controller, "check whether there's still time for periodic Tx\n");
257*4882a593Smuzhiyun frame = musb_readw(mbase, MUSB_FRAME);
258*4882a593Smuzhiyun /* FIXME this doesn't implement that scheduling policy ...
259*4882a593Smuzhiyun * or handle framecounter wrapping
260*4882a593Smuzhiyun */
261*4882a593Smuzhiyun #ifndef __UBOOT__
262*4882a593Smuzhiyun if ((urb->transfer_flags & URB_ISO_ASAP)
263*4882a593Smuzhiyun || (frame >= urb->start_frame)) {
264*4882a593Smuzhiyun /* REVISIT the SOF irq handler shouldn't duplicate
265*4882a593Smuzhiyun * this code; and we don't init urb->start_frame...
266*4882a593Smuzhiyun */
267*4882a593Smuzhiyun qh->frame = 0;
268*4882a593Smuzhiyun goto start;
269*4882a593Smuzhiyun } else {
270*4882a593Smuzhiyun #endif
271*4882a593Smuzhiyun qh->frame = urb->start_frame;
272*4882a593Smuzhiyun /* enable SOF interrupt so we can count down */
273*4882a593Smuzhiyun dev_dbg(musb->controller, "SOF for %d\n", epnum);
274*4882a593Smuzhiyun #if 1 /* ifndef CONFIG_ARCH_DAVINCI */
275*4882a593Smuzhiyun musb_writeb(mbase, MUSB_INTRUSBE, 0xff);
276*4882a593Smuzhiyun #endif
277*4882a593Smuzhiyun #ifndef __UBOOT__
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun #endif
280*4882a593Smuzhiyun break;
281*4882a593Smuzhiyun default:
282*4882a593Smuzhiyun start:
283*4882a593Smuzhiyun dev_dbg(musb->controller, "Start TX%d %s\n", epnum,
284*4882a593Smuzhiyun hw_ep->tx_channel ? "dma" : "pio");
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (!hw_ep->tx_channel)
287*4882a593Smuzhiyun musb_h_tx_start(hw_ep);
288*4882a593Smuzhiyun else if (is_cppi_enabled() || tusb_dma_omap())
289*4882a593Smuzhiyun musb_h_tx_dma_start(hw_ep);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun /* Context: caller owns controller lock, IRQs are blocked */
musb_giveback(struct musb * musb,struct urb * urb,int status)294*4882a593Smuzhiyun static void musb_giveback(struct musb *musb, struct urb *urb, int status)
295*4882a593Smuzhiyun __releases(musb->lock)
296*4882a593Smuzhiyun __acquires(musb->lock)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun dev_dbg(musb->controller,
299*4882a593Smuzhiyun "complete %p %pF (%d), dev%d ep%d%s, %d/%d\n",
300*4882a593Smuzhiyun urb, urb->complete, status,
301*4882a593Smuzhiyun usb_pipedevice(urb->pipe),
302*4882a593Smuzhiyun usb_pipeendpoint(urb->pipe),
303*4882a593Smuzhiyun usb_pipein(urb->pipe) ? "in" : "out",
304*4882a593Smuzhiyun urb->actual_length, urb->transfer_buffer_length
305*4882a593Smuzhiyun );
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun usb_hcd_unlink_urb_from_ep(musb_to_hcd(musb), urb);
308*4882a593Smuzhiyun spin_unlock(&musb->lock);
309*4882a593Smuzhiyun usb_hcd_giveback_urb(musb_to_hcd(musb), urb, status);
310*4882a593Smuzhiyun spin_lock(&musb->lock);
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* For bulk/interrupt endpoints only */
musb_save_toggle(struct musb_qh * qh,int is_in,struct urb * urb)314*4882a593Smuzhiyun static inline void musb_save_toggle(struct musb_qh *qh, int is_in,
315*4882a593Smuzhiyun struct urb *urb)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun void __iomem *epio = qh->hw_ep->regs;
318*4882a593Smuzhiyun u16 csr;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun /*
321*4882a593Smuzhiyun * FIXME: the current Mentor DMA code seems to have
322*4882a593Smuzhiyun * problems getting toggle correct.
323*4882a593Smuzhiyun */
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (is_in)
326*4882a593Smuzhiyun csr = musb_readw(epio, MUSB_RXCSR) & MUSB_RXCSR_H_DATATOGGLE;
327*4882a593Smuzhiyun else
328*4882a593Smuzhiyun csr = musb_readw(epio, MUSB_TXCSR) & MUSB_TXCSR_H_DATATOGGLE;
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun usb_settoggle(urb->dev, qh->epnum, !is_in, csr ? 1 : 0);
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /*
334*4882a593Smuzhiyun * Advance this hardware endpoint's queue, completing the specified URB and
335*4882a593Smuzhiyun * advancing to either the next URB queued to that qh, or else invalidating
336*4882a593Smuzhiyun * that qh and advancing to the next qh scheduled after the current one.
337*4882a593Smuzhiyun *
338*4882a593Smuzhiyun * Context: caller owns controller lock, IRQs are blocked
339*4882a593Smuzhiyun */
musb_advance_schedule(struct musb * musb,struct urb * urb,struct musb_hw_ep * hw_ep,int is_in)340*4882a593Smuzhiyun static void musb_advance_schedule(struct musb *musb, struct urb *urb,
341*4882a593Smuzhiyun struct musb_hw_ep *hw_ep, int is_in)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun struct musb_qh *qh = musb_ep_get_qh(hw_ep, is_in);
344*4882a593Smuzhiyun struct musb_hw_ep *ep = qh->hw_ep;
345*4882a593Smuzhiyun int ready = qh->is_ready;
346*4882a593Smuzhiyun int status;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun status = (urb->status == -EINPROGRESS) ? 0 : urb->status;
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* save toggle eagerly, for paranoia */
351*4882a593Smuzhiyun switch (qh->type) {
352*4882a593Smuzhiyun case USB_ENDPOINT_XFER_BULK:
353*4882a593Smuzhiyun case USB_ENDPOINT_XFER_INT:
354*4882a593Smuzhiyun musb_save_toggle(qh, is_in, urb);
355*4882a593Smuzhiyun break;
356*4882a593Smuzhiyun #ifndef __UBOOT__
357*4882a593Smuzhiyun case USB_ENDPOINT_XFER_ISOC:
358*4882a593Smuzhiyun if (status == 0 && urb->error_count)
359*4882a593Smuzhiyun status = -EXDEV;
360*4882a593Smuzhiyun break;
361*4882a593Smuzhiyun #endif
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun qh->is_ready = 0;
365*4882a593Smuzhiyun musb_giveback(musb, urb, status);
366*4882a593Smuzhiyun qh->is_ready = ready;
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* reclaim resources (and bandwidth) ASAP; deschedule it, and
369*4882a593Smuzhiyun * invalidate qh as soon as list_empty(&hep->urb_list)
370*4882a593Smuzhiyun */
371*4882a593Smuzhiyun if (list_empty(&qh->hep->urb_list)) {
372*4882a593Smuzhiyun struct list_head *head;
373*4882a593Smuzhiyun struct dma_controller *dma = musb->dma_controller;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun if (is_in) {
376*4882a593Smuzhiyun ep->rx_reinit = 1;
377*4882a593Smuzhiyun if (ep->rx_channel) {
378*4882a593Smuzhiyun dma->channel_release(ep->rx_channel);
379*4882a593Smuzhiyun ep->rx_channel = NULL;
380*4882a593Smuzhiyun }
381*4882a593Smuzhiyun } else {
382*4882a593Smuzhiyun ep->tx_reinit = 1;
383*4882a593Smuzhiyun if (ep->tx_channel) {
384*4882a593Smuzhiyun dma->channel_release(ep->tx_channel);
385*4882a593Smuzhiyun ep->tx_channel = NULL;
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun /* Clobber old pointers to this qh */
390*4882a593Smuzhiyun musb_ep_set_qh(ep, is_in, NULL);
391*4882a593Smuzhiyun qh->hep->hcpriv = NULL;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun switch (qh->type) {
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun case USB_ENDPOINT_XFER_CONTROL:
396*4882a593Smuzhiyun case USB_ENDPOINT_XFER_BULK:
397*4882a593Smuzhiyun /* fifo policy for these lists, except that NAKing
398*4882a593Smuzhiyun * should rotate a qh to the end (for fairness).
399*4882a593Smuzhiyun */
400*4882a593Smuzhiyun if (qh->mux == 1) {
401*4882a593Smuzhiyun head = qh->ring.prev;
402*4882a593Smuzhiyun list_del(&qh->ring);
403*4882a593Smuzhiyun kfree(qh);
404*4882a593Smuzhiyun qh = first_qh(head);
405*4882a593Smuzhiyun break;
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun case USB_ENDPOINT_XFER_ISOC:
409*4882a593Smuzhiyun case USB_ENDPOINT_XFER_INT:
410*4882a593Smuzhiyun /* this is where periodic bandwidth should be
411*4882a593Smuzhiyun * de-allocated if it's tracked and allocated;
412*4882a593Smuzhiyun * and where we'd update the schedule tree...
413*4882a593Smuzhiyun */
414*4882a593Smuzhiyun kfree(qh);
415*4882a593Smuzhiyun qh = NULL;
416*4882a593Smuzhiyun break;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun if (qh != NULL && qh->is_ready) {
421*4882a593Smuzhiyun dev_dbg(musb->controller, "... next ep%d %cX urb %p\n",
422*4882a593Smuzhiyun hw_ep->epnum, is_in ? 'R' : 'T', next_urb(qh));
423*4882a593Smuzhiyun musb_start_urb(musb, is_in, qh);
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
musb_h_flush_rxfifo(struct musb_hw_ep * hw_ep,u16 csr)427*4882a593Smuzhiyun static u16 musb_h_flush_rxfifo(struct musb_hw_ep *hw_ep, u16 csr)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun /* we don't want fifo to fill itself again;
430*4882a593Smuzhiyun * ignore dma (various models),
431*4882a593Smuzhiyun * leave toggle alone (may not have been saved yet)
432*4882a593Smuzhiyun */
433*4882a593Smuzhiyun csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_RXPKTRDY;
434*4882a593Smuzhiyun csr &= ~(MUSB_RXCSR_H_REQPKT
435*4882a593Smuzhiyun | MUSB_RXCSR_H_AUTOREQ
436*4882a593Smuzhiyun | MUSB_RXCSR_AUTOCLEAR);
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun /* write 2x to allow double buffering */
439*4882a593Smuzhiyun musb_writew(hw_ep->regs, MUSB_RXCSR, csr);
440*4882a593Smuzhiyun musb_writew(hw_ep->regs, MUSB_RXCSR, csr);
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun /* flush writebuffer */
443*4882a593Smuzhiyun return musb_readw(hw_ep->regs, MUSB_RXCSR);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun /*
447*4882a593Smuzhiyun * PIO RX for a packet (or part of it).
448*4882a593Smuzhiyun */
449*4882a593Smuzhiyun static bool
musb_host_packet_rx(struct musb * musb,struct urb * urb,u8 epnum,u8 iso_err)450*4882a593Smuzhiyun musb_host_packet_rx(struct musb *musb, struct urb *urb, u8 epnum, u8 iso_err)
451*4882a593Smuzhiyun {
452*4882a593Smuzhiyun u16 rx_count;
453*4882a593Smuzhiyun u8 *buf;
454*4882a593Smuzhiyun u16 csr;
455*4882a593Smuzhiyun bool done = false;
456*4882a593Smuzhiyun u32 length;
457*4882a593Smuzhiyun int do_flush = 0;
458*4882a593Smuzhiyun struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
459*4882a593Smuzhiyun void __iomem *epio = hw_ep->regs;
460*4882a593Smuzhiyun struct musb_qh *qh = hw_ep->in_qh;
461*4882a593Smuzhiyun int pipe = urb->pipe;
462*4882a593Smuzhiyun void *buffer = urb->transfer_buffer;
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /* musb_ep_select(mbase, epnum); */
465*4882a593Smuzhiyun rx_count = musb_readw(epio, MUSB_RXCOUNT);
466*4882a593Smuzhiyun dev_dbg(musb->controller, "RX%d count %d, buffer %p len %d/%d\n", epnum, rx_count,
467*4882a593Smuzhiyun urb->transfer_buffer, qh->offset,
468*4882a593Smuzhiyun urb->transfer_buffer_length);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /* unload FIFO */
471*4882a593Smuzhiyun #ifndef __UBOOT__
472*4882a593Smuzhiyun if (usb_pipeisoc(pipe)) {
473*4882a593Smuzhiyun int status = 0;
474*4882a593Smuzhiyun struct usb_iso_packet_descriptor *d;
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun if (iso_err) {
477*4882a593Smuzhiyun status = -EILSEQ;
478*4882a593Smuzhiyun urb->error_count++;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun d = urb->iso_frame_desc + qh->iso_idx;
482*4882a593Smuzhiyun buf = buffer + d->offset;
483*4882a593Smuzhiyun length = d->length;
484*4882a593Smuzhiyun if (rx_count > length) {
485*4882a593Smuzhiyun if (status == 0) {
486*4882a593Smuzhiyun status = -EOVERFLOW;
487*4882a593Smuzhiyun urb->error_count++;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun dev_dbg(musb->controller, "** OVERFLOW %d into %d\n", rx_count, length);
490*4882a593Smuzhiyun do_flush = 1;
491*4882a593Smuzhiyun } else
492*4882a593Smuzhiyun length = rx_count;
493*4882a593Smuzhiyun urb->actual_length += length;
494*4882a593Smuzhiyun d->actual_length = length;
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun d->status = status;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* see if we are done */
499*4882a593Smuzhiyun done = (++qh->iso_idx >= urb->number_of_packets);
500*4882a593Smuzhiyun } else {
501*4882a593Smuzhiyun #endif
502*4882a593Smuzhiyun /* non-isoch */
503*4882a593Smuzhiyun buf = buffer + qh->offset;
504*4882a593Smuzhiyun length = urb->transfer_buffer_length - qh->offset;
505*4882a593Smuzhiyun if (rx_count > length) {
506*4882a593Smuzhiyun if (urb->status == -EINPROGRESS)
507*4882a593Smuzhiyun urb->status = -EOVERFLOW;
508*4882a593Smuzhiyun dev_dbg(musb->controller, "** OVERFLOW %d into %d\n", rx_count, length);
509*4882a593Smuzhiyun do_flush = 1;
510*4882a593Smuzhiyun } else
511*4882a593Smuzhiyun length = rx_count;
512*4882a593Smuzhiyun urb->actual_length += length;
513*4882a593Smuzhiyun qh->offset += length;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun /* see if we are done */
516*4882a593Smuzhiyun done = (urb->actual_length == urb->transfer_buffer_length)
517*4882a593Smuzhiyun || (rx_count < qh->maxpacket)
518*4882a593Smuzhiyun || (urb->status != -EINPROGRESS);
519*4882a593Smuzhiyun if (done
520*4882a593Smuzhiyun && (urb->status == -EINPROGRESS)
521*4882a593Smuzhiyun && (urb->transfer_flags & URB_SHORT_NOT_OK)
522*4882a593Smuzhiyun && (urb->actual_length
523*4882a593Smuzhiyun < urb->transfer_buffer_length))
524*4882a593Smuzhiyun urb->status = -EREMOTEIO;
525*4882a593Smuzhiyun #ifndef __UBOOT__
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun #endif
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun musb_read_fifo(hw_ep, length, buf);
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun csr = musb_readw(epio, MUSB_RXCSR);
532*4882a593Smuzhiyun csr |= MUSB_RXCSR_H_WZC_BITS;
533*4882a593Smuzhiyun if (unlikely(do_flush))
534*4882a593Smuzhiyun musb_h_flush_rxfifo(hw_ep, csr);
535*4882a593Smuzhiyun else {
536*4882a593Smuzhiyun /* REVISIT this assumes AUTOCLEAR is never set */
537*4882a593Smuzhiyun csr &= ~(MUSB_RXCSR_RXPKTRDY | MUSB_RXCSR_H_REQPKT);
538*4882a593Smuzhiyun if (!done)
539*4882a593Smuzhiyun csr |= MUSB_RXCSR_H_REQPKT;
540*4882a593Smuzhiyun musb_writew(epio, MUSB_RXCSR, csr);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun return done;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun /* we don't always need to reinit a given side of an endpoint...
547*4882a593Smuzhiyun * when we do, use tx/rx reinit routine and then construct a new CSR
548*4882a593Smuzhiyun * to address data toggle, NYET, and DMA or PIO.
549*4882a593Smuzhiyun *
550*4882a593Smuzhiyun * it's possible that driver bugs (especially for DMA) or aborting a
551*4882a593Smuzhiyun * transfer might have left the endpoint busier than it should be.
552*4882a593Smuzhiyun * the busy/not-empty tests are basically paranoia.
553*4882a593Smuzhiyun */
554*4882a593Smuzhiyun static void
musb_rx_reinit(struct musb * musb,struct musb_qh * qh,struct musb_hw_ep * ep)555*4882a593Smuzhiyun musb_rx_reinit(struct musb *musb, struct musb_qh *qh, struct musb_hw_ep *ep)
556*4882a593Smuzhiyun {
557*4882a593Smuzhiyun u16 csr;
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /* NOTE: we know the "rx" fifo reinit never triggers for ep0.
560*4882a593Smuzhiyun * That always uses tx_reinit since ep0 repurposes TX register
561*4882a593Smuzhiyun * offsets; the initial SETUP packet is also a kind of OUT.
562*4882a593Smuzhiyun */
563*4882a593Smuzhiyun
564*4882a593Smuzhiyun /* if programmed for Tx, put it in RX mode */
565*4882a593Smuzhiyun if (ep->is_shared_fifo) {
566*4882a593Smuzhiyun csr = musb_readw(ep->regs, MUSB_TXCSR);
567*4882a593Smuzhiyun if (csr & MUSB_TXCSR_MODE) {
568*4882a593Smuzhiyun musb_h_tx_flush_fifo(ep);
569*4882a593Smuzhiyun csr = musb_readw(ep->regs, MUSB_TXCSR);
570*4882a593Smuzhiyun musb_writew(ep->regs, MUSB_TXCSR,
571*4882a593Smuzhiyun csr | MUSB_TXCSR_FRCDATATOG);
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /*
575*4882a593Smuzhiyun * Clear the MODE bit (and everything else) to enable Rx.
576*4882a593Smuzhiyun * NOTE: we mustn't clear the DMAMODE bit before DMAENAB.
577*4882a593Smuzhiyun */
578*4882a593Smuzhiyun if (csr & MUSB_TXCSR_DMAMODE)
579*4882a593Smuzhiyun musb_writew(ep->regs, MUSB_TXCSR, MUSB_TXCSR_DMAMODE);
580*4882a593Smuzhiyun musb_writew(ep->regs, MUSB_TXCSR, 0);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* scrub all previous state, clearing toggle */
583*4882a593Smuzhiyun } else {
584*4882a593Smuzhiyun csr = musb_readw(ep->regs, MUSB_RXCSR);
585*4882a593Smuzhiyun if (csr & MUSB_RXCSR_RXPKTRDY)
586*4882a593Smuzhiyun WARNING("rx%d, packet/%d ready?\n", ep->epnum,
587*4882a593Smuzhiyun musb_readw(ep->regs, MUSB_RXCOUNT));
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun musb_h_flush_rxfifo(ep, MUSB_RXCSR_CLRDATATOG);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun /* target addr and (for multipoint) hub addr/port */
593*4882a593Smuzhiyun if (musb->is_multipoint) {
594*4882a593Smuzhiyun musb_write_rxfunaddr(ep->target_regs, qh->addr_reg);
595*4882a593Smuzhiyun musb_write_rxhubaddr(ep->target_regs, qh->h_addr_reg);
596*4882a593Smuzhiyun musb_write_rxhubport(ep->target_regs, qh->h_port_reg);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun } else
599*4882a593Smuzhiyun musb_writeb(musb->mregs, MUSB_FADDR, qh->addr_reg);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun /* protocol/endpoint, interval/NAKlimit, i/o size */
602*4882a593Smuzhiyun musb_writeb(ep->regs, MUSB_RXTYPE, qh->type_reg);
603*4882a593Smuzhiyun musb_writeb(ep->regs, MUSB_RXINTERVAL, qh->intv_reg);
604*4882a593Smuzhiyun /* NOTE: bulk combining rewrites high bits of maxpacket */
605*4882a593Smuzhiyun /* Set RXMAXP with the FIFO size of the endpoint
606*4882a593Smuzhiyun * to disable double buffer mode.
607*4882a593Smuzhiyun */
608*4882a593Smuzhiyun if (musb->double_buffer_not_ok)
609*4882a593Smuzhiyun musb_writew(ep->regs, MUSB_RXMAXP, ep->max_packet_sz_rx);
610*4882a593Smuzhiyun else
611*4882a593Smuzhiyun musb_writew(ep->regs, MUSB_RXMAXP,
612*4882a593Smuzhiyun qh->maxpacket | ((qh->hb_mult - 1) << 11));
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun ep->rx_reinit = 0;
615*4882a593Smuzhiyun }
616*4882a593Smuzhiyun
musb_tx_dma_program(struct dma_controller * dma,struct musb_hw_ep * hw_ep,struct musb_qh * qh,struct urb * urb,u32 offset,u32 length)617*4882a593Smuzhiyun static bool musb_tx_dma_program(struct dma_controller *dma,
618*4882a593Smuzhiyun struct musb_hw_ep *hw_ep, struct musb_qh *qh,
619*4882a593Smuzhiyun struct urb *urb, u32 offset, u32 length)
620*4882a593Smuzhiyun {
621*4882a593Smuzhiyun struct dma_channel *channel = hw_ep->tx_channel;
622*4882a593Smuzhiyun void __iomem *epio = hw_ep->regs;
623*4882a593Smuzhiyun u16 pkt_size = qh->maxpacket;
624*4882a593Smuzhiyun u16 csr;
625*4882a593Smuzhiyun u8 mode;
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun #ifdef CONFIG_USB_INVENTRA_DMA
628*4882a593Smuzhiyun if (length > channel->max_len)
629*4882a593Smuzhiyun length = channel->max_len;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun csr = musb_readw(epio, MUSB_TXCSR);
632*4882a593Smuzhiyun if (length > pkt_size) {
633*4882a593Smuzhiyun mode = 1;
634*4882a593Smuzhiyun csr |= MUSB_TXCSR_DMAMODE | MUSB_TXCSR_DMAENAB;
635*4882a593Smuzhiyun /* autoset shouldn't be set in high bandwidth */
636*4882a593Smuzhiyun if (qh->hb_mult == 1)
637*4882a593Smuzhiyun csr |= MUSB_TXCSR_AUTOSET;
638*4882a593Smuzhiyun } else {
639*4882a593Smuzhiyun mode = 0;
640*4882a593Smuzhiyun csr &= ~(MUSB_TXCSR_AUTOSET | MUSB_TXCSR_DMAMODE);
641*4882a593Smuzhiyun csr |= MUSB_TXCSR_DMAENAB; /* against programmer's guide */
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun channel->desired_mode = mode;
644*4882a593Smuzhiyun musb_writew(epio, MUSB_TXCSR, csr);
645*4882a593Smuzhiyun #else
646*4882a593Smuzhiyun if (!is_cppi_enabled() && !tusb_dma_omap())
647*4882a593Smuzhiyun return false;
648*4882a593Smuzhiyun
649*4882a593Smuzhiyun channel->actual_len = 0;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun /*
652*4882a593Smuzhiyun * TX uses "RNDIS" mode automatically but needs help
653*4882a593Smuzhiyun * to identify the zero-length-final-packet case.
654*4882a593Smuzhiyun */
655*4882a593Smuzhiyun mode = (urb->transfer_flags & URB_ZERO_PACKET) ? 1 : 0;
656*4882a593Smuzhiyun #endif
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun qh->segsize = length;
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun /*
661*4882a593Smuzhiyun * Ensure the data reaches to main memory before starting
662*4882a593Smuzhiyun * DMA transfer
663*4882a593Smuzhiyun */
664*4882a593Smuzhiyun wmb();
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun if (!dma->channel_program(channel, pkt_size, mode,
667*4882a593Smuzhiyun urb->transfer_dma + offset, length)) {
668*4882a593Smuzhiyun dma->channel_release(channel);
669*4882a593Smuzhiyun hw_ep->tx_channel = NULL;
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun csr = musb_readw(epio, MUSB_TXCSR);
672*4882a593Smuzhiyun csr &= ~(MUSB_TXCSR_AUTOSET | MUSB_TXCSR_DMAENAB);
673*4882a593Smuzhiyun musb_writew(epio, MUSB_TXCSR, csr | MUSB_TXCSR_H_WZC_BITS);
674*4882a593Smuzhiyun return false;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun return true;
677*4882a593Smuzhiyun }
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /*
680*4882a593Smuzhiyun * Program an HDRC endpoint as per the given URB
681*4882a593Smuzhiyun * Context: irqs blocked, controller lock held
682*4882a593Smuzhiyun */
musb_ep_program(struct musb * musb,u8 epnum,struct urb * urb,int is_out,u8 * buf,u32 offset,u32 len)683*4882a593Smuzhiyun static void musb_ep_program(struct musb *musb, u8 epnum,
684*4882a593Smuzhiyun struct urb *urb, int is_out,
685*4882a593Smuzhiyun u8 *buf, u32 offset, u32 len)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun struct dma_controller *dma_controller;
688*4882a593Smuzhiyun struct dma_channel *dma_channel;
689*4882a593Smuzhiyun u8 dma_ok;
690*4882a593Smuzhiyun void __iomem *mbase = musb->mregs;
691*4882a593Smuzhiyun struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
692*4882a593Smuzhiyun void __iomem *epio = hw_ep->regs;
693*4882a593Smuzhiyun struct musb_qh *qh = musb_ep_get_qh(hw_ep, !is_out);
694*4882a593Smuzhiyun u16 packet_sz = qh->maxpacket;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun dev_dbg(musb->controller, "%s hw%d urb %p spd%d dev%d ep%d%s "
697*4882a593Smuzhiyun "h_addr%02x h_port%02x bytes %d\n",
698*4882a593Smuzhiyun is_out ? "-->" : "<--",
699*4882a593Smuzhiyun epnum, urb, urb->dev->speed,
700*4882a593Smuzhiyun qh->addr_reg, qh->epnum, is_out ? "out" : "in",
701*4882a593Smuzhiyun qh->h_addr_reg, qh->h_port_reg,
702*4882a593Smuzhiyun len);
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun musb_ep_select(mbase, epnum);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* candidate for DMA? */
707*4882a593Smuzhiyun dma_controller = musb->dma_controller;
708*4882a593Smuzhiyun if (is_dma_capable() && epnum && dma_controller) {
709*4882a593Smuzhiyun dma_channel = is_out ? hw_ep->tx_channel : hw_ep->rx_channel;
710*4882a593Smuzhiyun if (!dma_channel) {
711*4882a593Smuzhiyun dma_channel = dma_controller->channel_alloc(
712*4882a593Smuzhiyun dma_controller, hw_ep, is_out);
713*4882a593Smuzhiyun if (is_out)
714*4882a593Smuzhiyun hw_ep->tx_channel = dma_channel;
715*4882a593Smuzhiyun else
716*4882a593Smuzhiyun hw_ep->rx_channel = dma_channel;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun } else
719*4882a593Smuzhiyun dma_channel = NULL;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun /* make sure we clear DMAEnab, autoSet bits from previous run */
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun /* OUT/transmit/EP0 or IN/receive? */
724*4882a593Smuzhiyun if (is_out) {
725*4882a593Smuzhiyun u16 csr;
726*4882a593Smuzhiyun u16 int_txe;
727*4882a593Smuzhiyun u16 load_count;
728*4882a593Smuzhiyun
729*4882a593Smuzhiyun csr = musb_readw(epio, MUSB_TXCSR);
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun /* disable interrupt in case we flush */
732*4882a593Smuzhiyun int_txe = musb_readw(mbase, MUSB_INTRTXE);
733*4882a593Smuzhiyun musb_writew(mbase, MUSB_INTRTXE, int_txe & ~(1 << epnum));
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun /* general endpoint setup */
736*4882a593Smuzhiyun if (epnum) {
737*4882a593Smuzhiyun /* flush all old state, set default */
738*4882a593Smuzhiyun musb_h_tx_flush_fifo(hw_ep);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun /*
741*4882a593Smuzhiyun * We must not clear the DMAMODE bit before or in
742*4882a593Smuzhiyun * the same cycle with the DMAENAB bit, so we clear
743*4882a593Smuzhiyun * the latter first...
744*4882a593Smuzhiyun */
745*4882a593Smuzhiyun csr &= ~(MUSB_TXCSR_H_NAKTIMEOUT
746*4882a593Smuzhiyun | MUSB_TXCSR_AUTOSET
747*4882a593Smuzhiyun | MUSB_TXCSR_DMAENAB
748*4882a593Smuzhiyun | MUSB_TXCSR_FRCDATATOG
749*4882a593Smuzhiyun | MUSB_TXCSR_H_RXSTALL
750*4882a593Smuzhiyun | MUSB_TXCSR_H_ERROR
751*4882a593Smuzhiyun | MUSB_TXCSR_TXPKTRDY
752*4882a593Smuzhiyun );
753*4882a593Smuzhiyun csr |= MUSB_TXCSR_MODE;
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun if (usb_gettoggle(urb->dev, qh->epnum, 1))
756*4882a593Smuzhiyun csr |= MUSB_TXCSR_H_WR_DATATOGGLE
757*4882a593Smuzhiyun | MUSB_TXCSR_H_DATATOGGLE;
758*4882a593Smuzhiyun else
759*4882a593Smuzhiyun csr |= MUSB_TXCSR_CLRDATATOG;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun musb_writew(epio, MUSB_TXCSR, csr);
762*4882a593Smuzhiyun /* REVISIT may need to clear FLUSHFIFO ... */
763*4882a593Smuzhiyun csr &= ~MUSB_TXCSR_DMAMODE;
764*4882a593Smuzhiyun musb_writew(epio, MUSB_TXCSR, csr);
765*4882a593Smuzhiyun csr = musb_readw(epio, MUSB_TXCSR);
766*4882a593Smuzhiyun } else {
767*4882a593Smuzhiyun /* endpoint 0: just flush */
768*4882a593Smuzhiyun musb_h_ep0_flush_fifo(hw_ep);
769*4882a593Smuzhiyun }
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun /* target addr and (for multipoint) hub addr/port */
772*4882a593Smuzhiyun if (musb->is_multipoint) {
773*4882a593Smuzhiyun musb_write_txfunaddr(mbase, epnum, qh->addr_reg);
774*4882a593Smuzhiyun musb_write_txhubaddr(mbase, epnum, qh->h_addr_reg);
775*4882a593Smuzhiyun musb_write_txhubport(mbase, epnum, qh->h_port_reg);
776*4882a593Smuzhiyun /* FIXME if !epnum, do the same for RX ... */
777*4882a593Smuzhiyun } else
778*4882a593Smuzhiyun musb_writeb(mbase, MUSB_FADDR, qh->addr_reg);
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun /* protocol/endpoint/interval/NAKlimit */
781*4882a593Smuzhiyun if (epnum) {
782*4882a593Smuzhiyun musb_writeb(epio, MUSB_TXTYPE, qh->type_reg);
783*4882a593Smuzhiyun if (musb->double_buffer_not_ok)
784*4882a593Smuzhiyun musb_writew(epio, MUSB_TXMAXP,
785*4882a593Smuzhiyun hw_ep->max_packet_sz_tx);
786*4882a593Smuzhiyun else if (can_bulk_split(musb, qh->type))
787*4882a593Smuzhiyun musb_writew(epio, MUSB_TXMAXP, packet_sz
788*4882a593Smuzhiyun | ((hw_ep->max_packet_sz_tx /
789*4882a593Smuzhiyun packet_sz) - 1) << 11);
790*4882a593Smuzhiyun else
791*4882a593Smuzhiyun musb_writew(epio, MUSB_TXMAXP,
792*4882a593Smuzhiyun qh->maxpacket |
793*4882a593Smuzhiyun ((qh->hb_mult - 1) << 11));
794*4882a593Smuzhiyun musb_writeb(epio, MUSB_TXINTERVAL, qh->intv_reg);
795*4882a593Smuzhiyun } else {
796*4882a593Smuzhiyun musb_writeb(epio, MUSB_NAKLIMIT0, qh->intv_reg);
797*4882a593Smuzhiyun if (musb->is_multipoint)
798*4882a593Smuzhiyun musb_writeb(epio, MUSB_TYPE0,
799*4882a593Smuzhiyun qh->type_reg);
800*4882a593Smuzhiyun }
801*4882a593Smuzhiyun
802*4882a593Smuzhiyun if (can_bulk_split(musb, qh->type))
803*4882a593Smuzhiyun load_count = min((u32) hw_ep->max_packet_sz_tx,
804*4882a593Smuzhiyun len);
805*4882a593Smuzhiyun else
806*4882a593Smuzhiyun load_count = min((u32) packet_sz, len);
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun if (dma_channel && musb_tx_dma_program(dma_controller,
809*4882a593Smuzhiyun hw_ep, qh, urb, offset, len))
810*4882a593Smuzhiyun load_count = 0;
811*4882a593Smuzhiyun
812*4882a593Smuzhiyun if (load_count) {
813*4882a593Smuzhiyun /* PIO to load FIFO */
814*4882a593Smuzhiyun qh->segsize = load_count;
815*4882a593Smuzhiyun musb_write_fifo(hw_ep, load_count, buf);
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun /* re-enable interrupt */
819*4882a593Smuzhiyun musb_writew(mbase, MUSB_INTRTXE, int_txe);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun /* IN/receive */
822*4882a593Smuzhiyun } else {
823*4882a593Smuzhiyun u16 csr;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun if (hw_ep->rx_reinit) {
826*4882a593Smuzhiyun musb_rx_reinit(musb, qh, hw_ep);
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun /* init new state: toggle and NYET, maybe DMA later */
829*4882a593Smuzhiyun if (usb_gettoggle(urb->dev, qh->epnum, 0))
830*4882a593Smuzhiyun csr = MUSB_RXCSR_H_WR_DATATOGGLE
831*4882a593Smuzhiyun | MUSB_RXCSR_H_DATATOGGLE;
832*4882a593Smuzhiyun else
833*4882a593Smuzhiyun csr = 0;
834*4882a593Smuzhiyun if (qh->type == USB_ENDPOINT_XFER_INT)
835*4882a593Smuzhiyun csr |= MUSB_RXCSR_DISNYET;
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun } else {
838*4882a593Smuzhiyun csr = musb_readw(hw_ep->regs, MUSB_RXCSR);
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun if (csr & (MUSB_RXCSR_RXPKTRDY
841*4882a593Smuzhiyun | MUSB_RXCSR_DMAENAB
842*4882a593Smuzhiyun | MUSB_RXCSR_H_REQPKT))
843*4882a593Smuzhiyun ERR("broken !rx_reinit, ep%d csr %04x\n",
844*4882a593Smuzhiyun hw_ep->epnum, csr);
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun /* scrub any stale state, leaving toggle alone */
847*4882a593Smuzhiyun csr &= MUSB_RXCSR_DISNYET;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun /* kick things off */
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun if ((is_cppi_enabled() || tusb_dma_omap()) && dma_channel) {
853*4882a593Smuzhiyun /* Candidate for DMA */
854*4882a593Smuzhiyun dma_channel->actual_len = 0L;
855*4882a593Smuzhiyun qh->segsize = len;
856*4882a593Smuzhiyun
857*4882a593Smuzhiyun /* AUTOREQ is in a DMA register */
858*4882a593Smuzhiyun musb_writew(hw_ep->regs, MUSB_RXCSR, csr);
859*4882a593Smuzhiyun csr = musb_readw(hw_ep->regs, MUSB_RXCSR);
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun /*
862*4882a593Smuzhiyun * Unless caller treats short RX transfers as
863*4882a593Smuzhiyun * errors, we dare not queue multiple transfers.
864*4882a593Smuzhiyun */
865*4882a593Smuzhiyun dma_ok = dma_controller->channel_program(dma_channel,
866*4882a593Smuzhiyun packet_sz, !(urb->transfer_flags &
867*4882a593Smuzhiyun URB_SHORT_NOT_OK),
868*4882a593Smuzhiyun urb->transfer_dma + offset,
869*4882a593Smuzhiyun qh->segsize);
870*4882a593Smuzhiyun if (!dma_ok) {
871*4882a593Smuzhiyun dma_controller->channel_release(dma_channel);
872*4882a593Smuzhiyun hw_ep->rx_channel = dma_channel = NULL;
873*4882a593Smuzhiyun } else
874*4882a593Smuzhiyun csr |= MUSB_RXCSR_DMAENAB;
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun csr |= MUSB_RXCSR_H_REQPKT;
878*4882a593Smuzhiyun dev_dbg(musb->controller, "RXCSR%d := %04x\n", epnum, csr);
879*4882a593Smuzhiyun musb_writew(hw_ep->regs, MUSB_RXCSR, csr);
880*4882a593Smuzhiyun csr = musb_readw(hw_ep->regs, MUSB_RXCSR);
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun }
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun
885*4882a593Smuzhiyun /*
886*4882a593Smuzhiyun * Service the default endpoint (ep0) as host.
887*4882a593Smuzhiyun * Return true until it's time to start the status stage.
888*4882a593Smuzhiyun */
musb_h_ep0_continue(struct musb * musb,u16 len,struct urb * urb)889*4882a593Smuzhiyun static bool musb_h_ep0_continue(struct musb *musb, u16 len, struct urb *urb)
890*4882a593Smuzhiyun {
891*4882a593Smuzhiyun bool more = false;
892*4882a593Smuzhiyun u8 *fifo_dest = NULL;
893*4882a593Smuzhiyun u16 fifo_count = 0;
894*4882a593Smuzhiyun struct musb_hw_ep *hw_ep = musb->control_ep;
895*4882a593Smuzhiyun struct musb_qh *qh = hw_ep->in_qh;
896*4882a593Smuzhiyun struct usb_ctrlrequest *request;
897*4882a593Smuzhiyun
898*4882a593Smuzhiyun switch (musb->ep0_stage) {
899*4882a593Smuzhiyun case MUSB_EP0_IN:
900*4882a593Smuzhiyun fifo_dest = urb->transfer_buffer + urb->actual_length;
901*4882a593Smuzhiyun fifo_count = min_t(size_t, len, urb->transfer_buffer_length -
902*4882a593Smuzhiyun urb->actual_length);
903*4882a593Smuzhiyun if (fifo_count < len)
904*4882a593Smuzhiyun urb->status = -EOVERFLOW;
905*4882a593Smuzhiyun
906*4882a593Smuzhiyun musb_read_fifo(hw_ep, fifo_count, fifo_dest);
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun urb->actual_length += fifo_count;
909*4882a593Smuzhiyun if (len < qh->maxpacket) {
910*4882a593Smuzhiyun /* always terminate on short read; it's
911*4882a593Smuzhiyun * rarely reported as an error.
912*4882a593Smuzhiyun */
913*4882a593Smuzhiyun } else if (urb->actual_length <
914*4882a593Smuzhiyun urb->transfer_buffer_length)
915*4882a593Smuzhiyun more = true;
916*4882a593Smuzhiyun break;
917*4882a593Smuzhiyun case MUSB_EP0_START:
918*4882a593Smuzhiyun request = (struct usb_ctrlrequest *) urb->setup_packet;
919*4882a593Smuzhiyun
920*4882a593Smuzhiyun if (!request->wLength) {
921*4882a593Smuzhiyun dev_dbg(musb->controller, "start no-DATA\n");
922*4882a593Smuzhiyun break;
923*4882a593Smuzhiyun } else if (request->bRequestType & USB_DIR_IN) {
924*4882a593Smuzhiyun dev_dbg(musb->controller, "start IN-DATA\n");
925*4882a593Smuzhiyun musb->ep0_stage = MUSB_EP0_IN;
926*4882a593Smuzhiyun more = true;
927*4882a593Smuzhiyun break;
928*4882a593Smuzhiyun } else {
929*4882a593Smuzhiyun dev_dbg(musb->controller, "start OUT-DATA\n");
930*4882a593Smuzhiyun musb->ep0_stage = MUSB_EP0_OUT;
931*4882a593Smuzhiyun more = true;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun /* FALLTHROUGH */
934*4882a593Smuzhiyun case MUSB_EP0_OUT:
935*4882a593Smuzhiyun fifo_count = min_t(size_t, qh->maxpacket,
936*4882a593Smuzhiyun urb->transfer_buffer_length -
937*4882a593Smuzhiyun urb->actual_length);
938*4882a593Smuzhiyun if (fifo_count) {
939*4882a593Smuzhiyun fifo_dest = (u8 *) (urb->transfer_buffer
940*4882a593Smuzhiyun + urb->actual_length);
941*4882a593Smuzhiyun dev_dbg(musb->controller, "Sending %d byte%s to ep0 fifo %p\n",
942*4882a593Smuzhiyun fifo_count,
943*4882a593Smuzhiyun (fifo_count == 1) ? "" : "s",
944*4882a593Smuzhiyun fifo_dest);
945*4882a593Smuzhiyun musb_write_fifo(hw_ep, fifo_count, fifo_dest);
946*4882a593Smuzhiyun
947*4882a593Smuzhiyun urb->actual_length += fifo_count;
948*4882a593Smuzhiyun more = true;
949*4882a593Smuzhiyun }
950*4882a593Smuzhiyun break;
951*4882a593Smuzhiyun default:
952*4882a593Smuzhiyun ERR("bogus ep0 stage %d\n", musb->ep0_stage);
953*4882a593Smuzhiyun break;
954*4882a593Smuzhiyun }
955*4882a593Smuzhiyun
956*4882a593Smuzhiyun return more;
957*4882a593Smuzhiyun }
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun /*
960*4882a593Smuzhiyun * Handle default endpoint interrupt as host. Only called in IRQ time
961*4882a593Smuzhiyun * from musb_interrupt().
962*4882a593Smuzhiyun *
963*4882a593Smuzhiyun * called with controller irqlocked
964*4882a593Smuzhiyun */
musb_h_ep0_irq(struct musb * musb)965*4882a593Smuzhiyun irqreturn_t musb_h_ep0_irq(struct musb *musb)
966*4882a593Smuzhiyun {
967*4882a593Smuzhiyun struct urb *urb;
968*4882a593Smuzhiyun u16 csr, len;
969*4882a593Smuzhiyun int status = 0;
970*4882a593Smuzhiyun void __iomem *mbase = musb->mregs;
971*4882a593Smuzhiyun struct musb_hw_ep *hw_ep = musb->control_ep;
972*4882a593Smuzhiyun void __iomem *epio = hw_ep->regs;
973*4882a593Smuzhiyun struct musb_qh *qh = hw_ep->in_qh;
974*4882a593Smuzhiyun bool complete = false;
975*4882a593Smuzhiyun irqreturn_t retval = IRQ_NONE;
976*4882a593Smuzhiyun
977*4882a593Smuzhiyun /* ep0 only has one queue, "in" */
978*4882a593Smuzhiyun urb = next_urb(qh);
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun musb_ep_select(mbase, 0);
981*4882a593Smuzhiyun csr = musb_readw(epio, MUSB_CSR0);
982*4882a593Smuzhiyun len = (csr & MUSB_CSR0_RXPKTRDY)
983*4882a593Smuzhiyun ? musb_readb(epio, MUSB_COUNT0)
984*4882a593Smuzhiyun : 0;
985*4882a593Smuzhiyun
986*4882a593Smuzhiyun dev_dbg(musb->controller, "<== csr0 %04x, qh %p, count %d, urb %p, stage %d\n",
987*4882a593Smuzhiyun csr, qh, len, urb, musb->ep0_stage);
988*4882a593Smuzhiyun
989*4882a593Smuzhiyun /* if we just did status stage, we are done */
990*4882a593Smuzhiyun if (MUSB_EP0_STATUS == musb->ep0_stage) {
991*4882a593Smuzhiyun retval = IRQ_HANDLED;
992*4882a593Smuzhiyun complete = true;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun
995*4882a593Smuzhiyun /* prepare status */
996*4882a593Smuzhiyun if (csr & MUSB_CSR0_H_RXSTALL) {
997*4882a593Smuzhiyun dev_dbg(musb->controller, "STALLING ENDPOINT\n");
998*4882a593Smuzhiyun status = -EPIPE;
999*4882a593Smuzhiyun
1000*4882a593Smuzhiyun } else if (csr & MUSB_CSR0_H_ERROR) {
1001*4882a593Smuzhiyun dev_dbg(musb->controller, "no response, csr0 %04x\n", csr);
1002*4882a593Smuzhiyun status = -EPROTO;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun } else if (csr & MUSB_CSR0_H_NAKTIMEOUT) {
1005*4882a593Smuzhiyun dev_dbg(musb->controller, "control NAK timeout\n");
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun /* NOTE: this code path would be a good place to PAUSE a
1008*4882a593Smuzhiyun * control transfer, if another one is queued, so that
1009*4882a593Smuzhiyun * ep0 is more likely to stay busy. That's already done
1010*4882a593Smuzhiyun * for bulk RX transfers.
1011*4882a593Smuzhiyun *
1012*4882a593Smuzhiyun * if (qh->ring.next != &musb->control), then
1013*4882a593Smuzhiyun * we have a candidate... NAKing is *NOT* an error
1014*4882a593Smuzhiyun */
1015*4882a593Smuzhiyun musb_writew(epio, MUSB_CSR0, 0);
1016*4882a593Smuzhiyun retval = IRQ_HANDLED;
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun if (status) {
1020*4882a593Smuzhiyun dev_dbg(musb->controller, "aborting\n");
1021*4882a593Smuzhiyun retval = IRQ_HANDLED;
1022*4882a593Smuzhiyun if (urb)
1023*4882a593Smuzhiyun urb->status = status;
1024*4882a593Smuzhiyun complete = true;
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /* use the proper sequence to abort the transfer */
1027*4882a593Smuzhiyun if (csr & MUSB_CSR0_H_REQPKT) {
1028*4882a593Smuzhiyun csr &= ~MUSB_CSR0_H_REQPKT;
1029*4882a593Smuzhiyun musb_writew(epio, MUSB_CSR0, csr);
1030*4882a593Smuzhiyun csr &= ~MUSB_CSR0_H_NAKTIMEOUT;
1031*4882a593Smuzhiyun musb_writew(epio, MUSB_CSR0, csr);
1032*4882a593Smuzhiyun } else {
1033*4882a593Smuzhiyun musb_h_ep0_flush_fifo(hw_ep);
1034*4882a593Smuzhiyun }
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun musb_writeb(epio, MUSB_NAKLIMIT0, 0);
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun /* clear it */
1039*4882a593Smuzhiyun musb_writew(epio, MUSB_CSR0, 0);
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun if (unlikely(!urb)) {
1043*4882a593Smuzhiyun /* stop endpoint since we have no place for its data, this
1044*4882a593Smuzhiyun * SHOULD NEVER HAPPEN! */
1045*4882a593Smuzhiyun ERR("no URB for end 0\n");
1046*4882a593Smuzhiyun
1047*4882a593Smuzhiyun musb_h_ep0_flush_fifo(hw_ep);
1048*4882a593Smuzhiyun goto done;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun if (!complete) {
1052*4882a593Smuzhiyun /* call common logic and prepare response */
1053*4882a593Smuzhiyun if (musb_h_ep0_continue(musb, len, urb)) {
1054*4882a593Smuzhiyun /* more packets required */
1055*4882a593Smuzhiyun csr = (MUSB_EP0_IN == musb->ep0_stage)
1056*4882a593Smuzhiyun ? MUSB_CSR0_H_REQPKT : MUSB_CSR0_TXPKTRDY;
1057*4882a593Smuzhiyun } else {
1058*4882a593Smuzhiyun /* data transfer complete; perform status phase */
1059*4882a593Smuzhiyun if (usb_pipeout(urb->pipe)
1060*4882a593Smuzhiyun || !urb->transfer_buffer_length)
1061*4882a593Smuzhiyun csr = MUSB_CSR0_H_STATUSPKT
1062*4882a593Smuzhiyun | MUSB_CSR0_H_REQPKT;
1063*4882a593Smuzhiyun else
1064*4882a593Smuzhiyun csr = MUSB_CSR0_H_STATUSPKT
1065*4882a593Smuzhiyun | MUSB_CSR0_TXPKTRDY;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun /* flag status stage */
1068*4882a593Smuzhiyun musb->ep0_stage = MUSB_EP0_STATUS;
1069*4882a593Smuzhiyun
1070*4882a593Smuzhiyun dev_dbg(musb->controller, "ep0 STATUS, csr %04x\n", csr);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun musb_writew(epio, MUSB_CSR0, csr);
1074*4882a593Smuzhiyun retval = IRQ_HANDLED;
1075*4882a593Smuzhiyun } else
1076*4882a593Smuzhiyun musb->ep0_stage = MUSB_EP0_IDLE;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun /* call completion handler if done */
1079*4882a593Smuzhiyun if (complete)
1080*4882a593Smuzhiyun musb_advance_schedule(musb, urb, hw_ep, 1);
1081*4882a593Smuzhiyun done:
1082*4882a593Smuzhiyun return retval;
1083*4882a593Smuzhiyun }
1084*4882a593Smuzhiyun
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun #ifdef CONFIG_USB_INVENTRA_DMA
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun /* Host side TX (OUT) using Mentor DMA works as follows:
1089*4882a593Smuzhiyun submit_urb ->
1090*4882a593Smuzhiyun - if queue was empty, Program Endpoint
1091*4882a593Smuzhiyun - ... which starts DMA to fifo in mode 1 or 0
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun DMA Isr (transfer complete) -> TxAvail()
1094*4882a593Smuzhiyun - Stop DMA (~DmaEnab) (<--- Alert ... currently happens
1095*4882a593Smuzhiyun only in musb_cleanup_urb)
1096*4882a593Smuzhiyun - TxPktRdy has to be set in mode 0 or for
1097*4882a593Smuzhiyun short packets in mode 1.
1098*4882a593Smuzhiyun */
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun #endif
1101*4882a593Smuzhiyun
1102*4882a593Smuzhiyun /* Service a Tx-Available or dma completion irq for the endpoint */
musb_host_tx(struct musb * musb,u8 epnum)1103*4882a593Smuzhiyun void musb_host_tx(struct musb *musb, u8 epnum)
1104*4882a593Smuzhiyun {
1105*4882a593Smuzhiyun int pipe;
1106*4882a593Smuzhiyun bool done = false;
1107*4882a593Smuzhiyun u16 tx_csr;
1108*4882a593Smuzhiyun size_t length = 0;
1109*4882a593Smuzhiyun size_t offset = 0;
1110*4882a593Smuzhiyun struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
1111*4882a593Smuzhiyun void __iomem *epio = hw_ep->regs;
1112*4882a593Smuzhiyun struct musb_qh *qh = hw_ep->out_qh;
1113*4882a593Smuzhiyun struct urb *urb = next_urb(qh);
1114*4882a593Smuzhiyun u32 status = 0;
1115*4882a593Smuzhiyun void __iomem *mbase = musb->mregs;
1116*4882a593Smuzhiyun struct dma_channel *dma;
1117*4882a593Smuzhiyun bool transfer_pending = false;
1118*4882a593Smuzhiyun
1119*4882a593Smuzhiyun musb_ep_select(mbase, epnum);
1120*4882a593Smuzhiyun tx_csr = musb_readw(epio, MUSB_TXCSR);
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun /* with CPPI, DMA sometimes triggers "extra" irqs */
1123*4882a593Smuzhiyun if (!urb) {
1124*4882a593Smuzhiyun dev_dbg(musb->controller, "extra TX%d ready, csr %04x\n", epnum, tx_csr);
1125*4882a593Smuzhiyun return;
1126*4882a593Smuzhiyun }
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun pipe = urb->pipe;
1129*4882a593Smuzhiyun dma = is_dma_capable() ? hw_ep->tx_channel : NULL;
1130*4882a593Smuzhiyun dev_dbg(musb->controller, "OUT/TX%d end, csr %04x%s\n", epnum, tx_csr,
1131*4882a593Smuzhiyun dma ? ", dma" : "");
1132*4882a593Smuzhiyun
1133*4882a593Smuzhiyun /* check for errors */
1134*4882a593Smuzhiyun if (tx_csr & MUSB_TXCSR_H_RXSTALL) {
1135*4882a593Smuzhiyun /* dma was disabled, fifo flushed */
1136*4882a593Smuzhiyun dev_dbg(musb->controller, "TX end %d stall\n", epnum);
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun /* stall; record URB status */
1139*4882a593Smuzhiyun status = -EPIPE;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun } else if (tx_csr & MUSB_TXCSR_H_ERROR) {
1142*4882a593Smuzhiyun /* (NON-ISO) dma was disabled, fifo flushed */
1143*4882a593Smuzhiyun dev_dbg(musb->controller, "TX 3strikes on ep=%d\n", epnum);
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun status = -ETIMEDOUT;
1146*4882a593Smuzhiyun
1147*4882a593Smuzhiyun } else if (tx_csr & MUSB_TXCSR_H_NAKTIMEOUT) {
1148*4882a593Smuzhiyun dev_dbg(musb->controller, "TX end=%d device not responding\n", epnum);
1149*4882a593Smuzhiyun
1150*4882a593Smuzhiyun /* NOTE: this code path would be a good place to PAUSE a
1151*4882a593Smuzhiyun * transfer, if there's some other (nonperiodic) tx urb
1152*4882a593Smuzhiyun * that could use this fifo. (dma complicates it...)
1153*4882a593Smuzhiyun * That's already done for bulk RX transfers.
1154*4882a593Smuzhiyun *
1155*4882a593Smuzhiyun * if (bulk && qh->ring.next != &musb->out_bulk), then
1156*4882a593Smuzhiyun * we have a candidate... NAKing is *NOT* an error
1157*4882a593Smuzhiyun */
1158*4882a593Smuzhiyun musb_ep_select(mbase, epnum);
1159*4882a593Smuzhiyun musb_writew(epio, MUSB_TXCSR,
1160*4882a593Smuzhiyun MUSB_TXCSR_H_WZC_BITS
1161*4882a593Smuzhiyun | MUSB_TXCSR_TXPKTRDY);
1162*4882a593Smuzhiyun return;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun if (status) {
1166*4882a593Smuzhiyun if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
1167*4882a593Smuzhiyun dma->status = MUSB_DMA_STATUS_CORE_ABORT;
1168*4882a593Smuzhiyun (void) musb->dma_controller->channel_abort(dma);
1169*4882a593Smuzhiyun }
1170*4882a593Smuzhiyun
1171*4882a593Smuzhiyun /* do the proper sequence to abort the transfer in the
1172*4882a593Smuzhiyun * usb core; the dma engine should already be stopped.
1173*4882a593Smuzhiyun */
1174*4882a593Smuzhiyun musb_h_tx_flush_fifo(hw_ep);
1175*4882a593Smuzhiyun tx_csr &= ~(MUSB_TXCSR_AUTOSET
1176*4882a593Smuzhiyun | MUSB_TXCSR_DMAENAB
1177*4882a593Smuzhiyun | MUSB_TXCSR_H_ERROR
1178*4882a593Smuzhiyun | MUSB_TXCSR_H_RXSTALL
1179*4882a593Smuzhiyun | MUSB_TXCSR_H_NAKTIMEOUT
1180*4882a593Smuzhiyun );
1181*4882a593Smuzhiyun
1182*4882a593Smuzhiyun musb_ep_select(mbase, epnum);
1183*4882a593Smuzhiyun musb_writew(epio, MUSB_TXCSR, tx_csr);
1184*4882a593Smuzhiyun /* REVISIT may need to clear FLUSHFIFO ... */
1185*4882a593Smuzhiyun musb_writew(epio, MUSB_TXCSR, tx_csr);
1186*4882a593Smuzhiyun musb_writeb(epio, MUSB_TXINTERVAL, 0);
1187*4882a593Smuzhiyun
1188*4882a593Smuzhiyun done = true;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun
1191*4882a593Smuzhiyun /* second cppi case */
1192*4882a593Smuzhiyun if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
1193*4882a593Smuzhiyun dev_dbg(musb->controller, "extra TX%d ready, csr %04x\n", epnum, tx_csr);
1194*4882a593Smuzhiyun return;
1195*4882a593Smuzhiyun }
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun if (is_dma_capable() && dma && !status) {
1198*4882a593Smuzhiyun /*
1199*4882a593Smuzhiyun * DMA has completed. But if we're using DMA mode 1 (multi
1200*4882a593Smuzhiyun * packet DMA), we need a terminal TXPKTRDY interrupt before
1201*4882a593Smuzhiyun * we can consider this transfer completed, lest we trash
1202*4882a593Smuzhiyun * its last packet when writing the next URB's data. So we
1203*4882a593Smuzhiyun * switch back to mode 0 to get that interrupt; we'll come
1204*4882a593Smuzhiyun * back here once it happens.
1205*4882a593Smuzhiyun */
1206*4882a593Smuzhiyun if (tx_csr & MUSB_TXCSR_DMAMODE) {
1207*4882a593Smuzhiyun /*
1208*4882a593Smuzhiyun * We shouldn't clear DMAMODE with DMAENAB set; so
1209*4882a593Smuzhiyun * clear them in a safe order. That should be OK
1210*4882a593Smuzhiyun * once TXPKTRDY has been set (and I've never seen
1211*4882a593Smuzhiyun * it being 0 at this moment -- DMA interrupt latency
1212*4882a593Smuzhiyun * is significant) but if it hasn't been then we have
1213*4882a593Smuzhiyun * no choice but to stop being polite and ignore the
1214*4882a593Smuzhiyun * programmer's guide... :-)
1215*4882a593Smuzhiyun *
1216*4882a593Smuzhiyun * Note that we must write TXCSR with TXPKTRDY cleared
1217*4882a593Smuzhiyun * in order not to re-trigger the packet send (this bit
1218*4882a593Smuzhiyun * can't be cleared by CPU), and there's another caveat:
1219*4882a593Smuzhiyun * TXPKTRDY may be set shortly and then cleared in the
1220*4882a593Smuzhiyun * double-buffered FIFO mode, so we do an extra TXCSR
1221*4882a593Smuzhiyun * read for debouncing...
1222*4882a593Smuzhiyun */
1223*4882a593Smuzhiyun tx_csr &= musb_readw(epio, MUSB_TXCSR);
1224*4882a593Smuzhiyun if (tx_csr & MUSB_TXCSR_TXPKTRDY) {
1225*4882a593Smuzhiyun tx_csr &= ~(MUSB_TXCSR_DMAENAB |
1226*4882a593Smuzhiyun MUSB_TXCSR_TXPKTRDY);
1227*4882a593Smuzhiyun musb_writew(epio, MUSB_TXCSR,
1228*4882a593Smuzhiyun tx_csr | MUSB_TXCSR_H_WZC_BITS);
1229*4882a593Smuzhiyun }
1230*4882a593Smuzhiyun tx_csr &= ~(MUSB_TXCSR_DMAMODE |
1231*4882a593Smuzhiyun MUSB_TXCSR_TXPKTRDY);
1232*4882a593Smuzhiyun musb_writew(epio, MUSB_TXCSR,
1233*4882a593Smuzhiyun tx_csr | MUSB_TXCSR_H_WZC_BITS);
1234*4882a593Smuzhiyun
1235*4882a593Smuzhiyun /*
1236*4882a593Smuzhiyun * There is no guarantee that we'll get an interrupt
1237*4882a593Smuzhiyun * after clearing DMAMODE as we might have done this
1238*4882a593Smuzhiyun * too late (after TXPKTRDY was cleared by controller).
1239*4882a593Smuzhiyun * Re-read TXCSR as we have spoiled its previous value.
1240*4882a593Smuzhiyun */
1241*4882a593Smuzhiyun tx_csr = musb_readw(epio, MUSB_TXCSR);
1242*4882a593Smuzhiyun }
1243*4882a593Smuzhiyun
1244*4882a593Smuzhiyun /*
1245*4882a593Smuzhiyun * We may get here from a DMA completion or TXPKTRDY interrupt.
1246*4882a593Smuzhiyun * In any case, we must check the FIFO status here and bail out
1247*4882a593Smuzhiyun * only if the FIFO still has data -- that should prevent the
1248*4882a593Smuzhiyun * "missed" TXPKTRDY interrupts and deal with double-buffered
1249*4882a593Smuzhiyun * FIFO mode too...
1250*4882a593Smuzhiyun */
1251*4882a593Smuzhiyun if (tx_csr & (MUSB_TXCSR_FIFONOTEMPTY | MUSB_TXCSR_TXPKTRDY)) {
1252*4882a593Smuzhiyun dev_dbg(musb->controller, "DMA complete but packet still in FIFO, "
1253*4882a593Smuzhiyun "CSR %04x\n", tx_csr);
1254*4882a593Smuzhiyun return;
1255*4882a593Smuzhiyun }
1256*4882a593Smuzhiyun }
1257*4882a593Smuzhiyun
1258*4882a593Smuzhiyun if (!status || dma || usb_pipeisoc(pipe)) {
1259*4882a593Smuzhiyun if (dma)
1260*4882a593Smuzhiyun length = dma->actual_len;
1261*4882a593Smuzhiyun else
1262*4882a593Smuzhiyun length = qh->segsize;
1263*4882a593Smuzhiyun qh->offset += length;
1264*4882a593Smuzhiyun
1265*4882a593Smuzhiyun if (usb_pipeisoc(pipe)) {
1266*4882a593Smuzhiyun #ifndef __UBOOT__
1267*4882a593Smuzhiyun struct usb_iso_packet_descriptor *d;
1268*4882a593Smuzhiyun
1269*4882a593Smuzhiyun d = urb->iso_frame_desc + qh->iso_idx;
1270*4882a593Smuzhiyun d->actual_length = length;
1271*4882a593Smuzhiyun d->status = status;
1272*4882a593Smuzhiyun if (++qh->iso_idx >= urb->number_of_packets) {
1273*4882a593Smuzhiyun done = true;
1274*4882a593Smuzhiyun } else {
1275*4882a593Smuzhiyun d++;
1276*4882a593Smuzhiyun offset = d->offset;
1277*4882a593Smuzhiyun length = d->length;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun #endif
1280*4882a593Smuzhiyun } else if (dma && urb->transfer_buffer_length == qh->offset) {
1281*4882a593Smuzhiyun done = true;
1282*4882a593Smuzhiyun } else {
1283*4882a593Smuzhiyun /* see if we need to send more data, or ZLP */
1284*4882a593Smuzhiyun if (qh->segsize < qh->maxpacket)
1285*4882a593Smuzhiyun done = true;
1286*4882a593Smuzhiyun else if (qh->offset == urb->transfer_buffer_length
1287*4882a593Smuzhiyun && !(urb->transfer_flags
1288*4882a593Smuzhiyun & URB_ZERO_PACKET))
1289*4882a593Smuzhiyun done = true;
1290*4882a593Smuzhiyun if (!done) {
1291*4882a593Smuzhiyun offset = qh->offset;
1292*4882a593Smuzhiyun length = urb->transfer_buffer_length - offset;
1293*4882a593Smuzhiyun transfer_pending = true;
1294*4882a593Smuzhiyun }
1295*4882a593Smuzhiyun }
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun /* urb->status != -EINPROGRESS means request has been faulted,
1299*4882a593Smuzhiyun * so we must abort this transfer after cleanup
1300*4882a593Smuzhiyun */
1301*4882a593Smuzhiyun if (urb->status != -EINPROGRESS) {
1302*4882a593Smuzhiyun done = true;
1303*4882a593Smuzhiyun if (status == 0)
1304*4882a593Smuzhiyun status = urb->status;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun if (done) {
1308*4882a593Smuzhiyun /* set status */
1309*4882a593Smuzhiyun urb->status = status;
1310*4882a593Smuzhiyun urb->actual_length = qh->offset;
1311*4882a593Smuzhiyun musb_advance_schedule(musb, urb, hw_ep, USB_DIR_OUT);
1312*4882a593Smuzhiyun return;
1313*4882a593Smuzhiyun } else if ((usb_pipeisoc(pipe) || transfer_pending) && dma) {
1314*4882a593Smuzhiyun if (musb_tx_dma_program(musb->dma_controller, hw_ep, qh, urb,
1315*4882a593Smuzhiyun offset, length)) {
1316*4882a593Smuzhiyun if (is_cppi_enabled() || tusb_dma_omap())
1317*4882a593Smuzhiyun musb_h_tx_dma_start(hw_ep);
1318*4882a593Smuzhiyun return;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun } else if (tx_csr & MUSB_TXCSR_DMAENAB) {
1321*4882a593Smuzhiyun dev_dbg(musb->controller, "not complete, but DMA enabled?\n");
1322*4882a593Smuzhiyun return;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun /*
1326*4882a593Smuzhiyun * PIO: start next packet in this URB.
1327*4882a593Smuzhiyun *
1328*4882a593Smuzhiyun * REVISIT: some docs say that when hw_ep->tx_double_buffered,
1329*4882a593Smuzhiyun * (and presumably, FIFO is not half-full) we should write *two*
1330*4882a593Smuzhiyun * packets before updating TXCSR; other docs disagree...
1331*4882a593Smuzhiyun */
1332*4882a593Smuzhiyun if (length > qh->maxpacket)
1333*4882a593Smuzhiyun length = qh->maxpacket;
1334*4882a593Smuzhiyun /* Unmap the buffer so that CPU can use it */
1335*4882a593Smuzhiyun usb_hcd_unmap_urb_for_dma(musb_to_hcd(musb), urb);
1336*4882a593Smuzhiyun musb_write_fifo(hw_ep, length, urb->transfer_buffer + offset);
1337*4882a593Smuzhiyun qh->segsize = length;
1338*4882a593Smuzhiyun
1339*4882a593Smuzhiyun musb_ep_select(mbase, epnum);
1340*4882a593Smuzhiyun musb_writew(epio, MUSB_TXCSR,
1341*4882a593Smuzhiyun MUSB_TXCSR_H_WZC_BITS | MUSB_TXCSR_TXPKTRDY);
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun
1344*4882a593Smuzhiyun
1345*4882a593Smuzhiyun #ifdef CONFIG_USB_INVENTRA_DMA
1346*4882a593Smuzhiyun
1347*4882a593Smuzhiyun /* Host side RX (IN) using Mentor DMA works as follows:
1348*4882a593Smuzhiyun submit_urb ->
1349*4882a593Smuzhiyun - if queue was empty, ProgramEndpoint
1350*4882a593Smuzhiyun - first IN token is sent out (by setting ReqPkt)
1351*4882a593Smuzhiyun LinuxIsr -> RxReady()
1352*4882a593Smuzhiyun /\ => first packet is received
1353*4882a593Smuzhiyun | - Set in mode 0 (DmaEnab, ~ReqPkt)
1354*4882a593Smuzhiyun | -> DMA Isr (transfer complete) -> RxReady()
1355*4882a593Smuzhiyun | - Ack receive (~RxPktRdy), turn off DMA (~DmaEnab)
1356*4882a593Smuzhiyun | - if urb not complete, send next IN token (ReqPkt)
1357*4882a593Smuzhiyun | | else complete urb.
1358*4882a593Smuzhiyun | |
1359*4882a593Smuzhiyun ---------------------------
1360*4882a593Smuzhiyun *
1361*4882a593Smuzhiyun * Nuances of mode 1:
1362*4882a593Smuzhiyun * For short packets, no ack (+RxPktRdy) is sent automatically
1363*4882a593Smuzhiyun * (even if AutoClear is ON)
1364*4882a593Smuzhiyun * For full packets, ack (~RxPktRdy) and next IN token (+ReqPkt) is sent
1365*4882a593Smuzhiyun * automatically => major problem, as collecting the next packet becomes
1366*4882a593Smuzhiyun * difficult. Hence mode 1 is not used.
1367*4882a593Smuzhiyun *
1368*4882a593Smuzhiyun * REVISIT
1369*4882a593Smuzhiyun * All we care about at this driver level is that
1370*4882a593Smuzhiyun * (a) all URBs terminate with REQPKT cleared and fifo(s) empty;
1371*4882a593Smuzhiyun * (b) termination conditions are: short RX, or buffer full;
1372*4882a593Smuzhiyun * (c) fault modes include
1373*4882a593Smuzhiyun * - iff URB_SHORT_NOT_OK, short RX status is -EREMOTEIO.
1374*4882a593Smuzhiyun * (and that endpoint's dma queue stops immediately)
1375*4882a593Smuzhiyun * - overflow (full, PLUS more bytes in the terminal packet)
1376*4882a593Smuzhiyun *
1377*4882a593Smuzhiyun * So for example, usb-storage sets URB_SHORT_NOT_OK, and would
1378*4882a593Smuzhiyun * thus be a great candidate for using mode 1 ... for all but the
1379*4882a593Smuzhiyun * last packet of one URB's transfer.
1380*4882a593Smuzhiyun */
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun #endif
1383*4882a593Smuzhiyun
1384*4882a593Smuzhiyun /* Schedule next QH from musb->in_bulk and move the current qh to
1385*4882a593Smuzhiyun * the end; avoids starvation for other endpoints.
1386*4882a593Smuzhiyun */
musb_bulk_rx_nak_timeout(struct musb * musb,struct musb_hw_ep * ep)1387*4882a593Smuzhiyun static void musb_bulk_rx_nak_timeout(struct musb *musb, struct musb_hw_ep *ep)
1388*4882a593Smuzhiyun {
1389*4882a593Smuzhiyun struct dma_channel *dma;
1390*4882a593Smuzhiyun struct urb *urb;
1391*4882a593Smuzhiyun void __iomem *mbase = musb->mregs;
1392*4882a593Smuzhiyun void __iomem *epio = ep->regs;
1393*4882a593Smuzhiyun struct musb_qh *cur_qh, *next_qh;
1394*4882a593Smuzhiyun u16 rx_csr;
1395*4882a593Smuzhiyun
1396*4882a593Smuzhiyun musb_ep_select(mbase, ep->epnum);
1397*4882a593Smuzhiyun dma = is_dma_capable() ? ep->rx_channel : NULL;
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun /* clear nak timeout bit */
1400*4882a593Smuzhiyun rx_csr = musb_readw(epio, MUSB_RXCSR);
1401*4882a593Smuzhiyun rx_csr |= MUSB_RXCSR_H_WZC_BITS;
1402*4882a593Smuzhiyun rx_csr &= ~MUSB_RXCSR_DATAERROR;
1403*4882a593Smuzhiyun musb_writew(epio, MUSB_RXCSR, rx_csr);
1404*4882a593Smuzhiyun
1405*4882a593Smuzhiyun cur_qh = first_qh(&musb->in_bulk);
1406*4882a593Smuzhiyun if (cur_qh) {
1407*4882a593Smuzhiyun urb = next_urb(cur_qh);
1408*4882a593Smuzhiyun if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
1409*4882a593Smuzhiyun dma->status = MUSB_DMA_STATUS_CORE_ABORT;
1410*4882a593Smuzhiyun musb->dma_controller->channel_abort(dma);
1411*4882a593Smuzhiyun urb->actual_length += dma->actual_len;
1412*4882a593Smuzhiyun dma->actual_len = 0L;
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun musb_save_toggle(cur_qh, 1, urb);
1415*4882a593Smuzhiyun
1416*4882a593Smuzhiyun /* move cur_qh to end of queue */
1417*4882a593Smuzhiyun list_move_tail(&cur_qh->ring, &musb->in_bulk);
1418*4882a593Smuzhiyun
1419*4882a593Smuzhiyun /* get the next qh from musb->in_bulk */
1420*4882a593Smuzhiyun next_qh = first_qh(&musb->in_bulk);
1421*4882a593Smuzhiyun
1422*4882a593Smuzhiyun /* set rx_reinit and schedule the next qh */
1423*4882a593Smuzhiyun ep->rx_reinit = 1;
1424*4882a593Smuzhiyun musb_start_urb(musb, 1, next_qh);
1425*4882a593Smuzhiyun }
1426*4882a593Smuzhiyun }
1427*4882a593Smuzhiyun
1428*4882a593Smuzhiyun /*
1429*4882a593Smuzhiyun * Service an RX interrupt for the given IN endpoint; docs cover bulk, iso,
1430*4882a593Smuzhiyun * and high-bandwidth IN transfer cases.
1431*4882a593Smuzhiyun */
musb_host_rx(struct musb * musb,u8 epnum)1432*4882a593Smuzhiyun void musb_host_rx(struct musb *musb, u8 epnum)
1433*4882a593Smuzhiyun {
1434*4882a593Smuzhiyun struct urb *urb;
1435*4882a593Smuzhiyun struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
1436*4882a593Smuzhiyun void __iomem *epio = hw_ep->regs;
1437*4882a593Smuzhiyun struct musb_qh *qh = hw_ep->in_qh;
1438*4882a593Smuzhiyun size_t xfer_len;
1439*4882a593Smuzhiyun void __iomem *mbase = musb->mregs;
1440*4882a593Smuzhiyun int pipe;
1441*4882a593Smuzhiyun u16 rx_csr, val;
1442*4882a593Smuzhiyun bool iso_err = false;
1443*4882a593Smuzhiyun bool done = false;
1444*4882a593Smuzhiyun u32 status;
1445*4882a593Smuzhiyun struct dma_channel *dma;
1446*4882a593Smuzhiyun
1447*4882a593Smuzhiyun musb_ep_select(mbase, epnum);
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun urb = next_urb(qh);
1450*4882a593Smuzhiyun dma = is_dma_capable() ? hw_ep->rx_channel : NULL;
1451*4882a593Smuzhiyun status = 0;
1452*4882a593Smuzhiyun xfer_len = 0;
1453*4882a593Smuzhiyun
1454*4882a593Smuzhiyun rx_csr = musb_readw(epio, MUSB_RXCSR);
1455*4882a593Smuzhiyun val = rx_csr;
1456*4882a593Smuzhiyun
1457*4882a593Smuzhiyun if (unlikely(!urb)) {
1458*4882a593Smuzhiyun /* REVISIT -- THIS SHOULD NEVER HAPPEN ... but, at least
1459*4882a593Smuzhiyun * usbtest #11 (unlinks) triggers it regularly, sometimes
1460*4882a593Smuzhiyun * with fifo full. (Only with DMA??)
1461*4882a593Smuzhiyun */
1462*4882a593Smuzhiyun dev_dbg(musb->controller, "BOGUS RX%d ready, csr %04x, count %d\n", epnum, val,
1463*4882a593Smuzhiyun musb_readw(epio, MUSB_RXCOUNT));
1464*4882a593Smuzhiyun musb_h_flush_rxfifo(hw_ep, MUSB_RXCSR_CLRDATATOG);
1465*4882a593Smuzhiyun return;
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun pipe = urb->pipe;
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun dev_dbg(musb->controller, "<== hw %d rxcsr %04x, urb actual %d (+dma %zu)\n",
1471*4882a593Smuzhiyun epnum, rx_csr, urb->actual_length,
1472*4882a593Smuzhiyun dma ? dma->actual_len : 0);
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun /* check for errors, concurrent stall & unlink is not really
1475*4882a593Smuzhiyun * handled yet! */
1476*4882a593Smuzhiyun if (rx_csr & MUSB_RXCSR_H_RXSTALL) {
1477*4882a593Smuzhiyun dev_dbg(musb->controller, "RX end %d STALL\n", epnum);
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun /* stall; record URB status */
1480*4882a593Smuzhiyun status = -EPIPE;
1481*4882a593Smuzhiyun
1482*4882a593Smuzhiyun } else if (rx_csr & MUSB_RXCSR_H_ERROR) {
1483*4882a593Smuzhiyun dev_dbg(musb->controller, "end %d RX proto error\n", epnum);
1484*4882a593Smuzhiyun
1485*4882a593Smuzhiyun status = -EPROTO;
1486*4882a593Smuzhiyun musb_writeb(epio, MUSB_RXINTERVAL, 0);
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun } else if (rx_csr & MUSB_RXCSR_DATAERROR) {
1489*4882a593Smuzhiyun
1490*4882a593Smuzhiyun if (USB_ENDPOINT_XFER_ISOC != qh->type) {
1491*4882a593Smuzhiyun dev_dbg(musb->controller, "RX end %d NAK timeout\n", epnum);
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun /* NOTE: NAKing is *NOT* an error, so we want to
1494*4882a593Smuzhiyun * continue. Except ... if there's a request for
1495*4882a593Smuzhiyun * another QH, use that instead of starving it.
1496*4882a593Smuzhiyun *
1497*4882a593Smuzhiyun * Devices like Ethernet and serial adapters keep
1498*4882a593Smuzhiyun * reads posted at all times, which will starve
1499*4882a593Smuzhiyun * other devices without this logic.
1500*4882a593Smuzhiyun */
1501*4882a593Smuzhiyun if (usb_pipebulk(urb->pipe)
1502*4882a593Smuzhiyun && qh->mux == 1
1503*4882a593Smuzhiyun && !list_is_singular(&musb->in_bulk)) {
1504*4882a593Smuzhiyun musb_bulk_rx_nak_timeout(musb, hw_ep);
1505*4882a593Smuzhiyun return;
1506*4882a593Smuzhiyun }
1507*4882a593Smuzhiyun musb_ep_select(mbase, epnum);
1508*4882a593Smuzhiyun rx_csr |= MUSB_RXCSR_H_WZC_BITS;
1509*4882a593Smuzhiyun rx_csr &= ~MUSB_RXCSR_DATAERROR;
1510*4882a593Smuzhiyun musb_writew(epio, MUSB_RXCSR, rx_csr);
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun goto finish;
1513*4882a593Smuzhiyun } else {
1514*4882a593Smuzhiyun dev_dbg(musb->controller, "RX end %d ISO data error\n", epnum);
1515*4882a593Smuzhiyun /* packet error reported later */
1516*4882a593Smuzhiyun iso_err = true;
1517*4882a593Smuzhiyun }
1518*4882a593Smuzhiyun } else if (rx_csr & MUSB_RXCSR_INCOMPRX) {
1519*4882a593Smuzhiyun dev_dbg(musb->controller, "end %d high bandwidth incomplete ISO packet RX\n",
1520*4882a593Smuzhiyun epnum);
1521*4882a593Smuzhiyun status = -EPROTO;
1522*4882a593Smuzhiyun }
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun /* faults abort the transfer */
1525*4882a593Smuzhiyun if (status) {
1526*4882a593Smuzhiyun /* clean up dma and collect transfer count */
1527*4882a593Smuzhiyun if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
1528*4882a593Smuzhiyun dma->status = MUSB_DMA_STATUS_CORE_ABORT;
1529*4882a593Smuzhiyun (void) musb->dma_controller->channel_abort(dma);
1530*4882a593Smuzhiyun xfer_len = dma->actual_len;
1531*4882a593Smuzhiyun }
1532*4882a593Smuzhiyun musb_h_flush_rxfifo(hw_ep, MUSB_RXCSR_CLRDATATOG);
1533*4882a593Smuzhiyun musb_writeb(epio, MUSB_RXINTERVAL, 0);
1534*4882a593Smuzhiyun done = true;
1535*4882a593Smuzhiyun goto finish;
1536*4882a593Smuzhiyun }
1537*4882a593Smuzhiyun
1538*4882a593Smuzhiyun if (unlikely(dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY)) {
1539*4882a593Smuzhiyun /* SHOULD NEVER HAPPEN ... but at least DaVinci has done it */
1540*4882a593Smuzhiyun ERR("RX%d dma busy, csr %04x\n", epnum, rx_csr);
1541*4882a593Smuzhiyun goto finish;
1542*4882a593Smuzhiyun }
1543*4882a593Smuzhiyun
1544*4882a593Smuzhiyun /* thorough shutdown for now ... given more precise fault handling
1545*4882a593Smuzhiyun * and better queueing support, we might keep a DMA pipeline going
1546*4882a593Smuzhiyun * while processing this irq for earlier completions.
1547*4882a593Smuzhiyun */
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun /* FIXME this is _way_ too much in-line logic for Mentor DMA */
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun #ifndef CONFIG_USB_INVENTRA_DMA
1552*4882a593Smuzhiyun if (rx_csr & MUSB_RXCSR_H_REQPKT) {
1553*4882a593Smuzhiyun /* REVISIT this happened for a while on some short reads...
1554*4882a593Smuzhiyun * the cleanup still needs investigation... looks bad...
1555*4882a593Smuzhiyun * and also duplicates dma cleanup code above ... plus,
1556*4882a593Smuzhiyun * shouldn't this be the "half full" double buffer case?
1557*4882a593Smuzhiyun */
1558*4882a593Smuzhiyun if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
1559*4882a593Smuzhiyun dma->status = MUSB_DMA_STATUS_CORE_ABORT;
1560*4882a593Smuzhiyun (void) musb->dma_controller->channel_abort(dma);
1561*4882a593Smuzhiyun xfer_len = dma->actual_len;
1562*4882a593Smuzhiyun done = true;
1563*4882a593Smuzhiyun }
1564*4882a593Smuzhiyun
1565*4882a593Smuzhiyun dev_dbg(musb->controller, "RXCSR%d %04x, reqpkt, len %zu%s\n", epnum, rx_csr,
1566*4882a593Smuzhiyun xfer_len, dma ? ", dma" : "");
1567*4882a593Smuzhiyun rx_csr &= ~MUSB_RXCSR_H_REQPKT;
1568*4882a593Smuzhiyun
1569*4882a593Smuzhiyun musb_ep_select(mbase, epnum);
1570*4882a593Smuzhiyun musb_writew(epio, MUSB_RXCSR,
1571*4882a593Smuzhiyun MUSB_RXCSR_H_WZC_BITS | rx_csr);
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun #endif
1574*4882a593Smuzhiyun if (dma && (rx_csr & MUSB_RXCSR_DMAENAB)) {
1575*4882a593Smuzhiyun xfer_len = dma->actual_len;
1576*4882a593Smuzhiyun
1577*4882a593Smuzhiyun val &= ~(MUSB_RXCSR_DMAENAB
1578*4882a593Smuzhiyun | MUSB_RXCSR_H_AUTOREQ
1579*4882a593Smuzhiyun | MUSB_RXCSR_AUTOCLEAR
1580*4882a593Smuzhiyun | MUSB_RXCSR_RXPKTRDY);
1581*4882a593Smuzhiyun musb_writew(hw_ep->regs, MUSB_RXCSR, val);
1582*4882a593Smuzhiyun
1583*4882a593Smuzhiyun #ifdef CONFIG_USB_INVENTRA_DMA
1584*4882a593Smuzhiyun if (usb_pipeisoc(pipe)) {
1585*4882a593Smuzhiyun struct usb_iso_packet_descriptor *d;
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun d = urb->iso_frame_desc + qh->iso_idx;
1588*4882a593Smuzhiyun d->actual_length = xfer_len;
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun /* even if there was an error, we did the dma
1591*4882a593Smuzhiyun * for iso_frame_desc->length
1592*4882a593Smuzhiyun */
1593*4882a593Smuzhiyun if (d->status != -EILSEQ && d->status != -EOVERFLOW)
1594*4882a593Smuzhiyun d->status = 0;
1595*4882a593Smuzhiyun
1596*4882a593Smuzhiyun if (++qh->iso_idx >= urb->number_of_packets)
1597*4882a593Smuzhiyun done = true;
1598*4882a593Smuzhiyun else
1599*4882a593Smuzhiyun done = false;
1600*4882a593Smuzhiyun
1601*4882a593Smuzhiyun } else {
1602*4882a593Smuzhiyun /* done if urb buffer is full or short packet is recd */
1603*4882a593Smuzhiyun done = (urb->actual_length + xfer_len >=
1604*4882a593Smuzhiyun urb->transfer_buffer_length
1605*4882a593Smuzhiyun || dma->actual_len < qh->maxpacket);
1606*4882a593Smuzhiyun }
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun /* send IN token for next packet, without AUTOREQ */
1609*4882a593Smuzhiyun if (!done) {
1610*4882a593Smuzhiyun val |= MUSB_RXCSR_H_REQPKT;
1611*4882a593Smuzhiyun musb_writew(epio, MUSB_RXCSR,
1612*4882a593Smuzhiyun MUSB_RXCSR_H_WZC_BITS | val);
1613*4882a593Smuzhiyun }
1614*4882a593Smuzhiyun
1615*4882a593Smuzhiyun dev_dbg(musb->controller, "ep %d dma %s, rxcsr %04x, rxcount %d\n", epnum,
1616*4882a593Smuzhiyun done ? "off" : "reset",
1617*4882a593Smuzhiyun musb_readw(epio, MUSB_RXCSR),
1618*4882a593Smuzhiyun musb_readw(epio, MUSB_RXCOUNT));
1619*4882a593Smuzhiyun #else
1620*4882a593Smuzhiyun done = true;
1621*4882a593Smuzhiyun #endif
1622*4882a593Smuzhiyun } else if (urb->status == -EINPROGRESS) {
1623*4882a593Smuzhiyun /* if no errors, be sure a packet is ready for unloading */
1624*4882a593Smuzhiyun if (unlikely(!(rx_csr & MUSB_RXCSR_RXPKTRDY))) {
1625*4882a593Smuzhiyun status = -EPROTO;
1626*4882a593Smuzhiyun ERR("Rx interrupt with no errors or packet!\n");
1627*4882a593Smuzhiyun
1628*4882a593Smuzhiyun /* FIXME this is another "SHOULD NEVER HAPPEN" */
1629*4882a593Smuzhiyun
1630*4882a593Smuzhiyun /* SCRUB (RX) */
1631*4882a593Smuzhiyun /* do the proper sequence to abort the transfer */
1632*4882a593Smuzhiyun musb_ep_select(mbase, epnum);
1633*4882a593Smuzhiyun val &= ~MUSB_RXCSR_H_REQPKT;
1634*4882a593Smuzhiyun musb_writew(epio, MUSB_RXCSR, val);
1635*4882a593Smuzhiyun goto finish;
1636*4882a593Smuzhiyun }
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun /* we are expecting IN packets */
1639*4882a593Smuzhiyun #ifdef CONFIG_USB_INVENTRA_DMA
1640*4882a593Smuzhiyun if (dma) {
1641*4882a593Smuzhiyun struct dma_controller *c;
1642*4882a593Smuzhiyun u16 rx_count;
1643*4882a593Smuzhiyun int ret, length;
1644*4882a593Smuzhiyun dma_addr_t buf;
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun rx_count = musb_readw(epio, MUSB_RXCOUNT);
1647*4882a593Smuzhiyun
1648*4882a593Smuzhiyun dev_dbg(musb->controller, "RX%d count %d, buffer 0x%x len %d/%d\n",
1649*4882a593Smuzhiyun epnum, rx_count,
1650*4882a593Smuzhiyun urb->transfer_dma
1651*4882a593Smuzhiyun + urb->actual_length,
1652*4882a593Smuzhiyun qh->offset,
1653*4882a593Smuzhiyun urb->transfer_buffer_length);
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun c = musb->dma_controller;
1656*4882a593Smuzhiyun
1657*4882a593Smuzhiyun if (usb_pipeisoc(pipe)) {
1658*4882a593Smuzhiyun int d_status = 0;
1659*4882a593Smuzhiyun struct usb_iso_packet_descriptor *d;
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun d = urb->iso_frame_desc + qh->iso_idx;
1662*4882a593Smuzhiyun
1663*4882a593Smuzhiyun if (iso_err) {
1664*4882a593Smuzhiyun d_status = -EILSEQ;
1665*4882a593Smuzhiyun urb->error_count++;
1666*4882a593Smuzhiyun }
1667*4882a593Smuzhiyun if (rx_count > d->length) {
1668*4882a593Smuzhiyun if (d_status == 0) {
1669*4882a593Smuzhiyun d_status = -EOVERFLOW;
1670*4882a593Smuzhiyun urb->error_count++;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun dev_dbg(musb->controller, "** OVERFLOW %d into %d\n",\
1673*4882a593Smuzhiyun rx_count, d->length);
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun length = d->length;
1676*4882a593Smuzhiyun } else
1677*4882a593Smuzhiyun length = rx_count;
1678*4882a593Smuzhiyun d->status = d_status;
1679*4882a593Smuzhiyun buf = urb->transfer_dma + d->offset;
1680*4882a593Smuzhiyun } else {
1681*4882a593Smuzhiyun length = rx_count;
1682*4882a593Smuzhiyun buf = urb->transfer_dma +
1683*4882a593Smuzhiyun urb->actual_length;
1684*4882a593Smuzhiyun }
1685*4882a593Smuzhiyun
1686*4882a593Smuzhiyun dma->desired_mode = 0;
1687*4882a593Smuzhiyun #ifdef USE_MODE1
1688*4882a593Smuzhiyun /* because of the issue below, mode 1 will
1689*4882a593Smuzhiyun * only rarely behave with correct semantics.
1690*4882a593Smuzhiyun */
1691*4882a593Smuzhiyun if ((urb->transfer_flags &
1692*4882a593Smuzhiyun URB_SHORT_NOT_OK)
1693*4882a593Smuzhiyun && (urb->transfer_buffer_length -
1694*4882a593Smuzhiyun urb->actual_length)
1695*4882a593Smuzhiyun > qh->maxpacket)
1696*4882a593Smuzhiyun dma->desired_mode = 1;
1697*4882a593Smuzhiyun if (rx_count < hw_ep->max_packet_sz_rx) {
1698*4882a593Smuzhiyun length = rx_count;
1699*4882a593Smuzhiyun dma->desired_mode = 0;
1700*4882a593Smuzhiyun } else {
1701*4882a593Smuzhiyun length = urb->transfer_buffer_length;
1702*4882a593Smuzhiyun }
1703*4882a593Smuzhiyun #endif
1704*4882a593Smuzhiyun
1705*4882a593Smuzhiyun /* Disadvantage of using mode 1:
1706*4882a593Smuzhiyun * It's basically usable only for mass storage class; essentially all
1707*4882a593Smuzhiyun * other protocols also terminate transfers on short packets.
1708*4882a593Smuzhiyun *
1709*4882a593Smuzhiyun * Details:
1710*4882a593Smuzhiyun * An extra IN token is sent at the end of the transfer (due to AUTOREQ)
1711*4882a593Smuzhiyun * If you try to use mode 1 for (transfer_buffer_length - 512), and try
1712*4882a593Smuzhiyun * to use the extra IN token to grab the last packet using mode 0, then
1713*4882a593Smuzhiyun * the problem is that you cannot be sure when the device will send the
1714*4882a593Smuzhiyun * last packet and RxPktRdy set. Sometimes the packet is recd too soon
1715*4882a593Smuzhiyun * such that it gets lost when RxCSR is re-set at the end of the mode 1
1716*4882a593Smuzhiyun * transfer, while sometimes it is recd just a little late so that if you
1717*4882a593Smuzhiyun * try to configure for mode 0 soon after the mode 1 transfer is
1718*4882a593Smuzhiyun * completed, you will find rxcount 0. Okay, so you might think why not
1719*4882a593Smuzhiyun * wait for an interrupt when the pkt is recd. Well, you won't get any!
1720*4882a593Smuzhiyun */
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun val = musb_readw(epio, MUSB_RXCSR);
1723*4882a593Smuzhiyun val &= ~MUSB_RXCSR_H_REQPKT;
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun if (dma->desired_mode == 0)
1726*4882a593Smuzhiyun val &= ~MUSB_RXCSR_H_AUTOREQ;
1727*4882a593Smuzhiyun else
1728*4882a593Smuzhiyun val |= MUSB_RXCSR_H_AUTOREQ;
1729*4882a593Smuzhiyun val |= MUSB_RXCSR_DMAENAB;
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun /* autoclear shouldn't be set in high bandwidth */
1732*4882a593Smuzhiyun if (qh->hb_mult == 1)
1733*4882a593Smuzhiyun val |= MUSB_RXCSR_AUTOCLEAR;
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun musb_writew(epio, MUSB_RXCSR,
1736*4882a593Smuzhiyun MUSB_RXCSR_H_WZC_BITS | val);
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun /* REVISIT if when actual_length != 0,
1739*4882a593Smuzhiyun * transfer_buffer_length needs to be
1740*4882a593Smuzhiyun * adjusted first...
1741*4882a593Smuzhiyun */
1742*4882a593Smuzhiyun ret = c->channel_program(
1743*4882a593Smuzhiyun dma, qh->maxpacket,
1744*4882a593Smuzhiyun dma->desired_mode, buf, length);
1745*4882a593Smuzhiyun
1746*4882a593Smuzhiyun if (!ret) {
1747*4882a593Smuzhiyun c->channel_release(dma);
1748*4882a593Smuzhiyun hw_ep->rx_channel = NULL;
1749*4882a593Smuzhiyun dma = NULL;
1750*4882a593Smuzhiyun val = musb_readw(epio, MUSB_RXCSR);
1751*4882a593Smuzhiyun val &= ~(MUSB_RXCSR_DMAENAB
1752*4882a593Smuzhiyun | MUSB_RXCSR_H_AUTOREQ
1753*4882a593Smuzhiyun | MUSB_RXCSR_AUTOCLEAR);
1754*4882a593Smuzhiyun musb_writew(epio, MUSB_RXCSR, val);
1755*4882a593Smuzhiyun }
1756*4882a593Smuzhiyun }
1757*4882a593Smuzhiyun #endif /* Mentor DMA */
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun if (!dma) {
1760*4882a593Smuzhiyun /* Unmap the buffer so that CPU can use it */
1761*4882a593Smuzhiyun usb_hcd_unmap_urb_for_dma(musb_to_hcd(musb), urb);
1762*4882a593Smuzhiyun done = musb_host_packet_rx(musb, urb,
1763*4882a593Smuzhiyun epnum, iso_err);
1764*4882a593Smuzhiyun dev_dbg(musb->controller, "read %spacket\n", done ? "last " : "");
1765*4882a593Smuzhiyun }
1766*4882a593Smuzhiyun }
1767*4882a593Smuzhiyun
1768*4882a593Smuzhiyun finish:
1769*4882a593Smuzhiyun urb->actual_length += xfer_len;
1770*4882a593Smuzhiyun qh->offset += xfer_len;
1771*4882a593Smuzhiyun if (done) {
1772*4882a593Smuzhiyun if (urb->status == -EINPROGRESS)
1773*4882a593Smuzhiyun urb->status = status;
1774*4882a593Smuzhiyun musb_advance_schedule(musb, urb, hw_ep, USB_DIR_IN);
1775*4882a593Smuzhiyun }
1776*4882a593Smuzhiyun }
1777*4882a593Smuzhiyun
1778*4882a593Smuzhiyun /* schedule nodes correspond to peripheral endpoints, like an OHCI QH.
1779*4882a593Smuzhiyun * the software schedule associates multiple such nodes with a given
1780*4882a593Smuzhiyun * host side hardware endpoint + direction; scheduling may activate
1781*4882a593Smuzhiyun * that hardware endpoint.
1782*4882a593Smuzhiyun */
musb_schedule(struct musb * musb,struct musb_qh * qh,int is_in)1783*4882a593Smuzhiyun static int musb_schedule(
1784*4882a593Smuzhiyun struct musb *musb,
1785*4882a593Smuzhiyun struct musb_qh *qh,
1786*4882a593Smuzhiyun int is_in)
1787*4882a593Smuzhiyun {
1788*4882a593Smuzhiyun int idle;
1789*4882a593Smuzhiyun int best_diff;
1790*4882a593Smuzhiyun int best_end, epnum;
1791*4882a593Smuzhiyun struct musb_hw_ep *hw_ep = NULL;
1792*4882a593Smuzhiyun struct list_head *head = NULL;
1793*4882a593Smuzhiyun u8 toggle;
1794*4882a593Smuzhiyun u8 txtype;
1795*4882a593Smuzhiyun struct urb *urb = next_urb(qh);
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun /* use fixed hardware for control and bulk */
1798*4882a593Smuzhiyun if (qh->type == USB_ENDPOINT_XFER_CONTROL) {
1799*4882a593Smuzhiyun head = &musb->control;
1800*4882a593Smuzhiyun hw_ep = musb->control_ep;
1801*4882a593Smuzhiyun goto success;
1802*4882a593Smuzhiyun }
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun /* else, periodic transfers get muxed to other endpoints */
1805*4882a593Smuzhiyun
1806*4882a593Smuzhiyun /*
1807*4882a593Smuzhiyun * We know this qh hasn't been scheduled, so all we need to do
1808*4882a593Smuzhiyun * is choose which hardware endpoint to put it on ...
1809*4882a593Smuzhiyun *
1810*4882a593Smuzhiyun * REVISIT what we really want here is a regular schedule tree
1811*4882a593Smuzhiyun * like e.g. OHCI uses.
1812*4882a593Smuzhiyun */
1813*4882a593Smuzhiyun best_diff = 4096;
1814*4882a593Smuzhiyun best_end = -1;
1815*4882a593Smuzhiyun
1816*4882a593Smuzhiyun for (epnum = 1, hw_ep = musb->endpoints + 1;
1817*4882a593Smuzhiyun epnum < musb->nr_endpoints;
1818*4882a593Smuzhiyun epnum++, hw_ep++) {
1819*4882a593Smuzhiyun int diff;
1820*4882a593Smuzhiyun
1821*4882a593Smuzhiyun if (musb_ep_get_qh(hw_ep, is_in) != NULL)
1822*4882a593Smuzhiyun continue;
1823*4882a593Smuzhiyun
1824*4882a593Smuzhiyun if (hw_ep == musb->bulk_ep)
1825*4882a593Smuzhiyun continue;
1826*4882a593Smuzhiyun
1827*4882a593Smuzhiyun if (is_in)
1828*4882a593Smuzhiyun diff = hw_ep->max_packet_sz_rx;
1829*4882a593Smuzhiyun else
1830*4882a593Smuzhiyun diff = hw_ep->max_packet_sz_tx;
1831*4882a593Smuzhiyun diff -= (qh->maxpacket * qh->hb_mult);
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun if (diff >= 0 && best_diff > diff) {
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun /*
1836*4882a593Smuzhiyun * Mentor controller has a bug in that if we schedule
1837*4882a593Smuzhiyun * a BULK Tx transfer on an endpoint that had earlier
1838*4882a593Smuzhiyun * handled ISOC then the BULK transfer has to start on
1839*4882a593Smuzhiyun * a zero toggle. If the BULK transfer starts on a 1
1840*4882a593Smuzhiyun * toggle then this transfer will fail as the mentor
1841*4882a593Smuzhiyun * controller starts the Bulk transfer on a 0 toggle
1842*4882a593Smuzhiyun * irrespective of the programming of the toggle bits
1843*4882a593Smuzhiyun * in the TXCSR register. Check for this condition
1844*4882a593Smuzhiyun * while allocating the EP for a Tx Bulk transfer. If
1845*4882a593Smuzhiyun * so skip this EP.
1846*4882a593Smuzhiyun */
1847*4882a593Smuzhiyun hw_ep = musb->endpoints + epnum;
1848*4882a593Smuzhiyun toggle = usb_gettoggle(urb->dev, qh->epnum, !is_in);
1849*4882a593Smuzhiyun txtype = (musb_readb(hw_ep->regs, MUSB_TXTYPE)
1850*4882a593Smuzhiyun >> 4) & 0x3;
1851*4882a593Smuzhiyun if (!is_in && (qh->type == USB_ENDPOINT_XFER_BULK) &&
1852*4882a593Smuzhiyun toggle && (txtype == USB_ENDPOINT_XFER_ISOC))
1853*4882a593Smuzhiyun continue;
1854*4882a593Smuzhiyun
1855*4882a593Smuzhiyun best_diff = diff;
1856*4882a593Smuzhiyun best_end = epnum;
1857*4882a593Smuzhiyun }
1858*4882a593Smuzhiyun }
1859*4882a593Smuzhiyun /* use bulk reserved ep1 if no other ep is free */
1860*4882a593Smuzhiyun if (best_end < 0 && qh->type == USB_ENDPOINT_XFER_BULK) {
1861*4882a593Smuzhiyun hw_ep = musb->bulk_ep;
1862*4882a593Smuzhiyun if (is_in)
1863*4882a593Smuzhiyun head = &musb->in_bulk;
1864*4882a593Smuzhiyun else
1865*4882a593Smuzhiyun head = &musb->out_bulk;
1866*4882a593Smuzhiyun
1867*4882a593Smuzhiyun /* Enable bulk RX NAK timeout scheme when bulk requests are
1868*4882a593Smuzhiyun * multiplexed. This scheme doen't work in high speed to full
1869*4882a593Smuzhiyun * speed scenario as NAK interrupts are not coming from a
1870*4882a593Smuzhiyun * full speed device connected to a high speed device.
1871*4882a593Smuzhiyun * NAK timeout interval is 8 (128 uframe or 16ms) for HS and
1872*4882a593Smuzhiyun * 4 (8 frame or 8ms) for FS device.
1873*4882a593Smuzhiyun */
1874*4882a593Smuzhiyun if (is_in && qh->dev)
1875*4882a593Smuzhiyun qh->intv_reg =
1876*4882a593Smuzhiyun (USB_SPEED_HIGH == qh->dev->speed) ? 8 : 4;
1877*4882a593Smuzhiyun goto success;
1878*4882a593Smuzhiyun } else if (best_end < 0) {
1879*4882a593Smuzhiyun return -ENOSPC;
1880*4882a593Smuzhiyun }
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun idle = 1;
1883*4882a593Smuzhiyun qh->mux = 0;
1884*4882a593Smuzhiyun hw_ep = musb->endpoints + best_end;
1885*4882a593Smuzhiyun dev_dbg(musb->controller, "qh %p periodic slot %d\n", qh, best_end);
1886*4882a593Smuzhiyun success:
1887*4882a593Smuzhiyun if (head) {
1888*4882a593Smuzhiyun idle = list_empty(head);
1889*4882a593Smuzhiyun list_add_tail(&qh->ring, head);
1890*4882a593Smuzhiyun qh->mux = 1;
1891*4882a593Smuzhiyun }
1892*4882a593Smuzhiyun qh->hw_ep = hw_ep;
1893*4882a593Smuzhiyun qh->hep->hcpriv = qh;
1894*4882a593Smuzhiyun if (idle)
1895*4882a593Smuzhiyun musb_start_urb(musb, is_in, qh);
1896*4882a593Smuzhiyun return 0;
1897*4882a593Smuzhiyun }
1898*4882a593Smuzhiyun
1899*4882a593Smuzhiyun #ifdef __UBOOT__
1900*4882a593Smuzhiyun /* check if transaction translator is needed for device */
tt_needed(struct musb * musb,struct usb_device * dev)1901*4882a593Smuzhiyun static int tt_needed(struct musb *musb, struct usb_device *dev)
1902*4882a593Smuzhiyun {
1903*4882a593Smuzhiyun if ((musb_readb(musb->mregs, MUSB_POWER) & MUSB_POWER_HSMODE) &&
1904*4882a593Smuzhiyun (dev->speed < USB_SPEED_HIGH))
1905*4882a593Smuzhiyun return 1;
1906*4882a593Smuzhiyun return 0;
1907*4882a593Smuzhiyun }
1908*4882a593Smuzhiyun #endif
1909*4882a593Smuzhiyun
1910*4882a593Smuzhiyun #ifndef __UBOOT__
musb_urb_enqueue(struct usb_hcd * hcd,struct urb * urb,gfp_t mem_flags)1911*4882a593Smuzhiyun static int musb_urb_enqueue(
1912*4882a593Smuzhiyun #else
1913*4882a593Smuzhiyun int musb_urb_enqueue(
1914*4882a593Smuzhiyun #endif
1915*4882a593Smuzhiyun struct usb_hcd *hcd,
1916*4882a593Smuzhiyun struct urb *urb,
1917*4882a593Smuzhiyun gfp_t mem_flags)
1918*4882a593Smuzhiyun {
1919*4882a593Smuzhiyun unsigned long flags;
1920*4882a593Smuzhiyun struct musb *musb = hcd_to_musb(hcd);
1921*4882a593Smuzhiyun struct usb_host_endpoint *hep = urb->ep;
1922*4882a593Smuzhiyun struct musb_qh *qh;
1923*4882a593Smuzhiyun struct usb_endpoint_descriptor *epd = &hep->desc;
1924*4882a593Smuzhiyun int ret;
1925*4882a593Smuzhiyun unsigned type_reg;
1926*4882a593Smuzhiyun unsigned interval;
1927*4882a593Smuzhiyun
1928*4882a593Smuzhiyun /* host role must be active */
1929*4882a593Smuzhiyun if (!is_host_active(musb) || !musb->is_active)
1930*4882a593Smuzhiyun return -ENODEV;
1931*4882a593Smuzhiyun
1932*4882a593Smuzhiyun spin_lock_irqsave(&musb->lock, flags);
1933*4882a593Smuzhiyun ret = usb_hcd_link_urb_to_ep(hcd, urb);
1934*4882a593Smuzhiyun qh = ret ? NULL : hep->hcpriv;
1935*4882a593Smuzhiyun if (qh)
1936*4882a593Smuzhiyun urb->hcpriv = qh;
1937*4882a593Smuzhiyun spin_unlock_irqrestore(&musb->lock, flags);
1938*4882a593Smuzhiyun
1939*4882a593Smuzhiyun /* DMA mapping was already done, if needed, and this urb is on
1940*4882a593Smuzhiyun * hep->urb_list now ... so we're done, unless hep wasn't yet
1941*4882a593Smuzhiyun * scheduled onto a live qh.
1942*4882a593Smuzhiyun *
1943*4882a593Smuzhiyun * REVISIT best to keep hep->hcpriv valid until the endpoint gets
1944*4882a593Smuzhiyun * disabled, testing for empty qh->ring and avoiding qh setup costs
1945*4882a593Smuzhiyun * except for the first urb queued after a config change.
1946*4882a593Smuzhiyun */
1947*4882a593Smuzhiyun if (qh || ret)
1948*4882a593Smuzhiyun return ret;
1949*4882a593Smuzhiyun
1950*4882a593Smuzhiyun /* Allocate and initialize qh, minimizing the work done each time
1951*4882a593Smuzhiyun * hw_ep gets reprogrammed, or with irqs blocked. Then schedule it.
1952*4882a593Smuzhiyun *
1953*4882a593Smuzhiyun * REVISIT consider a dedicated qh kmem_cache, so it's harder
1954*4882a593Smuzhiyun * for bugs in other kernel code to break this driver...
1955*4882a593Smuzhiyun */
1956*4882a593Smuzhiyun qh = kzalloc(sizeof *qh, mem_flags);
1957*4882a593Smuzhiyun if (!qh) {
1958*4882a593Smuzhiyun spin_lock_irqsave(&musb->lock, flags);
1959*4882a593Smuzhiyun usb_hcd_unlink_urb_from_ep(hcd, urb);
1960*4882a593Smuzhiyun spin_unlock_irqrestore(&musb->lock, flags);
1961*4882a593Smuzhiyun return -ENOMEM;
1962*4882a593Smuzhiyun }
1963*4882a593Smuzhiyun
1964*4882a593Smuzhiyun qh->hep = hep;
1965*4882a593Smuzhiyun qh->dev = urb->dev;
1966*4882a593Smuzhiyun INIT_LIST_HEAD(&qh->ring);
1967*4882a593Smuzhiyun qh->is_ready = 1;
1968*4882a593Smuzhiyun
1969*4882a593Smuzhiyun qh->maxpacket = usb_endpoint_maxp(epd);
1970*4882a593Smuzhiyun qh->type = usb_endpoint_type(epd);
1971*4882a593Smuzhiyun
1972*4882a593Smuzhiyun /* Bits 11 & 12 of wMaxPacketSize encode high bandwidth multiplier.
1973*4882a593Smuzhiyun * Some musb cores don't support high bandwidth ISO transfers; and
1974*4882a593Smuzhiyun * we don't (yet!) support high bandwidth interrupt transfers.
1975*4882a593Smuzhiyun */
1976*4882a593Smuzhiyun qh->hb_mult = 1 + ((qh->maxpacket >> 11) & 0x03);
1977*4882a593Smuzhiyun if (qh->hb_mult > 1) {
1978*4882a593Smuzhiyun int ok = (qh->type == USB_ENDPOINT_XFER_ISOC);
1979*4882a593Smuzhiyun
1980*4882a593Smuzhiyun if (ok)
1981*4882a593Smuzhiyun ok = (usb_pipein(urb->pipe) && musb->hb_iso_rx)
1982*4882a593Smuzhiyun || (usb_pipeout(urb->pipe) && musb->hb_iso_tx);
1983*4882a593Smuzhiyun if (!ok) {
1984*4882a593Smuzhiyun ret = -EMSGSIZE;
1985*4882a593Smuzhiyun goto done;
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun qh->maxpacket &= 0x7ff;
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun qh->epnum = usb_endpoint_num(epd);
1991*4882a593Smuzhiyun
1992*4882a593Smuzhiyun /* NOTE: urb->dev->devnum is wrong during SET_ADDRESS */
1993*4882a593Smuzhiyun qh->addr_reg = (u8) usb_pipedevice(urb->pipe);
1994*4882a593Smuzhiyun
1995*4882a593Smuzhiyun /* precompute rxtype/txtype/type0 register */
1996*4882a593Smuzhiyun type_reg = (qh->type << 4) | qh->epnum;
1997*4882a593Smuzhiyun switch (urb->dev->speed) {
1998*4882a593Smuzhiyun case USB_SPEED_LOW:
1999*4882a593Smuzhiyun type_reg |= 0xc0;
2000*4882a593Smuzhiyun break;
2001*4882a593Smuzhiyun case USB_SPEED_FULL:
2002*4882a593Smuzhiyun type_reg |= 0x80;
2003*4882a593Smuzhiyun break;
2004*4882a593Smuzhiyun default:
2005*4882a593Smuzhiyun type_reg |= 0x40;
2006*4882a593Smuzhiyun }
2007*4882a593Smuzhiyun qh->type_reg = type_reg;
2008*4882a593Smuzhiyun
2009*4882a593Smuzhiyun /* Precompute RXINTERVAL/TXINTERVAL register */
2010*4882a593Smuzhiyun switch (qh->type) {
2011*4882a593Smuzhiyun case USB_ENDPOINT_XFER_INT:
2012*4882a593Smuzhiyun /*
2013*4882a593Smuzhiyun * Full/low speeds use the linear encoding,
2014*4882a593Smuzhiyun * high speed uses the logarithmic encoding.
2015*4882a593Smuzhiyun */
2016*4882a593Smuzhiyun if (urb->dev->speed <= USB_SPEED_FULL) {
2017*4882a593Smuzhiyun interval = max_t(u8, epd->bInterval, 1);
2018*4882a593Smuzhiyun break;
2019*4882a593Smuzhiyun }
2020*4882a593Smuzhiyun /* FALLTHROUGH */
2021*4882a593Smuzhiyun case USB_ENDPOINT_XFER_ISOC:
2022*4882a593Smuzhiyun /* ISO always uses logarithmic encoding */
2023*4882a593Smuzhiyun interval = min_t(u8, epd->bInterval, 16);
2024*4882a593Smuzhiyun break;
2025*4882a593Smuzhiyun default:
2026*4882a593Smuzhiyun /* REVISIT we actually want to use NAK limits, hinting to the
2027*4882a593Smuzhiyun * transfer scheduling logic to try some other qh, e.g. try
2028*4882a593Smuzhiyun * for 2 msec first:
2029*4882a593Smuzhiyun *
2030*4882a593Smuzhiyun * interval = (USB_SPEED_HIGH == urb->dev->speed) ? 16 : 2;
2031*4882a593Smuzhiyun *
2032*4882a593Smuzhiyun * The downside of disabling this is that transfer scheduling
2033*4882a593Smuzhiyun * gets VERY unfair for nonperiodic transfers; a misbehaving
2034*4882a593Smuzhiyun * peripheral could make that hurt. That's perfectly normal
2035*4882a593Smuzhiyun * for reads from network or serial adapters ... so we have
2036*4882a593Smuzhiyun * partial NAKlimit support for bulk RX.
2037*4882a593Smuzhiyun *
2038*4882a593Smuzhiyun * The upside of disabling it is simpler transfer scheduling.
2039*4882a593Smuzhiyun */
2040*4882a593Smuzhiyun interval = 0;
2041*4882a593Smuzhiyun }
2042*4882a593Smuzhiyun qh->intv_reg = interval;
2043*4882a593Smuzhiyun
2044*4882a593Smuzhiyun /* precompute addressing for external hub/tt ports */
2045*4882a593Smuzhiyun if (musb->is_multipoint) {
2046*4882a593Smuzhiyun #ifndef __UBOOT__
2047*4882a593Smuzhiyun struct usb_device *parent = urb->dev->parent;
2048*4882a593Smuzhiyun #else
2049*4882a593Smuzhiyun struct usb_device *parent = usb_dev_get_parent(urb->dev);
2050*4882a593Smuzhiyun #endif
2051*4882a593Smuzhiyun
2052*4882a593Smuzhiyun #ifndef __UBOOT__
2053*4882a593Smuzhiyun if (parent != hcd->self.root_hub) {
2054*4882a593Smuzhiyun #else
2055*4882a593Smuzhiyun if (parent) {
2056*4882a593Smuzhiyun #endif
2057*4882a593Smuzhiyun qh->h_addr_reg = (u8) parent->devnum;
2058*4882a593Smuzhiyun
2059*4882a593Smuzhiyun #ifndef __UBOOT__
2060*4882a593Smuzhiyun /* set up tt info if needed */
2061*4882a593Smuzhiyun if (urb->dev->tt) {
2062*4882a593Smuzhiyun qh->h_port_reg = (u8) urb->dev->ttport;
2063*4882a593Smuzhiyun if (urb->dev->tt->hub)
2064*4882a593Smuzhiyun qh->h_addr_reg =
2065*4882a593Smuzhiyun (u8) urb->dev->tt->hub->devnum;
2066*4882a593Smuzhiyun if (urb->dev->tt->multi)
2067*4882a593Smuzhiyun qh->h_addr_reg |= 0x80;
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun #else
2070*4882a593Smuzhiyun if (tt_needed(musb, urb->dev)) {
2071*4882a593Smuzhiyun uint8_t portnr = 0;
2072*4882a593Smuzhiyun uint8_t hubaddr = 0;
2073*4882a593Smuzhiyun usb_find_usb2_hub_address_port(urb->dev,
2074*4882a593Smuzhiyun &hubaddr,
2075*4882a593Smuzhiyun &portnr);
2076*4882a593Smuzhiyun qh->h_addr_reg = hubaddr;
2077*4882a593Smuzhiyun qh->h_port_reg = portnr;
2078*4882a593Smuzhiyun }
2079*4882a593Smuzhiyun #endif
2080*4882a593Smuzhiyun }
2081*4882a593Smuzhiyun }
2082*4882a593Smuzhiyun
2083*4882a593Smuzhiyun /* invariant: hep->hcpriv is null OR the qh that's already scheduled.
2084*4882a593Smuzhiyun * until we get real dma queues (with an entry for each urb/buffer),
2085*4882a593Smuzhiyun * we only have work to do in the former case.
2086*4882a593Smuzhiyun */
2087*4882a593Smuzhiyun spin_lock_irqsave(&musb->lock, flags);
2088*4882a593Smuzhiyun if (hep->hcpriv) {
2089*4882a593Smuzhiyun /* some concurrent activity submitted another urb to hep...
2090*4882a593Smuzhiyun * odd, rare, error prone, but legal.
2091*4882a593Smuzhiyun */
2092*4882a593Smuzhiyun kfree(qh);
2093*4882a593Smuzhiyun qh = NULL;
2094*4882a593Smuzhiyun ret = 0;
2095*4882a593Smuzhiyun } else
2096*4882a593Smuzhiyun ret = musb_schedule(musb, qh,
2097*4882a593Smuzhiyun epd->bEndpointAddress & USB_ENDPOINT_DIR_MASK);
2098*4882a593Smuzhiyun
2099*4882a593Smuzhiyun if (ret == 0) {
2100*4882a593Smuzhiyun urb->hcpriv = qh;
2101*4882a593Smuzhiyun /* FIXME set urb->start_frame for iso/intr, it's tested in
2102*4882a593Smuzhiyun * musb_start_urb(), but otherwise only konicawc cares ...
2103*4882a593Smuzhiyun */
2104*4882a593Smuzhiyun }
2105*4882a593Smuzhiyun spin_unlock_irqrestore(&musb->lock, flags);
2106*4882a593Smuzhiyun
2107*4882a593Smuzhiyun done:
2108*4882a593Smuzhiyun if (ret != 0) {
2109*4882a593Smuzhiyun spin_lock_irqsave(&musb->lock, flags);
2110*4882a593Smuzhiyun usb_hcd_unlink_urb_from_ep(hcd, urb);
2111*4882a593Smuzhiyun spin_unlock_irqrestore(&musb->lock, flags);
2112*4882a593Smuzhiyun kfree(qh);
2113*4882a593Smuzhiyun }
2114*4882a593Smuzhiyun return ret;
2115*4882a593Smuzhiyun }
2116*4882a593Smuzhiyun
2117*4882a593Smuzhiyun /*
2118*4882a593Smuzhiyun * abort a transfer that's at the head of a hardware queue.
2119*4882a593Smuzhiyun * called with controller locked, irqs blocked
2120*4882a593Smuzhiyun * that hardware queue advances to the next transfer, unless prevented
2121*4882a593Smuzhiyun */
2122*4882a593Smuzhiyun static int musb_cleanup_urb(struct urb *urb, struct musb_qh *qh)
2123*4882a593Smuzhiyun {
2124*4882a593Smuzhiyun struct musb_hw_ep *ep = qh->hw_ep;
2125*4882a593Smuzhiyun struct musb *musb = ep->musb;
2126*4882a593Smuzhiyun void __iomem *epio = ep->regs;
2127*4882a593Smuzhiyun unsigned hw_end = ep->epnum;
2128*4882a593Smuzhiyun void __iomem *regs = ep->musb->mregs;
2129*4882a593Smuzhiyun int is_in = usb_pipein(urb->pipe);
2130*4882a593Smuzhiyun int status = 0;
2131*4882a593Smuzhiyun u16 csr;
2132*4882a593Smuzhiyun
2133*4882a593Smuzhiyun musb_ep_select(regs, hw_end);
2134*4882a593Smuzhiyun
2135*4882a593Smuzhiyun if (is_dma_capable()) {
2136*4882a593Smuzhiyun struct dma_channel *dma;
2137*4882a593Smuzhiyun
2138*4882a593Smuzhiyun dma = is_in ? ep->rx_channel : ep->tx_channel;
2139*4882a593Smuzhiyun if (dma) {
2140*4882a593Smuzhiyun status = ep->musb->dma_controller->channel_abort(dma);
2141*4882a593Smuzhiyun dev_dbg(musb->controller,
2142*4882a593Smuzhiyun "abort %cX%d DMA for urb %p --> %d\n",
2143*4882a593Smuzhiyun is_in ? 'R' : 'T', ep->epnum,
2144*4882a593Smuzhiyun urb, status);
2145*4882a593Smuzhiyun urb->actual_length += dma->actual_len;
2146*4882a593Smuzhiyun }
2147*4882a593Smuzhiyun }
2148*4882a593Smuzhiyun
2149*4882a593Smuzhiyun /* turn off DMA requests, discard state, stop polling ... */
2150*4882a593Smuzhiyun if (ep->epnum && is_in) {
2151*4882a593Smuzhiyun /* giveback saves bulk toggle */
2152*4882a593Smuzhiyun csr = musb_h_flush_rxfifo(ep, 0);
2153*4882a593Smuzhiyun
2154*4882a593Smuzhiyun /* REVISIT we still get an irq; should likely clear the
2155*4882a593Smuzhiyun * endpoint's irq status here to avoid bogus irqs.
2156*4882a593Smuzhiyun * clearing that status is platform-specific...
2157*4882a593Smuzhiyun */
2158*4882a593Smuzhiyun } else if (ep->epnum) {
2159*4882a593Smuzhiyun musb_h_tx_flush_fifo(ep);
2160*4882a593Smuzhiyun csr = musb_readw(epio, MUSB_TXCSR);
2161*4882a593Smuzhiyun csr &= ~(MUSB_TXCSR_AUTOSET
2162*4882a593Smuzhiyun | MUSB_TXCSR_DMAENAB
2163*4882a593Smuzhiyun | MUSB_TXCSR_H_RXSTALL
2164*4882a593Smuzhiyun | MUSB_TXCSR_H_NAKTIMEOUT
2165*4882a593Smuzhiyun | MUSB_TXCSR_H_ERROR
2166*4882a593Smuzhiyun | MUSB_TXCSR_TXPKTRDY);
2167*4882a593Smuzhiyun musb_writew(epio, MUSB_TXCSR, csr);
2168*4882a593Smuzhiyun /* REVISIT may need to clear FLUSHFIFO ... */
2169*4882a593Smuzhiyun musb_writew(epio, MUSB_TXCSR, csr);
2170*4882a593Smuzhiyun /* flush cpu writebuffer */
2171*4882a593Smuzhiyun csr = musb_readw(epio, MUSB_TXCSR);
2172*4882a593Smuzhiyun } else {
2173*4882a593Smuzhiyun musb_h_ep0_flush_fifo(ep);
2174*4882a593Smuzhiyun }
2175*4882a593Smuzhiyun if (status == 0)
2176*4882a593Smuzhiyun musb_advance_schedule(ep->musb, urb, ep, is_in);
2177*4882a593Smuzhiyun return status;
2178*4882a593Smuzhiyun }
2179*4882a593Smuzhiyun
2180*4882a593Smuzhiyun #ifndef __UBOOT__
2181*4882a593Smuzhiyun static int musb_urb_dequeue(
2182*4882a593Smuzhiyun #else
2183*4882a593Smuzhiyun int musb_urb_dequeue(
2184*4882a593Smuzhiyun #endif
2185*4882a593Smuzhiyun struct usb_hcd *hcd,
2186*4882a593Smuzhiyun struct urb *urb,
2187*4882a593Smuzhiyun int status)
2188*4882a593Smuzhiyun {
2189*4882a593Smuzhiyun struct musb *musb = hcd_to_musb(hcd);
2190*4882a593Smuzhiyun struct musb_qh *qh;
2191*4882a593Smuzhiyun unsigned long flags;
2192*4882a593Smuzhiyun int is_in = usb_pipein(urb->pipe);
2193*4882a593Smuzhiyun int ret;
2194*4882a593Smuzhiyun
2195*4882a593Smuzhiyun dev_dbg(musb->controller, "urb=%p, dev%d ep%d%s\n", urb,
2196*4882a593Smuzhiyun usb_pipedevice(urb->pipe),
2197*4882a593Smuzhiyun usb_pipeendpoint(urb->pipe),
2198*4882a593Smuzhiyun is_in ? "in" : "out");
2199*4882a593Smuzhiyun
2200*4882a593Smuzhiyun spin_lock_irqsave(&musb->lock, flags);
2201*4882a593Smuzhiyun ret = usb_hcd_check_unlink_urb(hcd, urb, status);
2202*4882a593Smuzhiyun if (ret)
2203*4882a593Smuzhiyun goto done;
2204*4882a593Smuzhiyun
2205*4882a593Smuzhiyun qh = urb->hcpriv;
2206*4882a593Smuzhiyun if (!qh)
2207*4882a593Smuzhiyun goto done;
2208*4882a593Smuzhiyun
2209*4882a593Smuzhiyun /*
2210*4882a593Smuzhiyun * Any URB not actively programmed into endpoint hardware can be
2211*4882a593Smuzhiyun * immediately given back; that's any URB not at the head of an
2212*4882a593Smuzhiyun * endpoint queue, unless someday we get real DMA queues. And even
2213*4882a593Smuzhiyun * if it's at the head, it might not be known to the hardware...
2214*4882a593Smuzhiyun *
2215*4882a593Smuzhiyun * Otherwise abort current transfer, pending DMA, etc.; urb->status
2216*4882a593Smuzhiyun * has already been updated. This is a synchronous abort; it'd be
2217*4882a593Smuzhiyun * OK to hold off until after some IRQ, though.
2218*4882a593Smuzhiyun *
2219*4882a593Smuzhiyun * NOTE: qh is invalid unless !list_empty(&hep->urb_list)
2220*4882a593Smuzhiyun */
2221*4882a593Smuzhiyun if (!qh->is_ready
2222*4882a593Smuzhiyun || urb->urb_list.prev != &qh->hep->urb_list
2223*4882a593Smuzhiyun || musb_ep_get_qh(qh->hw_ep, is_in) != qh) {
2224*4882a593Smuzhiyun int ready = qh->is_ready;
2225*4882a593Smuzhiyun
2226*4882a593Smuzhiyun qh->is_ready = 0;
2227*4882a593Smuzhiyun musb_giveback(musb, urb, 0);
2228*4882a593Smuzhiyun qh->is_ready = ready;
2229*4882a593Smuzhiyun
2230*4882a593Smuzhiyun /* If nothing else (usually musb_giveback) is using it
2231*4882a593Smuzhiyun * and its URB list has emptied, recycle this qh.
2232*4882a593Smuzhiyun */
2233*4882a593Smuzhiyun if (ready && list_empty(&qh->hep->urb_list)) {
2234*4882a593Smuzhiyun qh->hep->hcpriv = NULL;
2235*4882a593Smuzhiyun list_del(&qh->ring);
2236*4882a593Smuzhiyun kfree(qh);
2237*4882a593Smuzhiyun }
2238*4882a593Smuzhiyun } else
2239*4882a593Smuzhiyun ret = musb_cleanup_urb(urb, qh);
2240*4882a593Smuzhiyun done:
2241*4882a593Smuzhiyun spin_unlock_irqrestore(&musb->lock, flags);
2242*4882a593Smuzhiyun return ret;
2243*4882a593Smuzhiyun }
2244*4882a593Smuzhiyun
2245*4882a593Smuzhiyun #ifndef __UBOOT__
2246*4882a593Smuzhiyun /* disable an endpoint */
2247*4882a593Smuzhiyun static void
2248*4882a593Smuzhiyun musb_h_disable(struct usb_hcd *hcd, struct usb_host_endpoint *hep)
2249*4882a593Smuzhiyun {
2250*4882a593Smuzhiyun u8 is_in = hep->desc.bEndpointAddress & USB_DIR_IN;
2251*4882a593Smuzhiyun unsigned long flags;
2252*4882a593Smuzhiyun struct musb *musb = hcd_to_musb(hcd);
2253*4882a593Smuzhiyun struct musb_qh *qh;
2254*4882a593Smuzhiyun struct urb *urb;
2255*4882a593Smuzhiyun
2256*4882a593Smuzhiyun spin_lock_irqsave(&musb->lock, flags);
2257*4882a593Smuzhiyun
2258*4882a593Smuzhiyun qh = hep->hcpriv;
2259*4882a593Smuzhiyun if (qh == NULL)
2260*4882a593Smuzhiyun goto exit;
2261*4882a593Smuzhiyun
2262*4882a593Smuzhiyun /* NOTE: qh is invalid unless !list_empty(&hep->urb_list) */
2263*4882a593Smuzhiyun
2264*4882a593Smuzhiyun /* Kick the first URB off the hardware, if needed */
2265*4882a593Smuzhiyun qh->is_ready = 0;
2266*4882a593Smuzhiyun if (musb_ep_get_qh(qh->hw_ep, is_in) == qh) {
2267*4882a593Smuzhiyun urb = next_urb(qh);
2268*4882a593Smuzhiyun
2269*4882a593Smuzhiyun /* make software (then hardware) stop ASAP */
2270*4882a593Smuzhiyun if (!urb->unlinked)
2271*4882a593Smuzhiyun urb->status = -ESHUTDOWN;
2272*4882a593Smuzhiyun
2273*4882a593Smuzhiyun /* cleanup */
2274*4882a593Smuzhiyun musb_cleanup_urb(urb, qh);
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun /* Then nuke all the others ... and advance the
2277*4882a593Smuzhiyun * queue on hw_ep (e.g. bulk ring) when we're done.
2278*4882a593Smuzhiyun */
2279*4882a593Smuzhiyun while (!list_empty(&hep->urb_list)) {
2280*4882a593Smuzhiyun urb = next_urb(qh);
2281*4882a593Smuzhiyun urb->status = -ESHUTDOWN;
2282*4882a593Smuzhiyun musb_advance_schedule(musb, urb, qh->hw_ep, is_in);
2283*4882a593Smuzhiyun }
2284*4882a593Smuzhiyun } else {
2285*4882a593Smuzhiyun /* Just empty the queue; the hardware is busy with
2286*4882a593Smuzhiyun * other transfers, and since !qh->is_ready nothing
2287*4882a593Smuzhiyun * will activate any of these as it advances.
2288*4882a593Smuzhiyun */
2289*4882a593Smuzhiyun while (!list_empty(&hep->urb_list))
2290*4882a593Smuzhiyun musb_giveback(musb, next_urb(qh), -ESHUTDOWN);
2291*4882a593Smuzhiyun
2292*4882a593Smuzhiyun hep->hcpriv = NULL;
2293*4882a593Smuzhiyun list_del(&qh->ring);
2294*4882a593Smuzhiyun kfree(qh);
2295*4882a593Smuzhiyun }
2296*4882a593Smuzhiyun exit:
2297*4882a593Smuzhiyun spin_unlock_irqrestore(&musb->lock, flags);
2298*4882a593Smuzhiyun }
2299*4882a593Smuzhiyun
2300*4882a593Smuzhiyun static int musb_h_get_frame_number(struct usb_hcd *hcd)
2301*4882a593Smuzhiyun {
2302*4882a593Smuzhiyun struct musb *musb = hcd_to_musb(hcd);
2303*4882a593Smuzhiyun
2304*4882a593Smuzhiyun return musb_readw(musb->mregs, MUSB_FRAME);
2305*4882a593Smuzhiyun }
2306*4882a593Smuzhiyun
2307*4882a593Smuzhiyun static int musb_h_start(struct usb_hcd *hcd)
2308*4882a593Smuzhiyun {
2309*4882a593Smuzhiyun struct musb *musb = hcd_to_musb(hcd);
2310*4882a593Smuzhiyun
2311*4882a593Smuzhiyun /* NOTE: musb_start() is called when the hub driver turns
2312*4882a593Smuzhiyun * on port power, or when (OTG) peripheral starts.
2313*4882a593Smuzhiyun */
2314*4882a593Smuzhiyun hcd->state = HC_STATE_RUNNING;
2315*4882a593Smuzhiyun musb->port1_status = 0;
2316*4882a593Smuzhiyun return 0;
2317*4882a593Smuzhiyun }
2318*4882a593Smuzhiyun
2319*4882a593Smuzhiyun static void musb_h_stop(struct usb_hcd *hcd)
2320*4882a593Smuzhiyun {
2321*4882a593Smuzhiyun musb_stop(hcd_to_musb(hcd));
2322*4882a593Smuzhiyun hcd->state = HC_STATE_HALT;
2323*4882a593Smuzhiyun }
2324*4882a593Smuzhiyun
2325*4882a593Smuzhiyun static int musb_bus_suspend(struct usb_hcd *hcd)
2326*4882a593Smuzhiyun {
2327*4882a593Smuzhiyun struct musb *musb = hcd_to_musb(hcd);
2328*4882a593Smuzhiyun u8 devctl;
2329*4882a593Smuzhiyun
2330*4882a593Smuzhiyun if (!is_host_active(musb))
2331*4882a593Smuzhiyun return 0;
2332*4882a593Smuzhiyun
2333*4882a593Smuzhiyun switch (musb->xceiv->state) {
2334*4882a593Smuzhiyun case OTG_STATE_A_SUSPEND:
2335*4882a593Smuzhiyun return 0;
2336*4882a593Smuzhiyun case OTG_STATE_A_WAIT_VRISE:
2337*4882a593Smuzhiyun /* ID could be grounded even if there's no device
2338*4882a593Smuzhiyun * on the other end of the cable. NOTE that the
2339*4882a593Smuzhiyun * A_WAIT_VRISE timers are messy with MUSB...
2340*4882a593Smuzhiyun */
2341*4882a593Smuzhiyun devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
2342*4882a593Smuzhiyun if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
2343*4882a593Smuzhiyun musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
2344*4882a593Smuzhiyun break;
2345*4882a593Smuzhiyun default:
2346*4882a593Smuzhiyun break;
2347*4882a593Smuzhiyun }
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun if (musb->is_active) {
2350*4882a593Smuzhiyun WARNING("trying to suspend as %s while active\n",
2351*4882a593Smuzhiyun otg_state_string(musb->xceiv->state));
2352*4882a593Smuzhiyun return -EBUSY;
2353*4882a593Smuzhiyun } else
2354*4882a593Smuzhiyun return 0;
2355*4882a593Smuzhiyun }
2356*4882a593Smuzhiyun
2357*4882a593Smuzhiyun static int musb_bus_resume(struct usb_hcd *hcd)
2358*4882a593Smuzhiyun {
2359*4882a593Smuzhiyun /* resuming child port does the work */
2360*4882a593Smuzhiyun return 0;
2361*4882a593Smuzhiyun }
2362*4882a593Smuzhiyun
2363*4882a593Smuzhiyun const struct hc_driver musb_hc_driver = {
2364*4882a593Smuzhiyun .description = "musb-hcd",
2365*4882a593Smuzhiyun .product_desc = "MUSB HDRC host driver",
2366*4882a593Smuzhiyun .hcd_priv_size = sizeof(struct musb),
2367*4882a593Smuzhiyun .flags = HCD_USB2 | HCD_MEMORY,
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun /* not using irq handler or reset hooks from usbcore, since
2370*4882a593Smuzhiyun * those must be shared with peripheral code for OTG configs
2371*4882a593Smuzhiyun */
2372*4882a593Smuzhiyun
2373*4882a593Smuzhiyun .start = musb_h_start,
2374*4882a593Smuzhiyun .stop = musb_h_stop,
2375*4882a593Smuzhiyun
2376*4882a593Smuzhiyun .get_frame_number = musb_h_get_frame_number,
2377*4882a593Smuzhiyun
2378*4882a593Smuzhiyun .urb_enqueue = musb_urb_enqueue,
2379*4882a593Smuzhiyun .urb_dequeue = musb_urb_dequeue,
2380*4882a593Smuzhiyun .endpoint_disable = musb_h_disable,
2381*4882a593Smuzhiyun
2382*4882a593Smuzhiyun .hub_status_data = musb_hub_status_data,
2383*4882a593Smuzhiyun .hub_control = musb_hub_control,
2384*4882a593Smuzhiyun .bus_suspend = musb_bus_suspend,
2385*4882a593Smuzhiyun .bus_resume = musb_bus_resume,
2386*4882a593Smuzhiyun /* .start_port_reset = NULL, */
2387*4882a593Smuzhiyun /* .hub_irq_enable = NULL, */
2388*4882a593Smuzhiyun };
2389*4882a593Smuzhiyun #endif
2390