xref: /OK3568_Linux_fs/u-boot/drivers/usb/host/xhci-keystone.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * USB 3.0 DRD Controller
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2012-2014
5*4882a593Smuzhiyun  *     Texas Instruments Incorporated, <www.ti.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <watchdog.h>
12*4882a593Smuzhiyun #include <usb.h>
13*4882a593Smuzhiyun #include <asm/arch/psc_defs.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <linux/usb/dwc3.h>
16*4882a593Smuzhiyun #include <asm/arch/xhci-keystone.h>
17*4882a593Smuzhiyun #include <linux/errno.h>
18*4882a593Smuzhiyun #include <linux/list.h>
19*4882a593Smuzhiyun #include "xhci.h"
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun struct kdwc3_irq_regs {
22*4882a593Smuzhiyun 	u32 revision;	/* 0x000 */
23*4882a593Smuzhiyun 	u32 rsvd0[3];
24*4882a593Smuzhiyun 	u32 sysconfig;	/* 0x010 */
25*4882a593Smuzhiyun 	u32 rsvd1[1];
26*4882a593Smuzhiyun 	u32 irq_eoi;
27*4882a593Smuzhiyun 	u32 rsvd2[1];
28*4882a593Smuzhiyun 	struct {
29*4882a593Smuzhiyun 		u32 raw_status;
30*4882a593Smuzhiyun 		u32 status;
31*4882a593Smuzhiyun 		u32 enable_set;
32*4882a593Smuzhiyun 		u32 enable_clr;
33*4882a593Smuzhiyun 	} irqs[16];
34*4882a593Smuzhiyun };
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun struct keystone_xhci {
37*4882a593Smuzhiyun 	struct xhci_hccr *hcd;
38*4882a593Smuzhiyun 	struct dwc3 *dwc3_reg;
39*4882a593Smuzhiyun 	struct xhci_hcor *hcor;
40*4882a593Smuzhiyun 	struct kdwc3_irq_regs *usbss;
41*4882a593Smuzhiyun 	struct keystone_xhci_phy *phy;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun struct keystone_xhci keystone;
45*4882a593Smuzhiyun 
keystone_xhci_phy_set(struct keystone_xhci_phy * phy)46*4882a593Smuzhiyun static void keystone_xhci_phy_set(struct keystone_xhci_phy *phy)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	u32 val;
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun 	/*
51*4882a593Smuzhiyun 	 * VBUSVLDEXTSEL has a default value of 1 in BootCfg but shouldn't.
52*4882a593Smuzhiyun 	 * It should always be cleared because our USB PHY has an onchip VBUS
53*4882a593Smuzhiyun 	 * analog comparator.
54*4882a593Smuzhiyun 	 */
55*4882a593Smuzhiyun 	val = readl(&phy->phy_clock);
56*4882a593Smuzhiyun 	/* quit selecting the vbusvldextsel by default! */
57*4882a593Smuzhiyun 	val &= ~USB3_PHY_OTG_VBUSVLDECTSEL;
58*4882a593Smuzhiyun 	writel(val, &phy->phy_clock);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
keystone_xhci_phy_unset(struct keystone_xhci_phy * phy)61*4882a593Smuzhiyun static void keystone_xhci_phy_unset(struct keystone_xhci_phy *phy)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	u32 val;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	/* Disable the PHY REFCLK clock gate */
66*4882a593Smuzhiyun 	val = readl(&phy->phy_clock);
67*4882a593Smuzhiyun 	val &= ~USB3_PHY_REF_SSP_EN;
68*4882a593Smuzhiyun 	writel(val, &phy->phy_clock);
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
keystone_xhci_core_init(struct dwc3 * dwc3_reg)71*4882a593Smuzhiyun static int keystone_xhci_core_init(struct dwc3 *dwc3_reg)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	int ret;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	ret = dwc3_core_init(dwc3_reg);
76*4882a593Smuzhiyun 	if (ret) {
77*4882a593Smuzhiyun 		debug("failed to initialize core\n");
78*4882a593Smuzhiyun 		return -EINVAL;
79*4882a593Smuzhiyun 	}
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/* We are hard-coding DWC3 core to Host Mode */
82*4882a593Smuzhiyun 	dwc3_set_mode(dwc3_reg, DWC3_GCTL_PRTCAP_HOST);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	return 0;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun 
xhci_hcd_init(int index,struct xhci_hccr ** ret_hccr,struct xhci_hcor ** ret_hcor)87*4882a593Smuzhiyun int xhci_hcd_init(int index,
88*4882a593Smuzhiyun 		  struct xhci_hccr **ret_hccr, struct xhci_hcor **ret_hcor)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun 	u32 val;
91*4882a593Smuzhiyun 	int ret;
92*4882a593Smuzhiyun 	struct xhci_hccr *hcd;
93*4882a593Smuzhiyun 	struct xhci_hcor *hcor;
94*4882a593Smuzhiyun 	struct kdwc3_irq_regs *usbss;
95*4882a593Smuzhiyun 	struct keystone_xhci_phy *phy;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	usbss = (struct kdwc3_irq_regs *)CONFIG_USB_SS_BASE;
98*4882a593Smuzhiyun 	phy = (struct keystone_xhci_phy *)CONFIG_DEV_USB_PHY_BASE;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	/* Enable the PHY REFCLK clock gate with phy_ref_ssp_en = 1 */
101*4882a593Smuzhiyun 	val = readl(&(phy->phy_clock));
102*4882a593Smuzhiyun 	val |= USB3_PHY_REF_SSP_EN;
103*4882a593Smuzhiyun 	writel(val, &phy->phy_clock);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	mdelay(100);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* Release USB from reset */
108*4882a593Smuzhiyun 	ret = psc_enable_module(KS2_LPSC_USB);
109*4882a593Smuzhiyun 	if (ret) {
110*4882a593Smuzhiyun 		puts("Cannot enable USB module");
111*4882a593Smuzhiyun 		return -1;
112*4882a593Smuzhiyun 	}
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	mdelay(100);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/* Initialize usb phy */
117*4882a593Smuzhiyun 	keystone_xhci_phy_set(phy);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* soft reset usbss */
120*4882a593Smuzhiyun 	writel(1, &usbss->sysconfig);
121*4882a593Smuzhiyun 	while (readl(&usbss->sysconfig) & 1)
122*4882a593Smuzhiyun 		;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	val = readl(&usbss->revision);
125*4882a593Smuzhiyun 	debug("usbss revision %x\n", val);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	/* Initialize usb core */
128*4882a593Smuzhiyun 	hcd = (struct xhci_hccr *)CONFIG_USB_HOST_XHCI_BASE;
129*4882a593Smuzhiyun 	keystone.dwc3_reg = (struct dwc3 *)(CONFIG_USB_HOST_XHCI_BASE +
130*4882a593Smuzhiyun 					    DWC3_REG_OFFSET);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 	keystone_xhci_core_init(keystone.dwc3_reg);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/* set register addresses */
135*4882a593Smuzhiyun 	hcor = (struct xhci_hcor *)((uint32_t)hcd +
136*4882a593Smuzhiyun 		HC_LENGTH(readl(&hcd->cr_capbase)));
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	debug("Keystone2-xhci: init hccr %08x and hcor %08x hc_length %d\n",
139*4882a593Smuzhiyun 	      (u32)hcd, (u32)hcor,
140*4882a593Smuzhiyun 	      (u32)HC_LENGTH(xhci_readl(&hcd->cr_capbase)));
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	keystone.usbss = usbss;
143*4882a593Smuzhiyun 	keystone.phy = phy;
144*4882a593Smuzhiyun 	keystone.hcd = hcd;
145*4882a593Smuzhiyun 	keystone.hcor = hcor;
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	*ret_hccr = hcd;
148*4882a593Smuzhiyun 	*ret_hcor = hcor;
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun 
keystone_xhci_phy_suspend(void)153*4882a593Smuzhiyun static int keystone_xhci_phy_suspend(void)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	int loop_cnt = 0;
156*4882a593Smuzhiyun 	struct xhci_hcor *hcor;
157*4882a593Smuzhiyun 	uint32_t *portsc_1 = NULL;
158*4882a593Smuzhiyun 	uint32_t *portsc_2 = NULL;
159*4882a593Smuzhiyun 	u32 val, usb2_pls, usb3_pls, event_q;
160*4882a593Smuzhiyun 	struct dwc3 *dwc3_reg = keystone.dwc3_reg;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* set register addresses */
163*4882a593Smuzhiyun 	hcor = keystone.hcor;
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	/* Bypass Scrambling and Set Shorter Training sequence for simulation */
166*4882a593Smuzhiyun 	val = DWC3_GCTL_PWRDNSCALE(0x4b0) | DWC3_GCTL_PRTCAPDIR(0x2);
167*4882a593Smuzhiyun 	writel(val, &dwc3_reg->g_ctl);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	/* GUSB2PHYCFG */
170*4882a593Smuzhiyun 	val = readl(&dwc3_reg->g_usb2phycfg[0]);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	/* assert bit 6 (SusPhy) */
173*4882a593Smuzhiyun 	val |= DWC3_GUSB2PHYCFG_SUSPHY;
174*4882a593Smuzhiyun 	writel(val, &dwc3_reg->g_usb2phycfg[0]);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	/* GUSB3PIPECTL */
177*4882a593Smuzhiyun 	val = readl(&dwc3_reg->g_usb3pipectl[0]);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	/*
180*4882a593Smuzhiyun 	 * assert bit 29 to allow PHY to go to suspend when idle
181*4882a593Smuzhiyun 	 * and cause the USB3 SS PHY to enter suspend mode
182*4882a593Smuzhiyun 	 */
183*4882a593Smuzhiyun 	val |= (BIT(29) | DWC3_GUSB3PIPECTL_SUSPHY);
184*4882a593Smuzhiyun 	writel(val, &dwc3_reg->g_usb3pipectl[0]);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/*
187*4882a593Smuzhiyun 	 * Steps necessary to allow controller to suspend even when
188*4882a593Smuzhiyun 	 * VBUS is HIGH:
189*4882a593Smuzhiyun 	 * - Init DCFG[2:0] (DevSpd) to: 1=FS
190*4882a593Smuzhiyun 	 * - Init GEVNTADR0 to point to an eventQ
191*4882a593Smuzhiyun 	 * - Init GEVNTSIZ0 to 0x0100 to specify the size of the eventQ
192*4882a593Smuzhiyun 	 * - Init DCTL::Run_nStop = 1
193*4882a593Smuzhiyun 	 */
194*4882a593Smuzhiyun 	writel(0x00020001, &dwc3_reg->d_cfg);
195*4882a593Smuzhiyun 	/* TODO: local2global( (Uint32) eventQ )? */
196*4882a593Smuzhiyun 	writel((u32)&event_q, &dwc3_reg->g_evnt_buf[0].g_evntadrlo);
197*4882a593Smuzhiyun 	writel(0, &dwc3_reg->g_evnt_buf[0].g_evntadrhi);
198*4882a593Smuzhiyun 	writel(0x4, &dwc3_reg->g_evnt_buf[0].g_evntsiz);
199*4882a593Smuzhiyun 	/* Run */
200*4882a593Smuzhiyun 	writel(DWC3_DCTL_RUN_STOP, &dwc3_reg->d_ctl);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	mdelay(100);
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	/* Wait for USB2 & USB3 PORTSC::PortLinkState to indicate suspend */
205*4882a593Smuzhiyun 	portsc_1 = (uint32_t *)(&hcor->portregs[0].or_portsc);
206*4882a593Smuzhiyun 	portsc_2 = (uint32_t *)(&hcor->portregs[1].or_portsc);
207*4882a593Smuzhiyun 	usb2_pls = 0;
208*4882a593Smuzhiyun 	usb3_pls = 0;
209*4882a593Smuzhiyun 	do {
210*4882a593Smuzhiyun 		++loop_cnt;
211*4882a593Smuzhiyun 		usb2_pls = (readl(portsc_1) & PORT_PLS_MASK) >> 5;
212*4882a593Smuzhiyun 		usb3_pls = (readl(portsc_2) & PORT_PLS_MASK) >> 5;
213*4882a593Smuzhiyun 	} while (((usb2_pls != 0x4) || (usb3_pls != 0x4)) && loop_cnt < 1000);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	if (usb2_pls != 0x4 || usb3_pls != 0x4) {
216*4882a593Smuzhiyun 		debug("USB suspend failed - PLS USB2=%02x, USB3=%02x\n",
217*4882a593Smuzhiyun 		      usb2_pls, usb3_pls);
218*4882a593Smuzhiyun 		return -1;
219*4882a593Smuzhiyun 	}
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	debug("USB2 and USB3 PLS - Disabled, loop_cnt=%d\n", loop_cnt);
222*4882a593Smuzhiyun 	return 0;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
xhci_hcd_stop(int index)225*4882a593Smuzhiyun void xhci_hcd_stop(int index)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	/* Disable USB */
228*4882a593Smuzhiyun 	if (keystone_xhci_phy_suspend())
229*4882a593Smuzhiyun 		return;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	if (psc_disable_module(KS2_LPSC_USB)) {
232*4882a593Smuzhiyun 		debug("PSC disable module USB failed!\n");
233*4882a593Smuzhiyun 		return;
234*4882a593Smuzhiyun 	}
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* Disable PHY */
237*4882a593Smuzhiyun 	keystone_xhci_phy_unset(keystone.phy);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun /*	memset(&keystone, 0, sizeof(struct keystone_xhci)); */
240*4882a593Smuzhiyun 	debug("xhci_hcd_stop OK.\n");
241*4882a593Smuzhiyun }
242