1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * URB OHCI HCD (Host Controller Driver) for USB. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at> 5*4882a593Smuzhiyun * (C) Copyright 2000-2001 David Brownell <dbrownell@users.sourceforge.net> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * usb-ohci.h 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun /* 11*4882a593Smuzhiyun * e.g. PCI controllers need this 12*4882a593Smuzhiyun */ 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #include <asm/io.h> 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #ifdef CONFIG_SYS_OHCI_SWAP_REG_ACCESS 17*4882a593Smuzhiyun # define ohci_readl(a) __swap_32(in_be32((u32 *)a)) 18*4882a593Smuzhiyun # define ohci_writel(a, b) out_be32((u32 *)b, __swap_32(a)) 19*4882a593Smuzhiyun #else 20*4882a593Smuzhiyun # define ohci_readl(a) readl(a) 21*4882a593Smuzhiyun # define ohci_writel(v, a) writel(v, a) 22*4882a593Smuzhiyun #endif /* CONFIG_SYS_OHCI_SWAP_REG_ACCESS */ 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #if ARCH_DMA_MINALIGN > 16 25*4882a593Smuzhiyun #define ED_ALIGNMENT ARCH_DMA_MINALIGN 26*4882a593Smuzhiyun #else 27*4882a593Smuzhiyun #define ED_ALIGNMENT 16 28*4882a593Smuzhiyun #endif 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(DM_USB) && ARCH_DMA_MINALIGN > 32 31*4882a593Smuzhiyun #define TD_ALIGNMENT ARCH_DMA_MINALIGN 32*4882a593Smuzhiyun #else 33*4882a593Smuzhiyun #define TD_ALIGNMENT 32 34*4882a593Smuzhiyun #endif 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* functions for doing board or CPU specific setup/cleanup */ 37*4882a593Smuzhiyun int usb_board_stop(void); 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun int usb_cpu_init(void); 40*4882a593Smuzhiyun int usb_cpu_stop(void); 41*4882a593Smuzhiyun int usb_cpu_init_fail(void); 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun /* ED States */ 44*4882a593Smuzhiyun #define ED_NEW 0x00 45*4882a593Smuzhiyun #define ED_UNLINK 0x01 46*4882a593Smuzhiyun #define ED_OPER 0x02 47*4882a593Smuzhiyun #define ED_DEL 0x04 48*4882a593Smuzhiyun #define ED_URB_DEL 0x08 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun /* usb_ohci_ed */ 51*4882a593Smuzhiyun struct ed { 52*4882a593Smuzhiyun __u32 hwINFO; 53*4882a593Smuzhiyun __u32 hwTailP; 54*4882a593Smuzhiyun __u32 hwHeadP; 55*4882a593Smuzhiyun __u32 hwNextED; 56*4882a593Smuzhiyun 57*4882a593Smuzhiyun struct ed *ed_prev; 58*4882a593Smuzhiyun __u8 int_period; 59*4882a593Smuzhiyun __u8 int_branch; 60*4882a593Smuzhiyun __u8 int_load; 61*4882a593Smuzhiyun __u8 int_interval; 62*4882a593Smuzhiyun __u8 state; 63*4882a593Smuzhiyun __u8 type; 64*4882a593Smuzhiyun __u16 last_iso; 65*4882a593Smuzhiyun struct ed *ed_rm_list; 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun struct usb_device *usb_dev; 68*4882a593Smuzhiyun void *purb; 69*4882a593Smuzhiyun __u32 unused[2]; 70*4882a593Smuzhiyun } __attribute__((aligned(ED_ALIGNMENT))); 71*4882a593Smuzhiyun typedef struct ed ed_t; 72*4882a593Smuzhiyun 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* TD info field */ 75*4882a593Smuzhiyun #define TD_CC 0xf0000000 76*4882a593Smuzhiyun #define TD_CC_GET(td_p) ((td_p >>28) & 0x0f) 77*4882a593Smuzhiyun #define TD_CC_SET(td_p, cc) (td_p) = ((td_p) & 0x0fffffff) | (((cc) & 0x0f) << 28) 78*4882a593Smuzhiyun #define TD_EC 0x0C000000 79*4882a593Smuzhiyun #define TD_T 0x03000000 80*4882a593Smuzhiyun #define TD_T_DATA0 0x02000000 81*4882a593Smuzhiyun #define TD_T_DATA1 0x03000000 82*4882a593Smuzhiyun #define TD_T_TOGGLE 0x00000000 83*4882a593Smuzhiyun #define TD_R 0x00040000 84*4882a593Smuzhiyun #define TD_DI 0x00E00000 85*4882a593Smuzhiyun #define TD_DI_SET(X) (((X) & 0x07)<< 21) 86*4882a593Smuzhiyun #define TD_DP 0x00180000 87*4882a593Smuzhiyun #define TD_DP_SETUP 0x00000000 88*4882a593Smuzhiyun #define TD_DP_IN 0x00100000 89*4882a593Smuzhiyun #define TD_DP_OUT 0x00080000 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define TD_ISO 0x00010000 92*4882a593Smuzhiyun #define TD_DEL 0x00020000 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun /* CC Codes */ 95*4882a593Smuzhiyun #define TD_CC_NOERROR 0x00 96*4882a593Smuzhiyun #define TD_CC_CRC 0x01 97*4882a593Smuzhiyun #define TD_CC_BITSTUFFING 0x02 98*4882a593Smuzhiyun #define TD_CC_DATATOGGLEM 0x03 99*4882a593Smuzhiyun #define TD_CC_STALL 0x04 100*4882a593Smuzhiyun #define TD_DEVNOTRESP 0x05 101*4882a593Smuzhiyun #define TD_PIDCHECKFAIL 0x06 102*4882a593Smuzhiyun #define TD_UNEXPECTEDPID 0x07 103*4882a593Smuzhiyun #define TD_DATAOVERRUN 0x08 104*4882a593Smuzhiyun #define TD_DATAUNDERRUN 0x09 105*4882a593Smuzhiyun #define TD_BUFFEROVERRUN 0x0C 106*4882a593Smuzhiyun #define TD_BUFFERUNDERRUN 0x0D 107*4882a593Smuzhiyun #define TD_NOTACCESSED 0x0F 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define MAXPSW 1 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun struct td { 113*4882a593Smuzhiyun __u32 hwINFO; 114*4882a593Smuzhiyun __u32 hwCBP; /* Current Buffer Pointer */ 115*4882a593Smuzhiyun __u32 hwNextTD; /* Next TD Pointer */ 116*4882a593Smuzhiyun __u32 hwBE; /* Memory Buffer End Pointer */ 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun __u16 hwPSW[MAXPSW]; 119*4882a593Smuzhiyun __u8 unused; 120*4882a593Smuzhiyun __u8 index; 121*4882a593Smuzhiyun struct ed *ed; 122*4882a593Smuzhiyun struct td *next_dl_td; 123*4882a593Smuzhiyun struct usb_device *usb_dev; 124*4882a593Smuzhiyun int transfer_len; 125*4882a593Smuzhiyun __u32 data; 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun __u32 unused2[2]; 128*4882a593Smuzhiyun } __attribute__((aligned(TD_ALIGNMENT))); 129*4882a593Smuzhiyun typedef struct td td_t; 130*4882a593Smuzhiyun 131*4882a593Smuzhiyun #define OHCI_ED_SKIP (1 << 14) 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun /* 134*4882a593Smuzhiyun * The HCCA (Host Controller Communications Area) is a 256 byte 135*4882a593Smuzhiyun * structure defined in the OHCI spec. that the host controller is 136*4882a593Smuzhiyun * told the base address of. It must be 256-byte aligned. 137*4882a593Smuzhiyun */ 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun #define NUM_INTS 32 /* part of the OHCI standard */ 140*4882a593Smuzhiyun struct ohci_hcca { 141*4882a593Smuzhiyun __u32 int_table[NUM_INTS]; /* Interrupt ED table */ 142*4882a593Smuzhiyun __u16 frame_no; /* current frame number */ 143*4882a593Smuzhiyun __u16 pad1; /* set to 0 on each frame_no change */ 144*4882a593Smuzhiyun __u32 done_head; /* info returned for an interrupt */ 145*4882a593Smuzhiyun u8 reserved_for_hc[116]; 146*4882a593Smuzhiyun } __attribute__((aligned(256))); 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun /* 150*4882a593Smuzhiyun * Maximum number of root hub ports. 151*4882a593Smuzhiyun */ 152*4882a593Smuzhiyun #ifndef CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 153*4882a593Smuzhiyun # error "CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS undefined!" 154*4882a593Smuzhiyun #endif 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun /* 157*4882a593Smuzhiyun * This is the structure of the OHCI controller's memory mapped I/O 158*4882a593Smuzhiyun * region. This is Memory Mapped I/O. You must use the ohci_readl() and 159*4882a593Smuzhiyun * ohci_writel() macros defined in this file to access these!! 160*4882a593Smuzhiyun */ 161*4882a593Smuzhiyun struct ohci_regs { 162*4882a593Smuzhiyun /* control and status registers */ 163*4882a593Smuzhiyun __u32 revision; 164*4882a593Smuzhiyun __u32 control; 165*4882a593Smuzhiyun __u32 cmdstatus; 166*4882a593Smuzhiyun __u32 intrstatus; 167*4882a593Smuzhiyun __u32 intrenable; 168*4882a593Smuzhiyun __u32 intrdisable; 169*4882a593Smuzhiyun /* memory pointers */ 170*4882a593Smuzhiyun __u32 hcca; 171*4882a593Smuzhiyun __u32 ed_periodcurrent; 172*4882a593Smuzhiyun __u32 ed_controlhead; 173*4882a593Smuzhiyun __u32 ed_controlcurrent; 174*4882a593Smuzhiyun __u32 ed_bulkhead; 175*4882a593Smuzhiyun __u32 ed_bulkcurrent; 176*4882a593Smuzhiyun __u32 donehead; 177*4882a593Smuzhiyun /* frame counters */ 178*4882a593Smuzhiyun __u32 fminterval; 179*4882a593Smuzhiyun __u32 fmremaining; 180*4882a593Smuzhiyun __u32 fmnumber; 181*4882a593Smuzhiyun __u32 periodicstart; 182*4882a593Smuzhiyun __u32 lsthresh; 183*4882a593Smuzhiyun /* Root hub ports */ 184*4882a593Smuzhiyun struct ohci_roothub_regs { 185*4882a593Smuzhiyun __u32 a; 186*4882a593Smuzhiyun __u32 b; 187*4882a593Smuzhiyun __u32 status; 188*4882a593Smuzhiyun __u32 portstatus[CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS]; 189*4882a593Smuzhiyun } roothub; 190*4882a593Smuzhiyun } __attribute__((aligned(32))); 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun /* Some EHCI controls */ 193*4882a593Smuzhiyun #define EHCI_USBCMD_OFF 0x20 194*4882a593Smuzhiyun #define EHCI_USBCMD_HCRESET (1 << 1) 195*4882a593Smuzhiyun 196*4882a593Smuzhiyun /* OHCI CONTROL AND STATUS REGISTER MASKS */ 197*4882a593Smuzhiyun 198*4882a593Smuzhiyun /* 199*4882a593Smuzhiyun * HcControl (control) register masks 200*4882a593Smuzhiyun */ 201*4882a593Smuzhiyun #define OHCI_CTRL_CBSR (3 << 0) /* control/bulk service ratio */ 202*4882a593Smuzhiyun #define OHCI_CTRL_PLE (1 << 2) /* periodic list enable */ 203*4882a593Smuzhiyun #define OHCI_CTRL_IE (1 << 3) /* isochronous enable */ 204*4882a593Smuzhiyun #define OHCI_CTRL_CLE (1 << 4) /* control list enable */ 205*4882a593Smuzhiyun #define OHCI_CTRL_BLE (1 << 5) /* bulk list enable */ 206*4882a593Smuzhiyun #define OHCI_CTRL_HCFS (3 << 6) /* host controller functional state */ 207*4882a593Smuzhiyun #define OHCI_CTRL_IR (1 << 8) /* interrupt routing */ 208*4882a593Smuzhiyun #define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */ 209*4882a593Smuzhiyun #define OHCI_CTRL_RWE (1 << 10) /* remote wakeup enable */ 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* pre-shifted values for HCFS */ 212*4882a593Smuzhiyun # define OHCI_USB_RESET (0 << 6) 213*4882a593Smuzhiyun # define OHCI_USB_RESUME (1 << 6) 214*4882a593Smuzhiyun # define OHCI_USB_OPER (2 << 6) 215*4882a593Smuzhiyun # define OHCI_USB_SUSPEND (3 << 6) 216*4882a593Smuzhiyun 217*4882a593Smuzhiyun /* 218*4882a593Smuzhiyun * HcCommandStatus (cmdstatus) register masks 219*4882a593Smuzhiyun */ 220*4882a593Smuzhiyun #define OHCI_HCR (1 << 0) /* host controller reset */ 221*4882a593Smuzhiyun #define OHCI_CLF (1 << 1) /* control list filled */ 222*4882a593Smuzhiyun #define OHCI_BLF (1 << 2) /* bulk list filled */ 223*4882a593Smuzhiyun #define OHCI_OCR (1 << 3) /* ownership change request */ 224*4882a593Smuzhiyun #define OHCI_SOC (3 << 16) /* scheduling overrun count */ 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun /* 227*4882a593Smuzhiyun * masks used with interrupt registers: 228*4882a593Smuzhiyun * HcInterruptStatus (intrstatus) 229*4882a593Smuzhiyun * HcInterruptEnable (intrenable) 230*4882a593Smuzhiyun * HcInterruptDisable (intrdisable) 231*4882a593Smuzhiyun */ 232*4882a593Smuzhiyun #define OHCI_INTR_SO (1 << 0) /* scheduling overrun */ 233*4882a593Smuzhiyun #define OHCI_INTR_WDH (1 << 1) /* writeback of done_head */ 234*4882a593Smuzhiyun #define OHCI_INTR_SF (1 << 2) /* start frame */ 235*4882a593Smuzhiyun #define OHCI_INTR_RD (1 << 3) /* resume detect */ 236*4882a593Smuzhiyun #define OHCI_INTR_UE (1 << 4) /* unrecoverable error */ 237*4882a593Smuzhiyun #define OHCI_INTR_FNO (1 << 5) /* frame number overflow */ 238*4882a593Smuzhiyun #define OHCI_INTR_RHSC (1 << 6) /* root hub status change */ 239*4882a593Smuzhiyun #define OHCI_INTR_OC (1 << 30) /* ownership change */ 240*4882a593Smuzhiyun #define OHCI_INTR_MIE (1 << 31) /* master interrupt enable */ 241*4882a593Smuzhiyun 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun /* Virtual Root HUB */ 244*4882a593Smuzhiyun struct virt_root_hub { 245*4882a593Smuzhiyun int devnum; /* Address of Root Hub endpoint */ 246*4882a593Smuzhiyun void *dev; /* was urb */ 247*4882a593Smuzhiyun void *int_addr; 248*4882a593Smuzhiyun int send; 249*4882a593Smuzhiyun int interval; 250*4882a593Smuzhiyun }; 251*4882a593Smuzhiyun 252*4882a593Smuzhiyun /* USB HUB CONSTANTS (not OHCI-specific; see hub.h) */ 253*4882a593Smuzhiyun 254*4882a593Smuzhiyun /* destination of request */ 255*4882a593Smuzhiyun #define RH_INTERFACE 0x01 256*4882a593Smuzhiyun #define RH_ENDPOINT 0x02 257*4882a593Smuzhiyun #define RH_OTHER 0x03 258*4882a593Smuzhiyun 259*4882a593Smuzhiyun #define RH_CLASS 0x20 260*4882a593Smuzhiyun #define RH_VENDOR 0x40 261*4882a593Smuzhiyun 262*4882a593Smuzhiyun /* Requests: bRequest << 8 | bmRequestType */ 263*4882a593Smuzhiyun #define RH_GET_STATUS 0x0080 264*4882a593Smuzhiyun #define RH_CLEAR_FEATURE 0x0100 265*4882a593Smuzhiyun #define RH_SET_FEATURE 0x0300 266*4882a593Smuzhiyun #define RH_SET_ADDRESS 0x0500 267*4882a593Smuzhiyun #define RH_GET_DESCRIPTOR 0x0680 268*4882a593Smuzhiyun #define RH_SET_DESCRIPTOR 0x0700 269*4882a593Smuzhiyun #define RH_GET_CONFIGURATION 0x0880 270*4882a593Smuzhiyun #define RH_SET_CONFIGURATION 0x0900 271*4882a593Smuzhiyun #define RH_GET_STATE 0x0280 272*4882a593Smuzhiyun #define RH_GET_INTERFACE 0x0A80 273*4882a593Smuzhiyun #define RH_SET_INTERFACE 0x0B00 274*4882a593Smuzhiyun #define RH_SYNC_FRAME 0x0C80 275*4882a593Smuzhiyun /* Our Vendor Specific Request */ 276*4882a593Smuzhiyun #define RH_SET_EP 0x2000 277*4882a593Smuzhiyun 278*4882a593Smuzhiyun 279*4882a593Smuzhiyun /* Hub port features */ 280*4882a593Smuzhiyun #define RH_PORT_CONNECTION 0x00 281*4882a593Smuzhiyun #define RH_PORT_ENABLE 0x01 282*4882a593Smuzhiyun #define RH_PORT_SUSPEND 0x02 283*4882a593Smuzhiyun #define RH_PORT_OVER_CURRENT 0x03 284*4882a593Smuzhiyun #define RH_PORT_RESET 0x04 285*4882a593Smuzhiyun #define RH_PORT_POWER 0x08 286*4882a593Smuzhiyun #define RH_PORT_LOW_SPEED 0x09 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun #define RH_C_PORT_CONNECTION 0x10 289*4882a593Smuzhiyun #define RH_C_PORT_ENABLE 0x11 290*4882a593Smuzhiyun #define RH_C_PORT_SUSPEND 0x12 291*4882a593Smuzhiyun #define RH_C_PORT_OVER_CURRENT 0x13 292*4882a593Smuzhiyun #define RH_C_PORT_RESET 0x14 293*4882a593Smuzhiyun 294*4882a593Smuzhiyun /* Hub features */ 295*4882a593Smuzhiyun #define RH_C_HUB_LOCAL_POWER 0x00 296*4882a593Smuzhiyun #define RH_C_HUB_OVER_CURRENT 0x01 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun #define RH_DEVICE_REMOTE_WAKEUP 0x00 299*4882a593Smuzhiyun #define RH_ENDPOINT_STALL 0x01 300*4882a593Smuzhiyun 301*4882a593Smuzhiyun #define RH_ACK 0x01 302*4882a593Smuzhiyun #define RH_REQ_ERR -1 303*4882a593Smuzhiyun #define RH_NACK 0x00 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun /* OHCI ROOT HUB REGISTER MASKS */ 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun /* roothub.portstatus [i] bits */ 309*4882a593Smuzhiyun #define RH_PS_CCS 0x00000001 /* current connect status */ 310*4882a593Smuzhiyun #define RH_PS_PES 0x00000002 /* port enable status*/ 311*4882a593Smuzhiyun #define RH_PS_PSS 0x00000004 /* port suspend status */ 312*4882a593Smuzhiyun #define RH_PS_POCI 0x00000008 /* port over current indicator */ 313*4882a593Smuzhiyun #define RH_PS_PRS 0x00000010 /* port reset status */ 314*4882a593Smuzhiyun #define RH_PS_PPS 0x00000100 /* port power status */ 315*4882a593Smuzhiyun #define RH_PS_LSDA 0x00000200 /* low speed device attached */ 316*4882a593Smuzhiyun #define RH_PS_CSC 0x00010000 /* connect status change */ 317*4882a593Smuzhiyun #define RH_PS_PESC 0x00020000 /* port enable status change */ 318*4882a593Smuzhiyun #define RH_PS_PSSC 0x00040000 /* port suspend status change */ 319*4882a593Smuzhiyun #define RH_PS_OCIC 0x00080000 /* over current indicator change */ 320*4882a593Smuzhiyun #define RH_PS_PRSC 0x00100000 /* port reset status change */ 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun /* roothub.status bits */ 323*4882a593Smuzhiyun #define RH_HS_LPS 0x00000001 /* local power status */ 324*4882a593Smuzhiyun #define RH_HS_OCI 0x00000002 /* over current indicator */ 325*4882a593Smuzhiyun #define RH_HS_DRWE 0x00008000 /* device remote wakeup enable */ 326*4882a593Smuzhiyun #define RH_HS_LPSC 0x00010000 /* local power status change */ 327*4882a593Smuzhiyun #define RH_HS_OCIC 0x00020000 /* over current indicator change */ 328*4882a593Smuzhiyun #define RH_HS_CRWE 0x80000000 /* clear remote wakeup enable */ 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun /* roothub.b masks */ 331*4882a593Smuzhiyun #define RH_B_DR 0x0000ffff /* device removable flags */ 332*4882a593Smuzhiyun #define RH_B_PPCM 0xffff0000 /* port power control mask */ 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun /* roothub.a masks */ 335*4882a593Smuzhiyun #define RH_A_NDP (0xff << 0) /* number of downstream ports */ 336*4882a593Smuzhiyun #define RH_A_PSM (1 << 8) /* power switching mode */ 337*4882a593Smuzhiyun #define RH_A_NPS (1 << 9) /* no power switching */ 338*4882a593Smuzhiyun #define RH_A_DT (1 << 10) /* device type (mbz) */ 339*4882a593Smuzhiyun #define RH_A_OCPM (1 << 11) /* over current protection mode */ 340*4882a593Smuzhiyun #define RH_A_NOCP (1 << 12) /* no over current protection */ 341*4882a593Smuzhiyun #define RH_A_POTPGT (0xff << 24) /* power on to power good time */ 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun /* urb */ 344*4882a593Smuzhiyun #define N_URB_TD 48 345*4882a593Smuzhiyun typedef struct 346*4882a593Smuzhiyun { 347*4882a593Smuzhiyun ed_t *ed; 348*4882a593Smuzhiyun __u16 length; /* number of tds associated with this request */ 349*4882a593Smuzhiyun __u16 td_cnt; /* number of tds already serviced */ 350*4882a593Smuzhiyun struct usb_device *dev; 351*4882a593Smuzhiyun int state; 352*4882a593Smuzhiyun unsigned long pipe; 353*4882a593Smuzhiyun void *transfer_buffer; 354*4882a593Smuzhiyun int transfer_buffer_length; 355*4882a593Smuzhiyun int interval; 356*4882a593Smuzhiyun int actual_length; 357*4882a593Smuzhiyun int finished; 358*4882a593Smuzhiyun td_t *td[N_URB_TD]; /* list pointer to all corresponding TDs associated with this request */ 359*4882a593Smuzhiyun } urb_priv_t; 360*4882a593Smuzhiyun #define URB_DEL 1 361*4882a593Smuzhiyun 362*4882a593Smuzhiyun #define NUM_EDS 8 /* num of preallocated endpoint descriptors */ 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun #define NUM_TD 64 /* we need more TDs than EDs */ 365*4882a593Smuzhiyun 366*4882a593Smuzhiyun #define NUM_INT_DEVS 8 /* num of ohci_dev structs for int endpoints */ 367*4882a593Smuzhiyun 368*4882a593Smuzhiyun typedef struct ohci_device { 369*4882a593Smuzhiyun ed_t ed[NUM_EDS] __aligned(ED_ALIGNMENT); 370*4882a593Smuzhiyun td_t tds[NUM_TD] __aligned(TD_ALIGNMENT); 371*4882a593Smuzhiyun int ed_cnt; 372*4882a593Smuzhiyun int devnum; 373*4882a593Smuzhiyun } ohci_dev_t; 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun /* 376*4882a593Smuzhiyun * This is the full ohci controller description 377*4882a593Smuzhiyun * 378*4882a593Smuzhiyun * Note how the "proper" USB information is just 379*4882a593Smuzhiyun * a subset of what the full implementation needs. (Linus) 380*4882a593Smuzhiyun */ 381*4882a593Smuzhiyun 382*4882a593Smuzhiyun 383*4882a593Smuzhiyun typedef struct ohci { 384*4882a593Smuzhiyun /* this allocates EDs for all possible endpoints */ 385*4882a593Smuzhiyun struct ohci_device ohci_dev __aligned(TD_ALIGNMENT); 386*4882a593Smuzhiyun struct ohci_device int_dev[NUM_INT_DEVS] __aligned(TD_ALIGNMENT); 387*4882a593Smuzhiyun struct ohci_hcca *hcca; /* hcca */ 388*4882a593Smuzhiyun /*dma_addr_t hcca_dma;*/ 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun int irq; 391*4882a593Smuzhiyun int disabled; /* e.g. got a UE, we're hung */ 392*4882a593Smuzhiyun int sleeping; 393*4882a593Smuzhiyun unsigned long flags; /* for HC bugs */ 394*4882a593Smuzhiyun 395*4882a593Smuzhiyun struct ohci_regs *regs; /* OHCI controller's memory */ 396*4882a593Smuzhiyun 397*4882a593Smuzhiyun int ohci_int_load[32]; /* load of the 32 Interrupt Chains (for load balancing)*/ 398*4882a593Smuzhiyun ed_t *ed_rm_list[2]; /* lists of all endpoints to be removed */ 399*4882a593Smuzhiyun ed_t *ed_bulktail; /* last endpoint of bulk list */ 400*4882a593Smuzhiyun ed_t *ed_controltail; /* last endpoint of control list */ 401*4882a593Smuzhiyun int intrstatus; 402*4882a593Smuzhiyun __u32 hc_control; /* copy of the hc control reg */ 403*4882a593Smuzhiyun struct usb_device *dev[32]; 404*4882a593Smuzhiyun struct virt_root_hub rh; 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun const char *slot_name; 407*4882a593Smuzhiyun } ohci_t; 408*4882a593Smuzhiyun 409*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(DM_USB) 410*4882a593Smuzhiyun extern struct dm_usb_ops ohci_usb_ops; 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun int ohci_register(struct udevice *dev, struct ohci_regs *regs); 413*4882a593Smuzhiyun int ohci_deregister(struct udevice *dev); 414*4882a593Smuzhiyun #endif 415