1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2008 by NXP Semiconductors
3*4882a593Smuzhiyun * @Author: Based on code by Kevin Wells
4*4882a593Smuzhiyun * @Descr: USB driver - Embedded Artists LPC3250 OEM Board support functions
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (c) 2015 Tyco Fire Protection Products.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <errno.h>
14*4882a593Smuzhiyun #include <wait_bit.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/arch/cpu.h>
17*4882a593Smuzhiyun #include <asm/arch/clk.h>
18*4882a593Smuzhiyun #include <asm/arch/i2c.h>
19*4882a593Smuzhiyun #include <usb.h>
20*4882a593Smuzhiyun #include <i2c.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* OTG I2C controller module register structures */
23*4882a593Smuzhiyun struct otgi2c_regs {
24*4882a593Smuzhiyun u32 otg_i2c_txrx; /* OTG I2C Tx/Rx Data FIFO */
25*4882a593Smuzhiyun u32 otg_i2c_stat; /* OTG I2C Status Register */
26*4882a593Smuzhiyun u32 otg_i2c_ctrl; /* OTG I2C Control Register */
27*4882a593Smuzhiyun u32 otg_i2c_clk_hi; /* OTG I2C Clock Divider high */
28*4882a593Smuzhiyun u32 otg_i2c_clk_lo; /* OTG I2C Clock Divider low */
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* OTG controller module register structures */
32*4882a593Smuzhiyun struct otg_regs {
33*4882a593Smuzhiyun u32 reserved1[64];
34*4882a593Smuzhiyun u32 otg_int_sts; /* OTG int status register */
35*4882a593Smuzhiyun u32 otg_int_enab; /* OTG int enable register */
36*4882a593Smuzhiyun u32 otg_int_set; /* OTG int set register */
37*4882a593Smuzhiyun u32 otg_int_clr; /* OTG int clear register */
38*4882a593Smuzhiyun u32 otg_sts_ctrl; /* OTG status/control register */
39*4882a593Smuzhiyun u32 otg_timer; /* OTG timer register */
40*4882a593Smuzhiyun u32 reserved2[122];
41*4882a593Smuzhiyun struct otgi2c_regs otg_i2c;
42*4882a593Smuzhiyun u32 reserved3[824];
43*4882a593Smuzhiyun u32 otg_clk_ctrl; /* OTG clock control reg */
44*4882a593Smuzhiyun u32 otg_clk_sts; /* OTG clock status reg */
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* otg_sts_ctrl register definitions */
48*4882a593Smuzhiyun #define OTG_HOST_EN (1 << 0) /* Enable host mode */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* otg_clk_ctrl and otg_clk_sts register definitions */
51*4882a593Smuzhiyun #define OTG_CLK_AHB_EN (1 << 4) /* Enable AHB clock */
52*4882a593Smuzhiyun #define OTG_CLK_OTG_EN (1 << 3) /* Enable OTG clock */
53*4882a593Smuzhiyun #define OTG_CLK_I2C_EN (1 << 2) /* Enable I2C clock */
54*4882a593Smuzhiyun #define OTG_CLK_HOST_EN (1 << 0) /* Enable host clock */
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* ISP1301 USB transceiver I2C registers */
57*4882a593Smuzhiyun #define MC1_SPEED_REG (1 << 0)
58*4882a593Smuzhiyun #define MC1_DAT_SE0 (1 << 2)
59*4882a593Smuzhiyun #define MC1_UART_EN (1 << 6)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun #define MC2_SPD_SUSP_CTRL (1 << 1)
62*4882a593Smuzhiyun #define MC2_BI_DI (1 << 2)
63*4882a593Smuzhiyun #define MC2_PSW_EN (1 << 6)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define OTG1_DP_PULLUP (1 << 0)
66*4882a593Smuzhiyun #define OTG1_DM_PULLUP (1 << 1)
67*4882a593Smuzhiyun #define OTG1_DP_PULLDOWN (1 << 2)
68*4882a593Smuzhiyun #define OTG1_DM_PULLDOWN (1 << 3)
69*4882a593Smuzhiyun #define OTG1_VBUS_DRV (1 << 5)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define ISP1301_I2C_ADDR CONFIG_USB_ISP1301_I2C_ADDR
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun #define ISP1301_I2C_MODE_CONTROL_1_SET 0x04
74*4882a593Smuzhiyun #define ISP1301_I2C_MODE_CONTROL_1_CLR 0x05
75*4882a593Smuzhiyun #define ISP1301_I2C_MODE_CONTROL_2_SET 0x12
76*4882a593Smuzhiyun #define ISP1301_I2C_MODE_CONTROL_2_CLR 0x13
77*4882a593Smuzhiyun #define ISP1301_I2C_OTG_CONTROL_1_SET 0x06
78*4882a593Smuzhiyun #define ISP1301_I2C_OTG_CONTROL_1_CLR 0x07
79*4882a593Smuzhiyun #define ISP1301_I2C_INTERRUPT_LATCH_CLR 0x0B
80*4882a593Smuzhiyun #define ISP1301_I2C_INTERRUPT_FALLING_CLR 0x0D
81*4882a593Smuzhiyun #define ISP1301_I2C_INTERRUPT_RISING_CLR 0x0F
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static struct otg_regs *otg = (struct otg_regs *)USB_BASE;
84*4882a593Smuzhiyun static struct clk_pm_regs *clk_pwr = (struct clk_pm_regs *)CLK_PM_BASE;
85*4882a593Smuzhiyun
isp1301_set_value(struct udevice * dev,int reg,u8 value)86*4882a593Smuzhiyun static int isp1301_set_value(struct udevice *dev, int reg, u8 value)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun #ifndef CONFIG_DM_I2C
89*4882a593Smuzhiyun return i2c_write(ISP1301_I2C_ADDR, reg, 1, &value, 1);
90*4882a593Smuzhiyun #else
91*4882a593Smuzhiyun return dm_i2c_write(dev, reg, &value, 1);
92*4882a593Smuzhiyun #endif
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
isp1301_configure(struct udevice * dev)95*4882a593Smuzhiyun static void isp1301_configure(struct udevice *dev)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun #ifndef CONFIG_DM_I2C
98*4882a593Smuzhiyun i2c_set_bus_num(I2C_2);
99*4882a593Smuzhiyun #endif
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun * LPC32XX only supports DAT_SE0 USB mode
103*4882a593Smuzhiyun * This sequence is important
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun /* Disable transparent UART mode first */
107*4882a593Smuzhiyun isp1301_set_value(dev, ISP1301_I2C_MODE_CONTROL_1_CLR, MC1_UART_EN);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun isp1301_set_value(dev, ISP1301_I2C_MODE_CONTROL_1_CLR, ~MC1_SPEED_REG);
110*4882a593Smuzhiyun isp1301_set_value(dev, ISP1301_I2C_MODE_CONTROL_1_SET, MC1_SPEED_REG);
111*4882a593Smuzhiyun isp1301_set_value(dev, ISP1301_I2C_MODE_CONTROL_2_CLR, ~0);
112*4882a593Smuzhiyun isp1301_set_value(dev, ISP1301_I2C_MODE_CONTROL_2_SET,
113*4882a593Smuzhiyun MC2_BI_DI | MC2_PSW_EN | MC2_SPD_SUSP_CTRL);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun isp1301_set_value(dev, ISP1301_I2C_OTG_CONTROL_1_CLR, ~0);
116*4882a593Smuzhiyun isp1301_set_value(dev, ISP1301_I2C_MODE_CONTROL_1_SET, MC1_DAT_SE0);
117*4882a593Smuzhiyun isp1301_set_value(dev, ISP1301_I2C_OTG_CONTROL_1_SET,
118*4882a593Smuzhiyun OTG1_DM_PULLDOWN | OTG1_DP_PULLDOWN);
119*4882a593Smuzhiyun isp1301_set_value(dev, ISP1301_I2C_OTG_CONTROL_1_CLR,
120*4882a593Smuzhiyun OTG1_DM_PULLUP | OTG1_DP_PULLUP);
121*4882a593Smuzhiyun isp1301_set_value(dev, ISP1301_I2C_INTERRUPT_LATCH_CLR, ~0);
122*4882a593Smuzhiyun isp1301_set_value(dev, ISP1301_I2C_INTERRUPT_FALLING_CLR, ~0);
123*4882a593Smuzhiyun isp1301_set_value(dev, ISP1301_I2C_INTERRUPT_RISING_CLR, ~0);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Enable usb_need_clk clock after transceiver is initialized */
126*4882a593Smuzhiyun setbits_le32(&clk_pwr->usb_ctrl, CLK_USBCTRL_USBDVND_EN);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
usbpll_setup(void)129*4882a593Smuzhiyun static int usbpll_setup(void)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun u32 ret;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* make sure clocks are disabled */
134*4882a593Smuzhiyun clrbits_le32(&clk_pwr->usb_ctrl,
135*4882a593Smuzhiyun CLK_USBCTRL_CLK_EN1 | CLK_USBCTRL_CLK_EN2);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* start PLL clock input */
138*4882a593Smuzhiyun setbits_le32(&clk_pwr->usb_ctrl, CLK_USBCTRL_CLK_EN1);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Setup PLL. */
141*4882a593Smuzhiyun setbits_le32(&clk_pwr->usb_ctrl,
142*4882a593Smuzhiyun CLK_USBCTRL_FDBK_PLUS1(192 - 1));
143*4882a593Smuzhiyun setbits_le32(&clk_pwr->usb_ctrl, CLK_USBCTRL_POSTDIV_2POW(0x01));
144*4882a593Smuzhiyun setbits_le32(&clk_pwr->usb_ctrl, CLK_USBCTRL_PLL_PWRUP);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun ret = wait_for_bit_le32(&clk_pwr->usb_ctrl, CLK_USBCTRL_PLL_STS,
147*4882a593Smuzhiyun true, CONFIG_SYS_HZ, false);
148*4882a593Smuzhiyun if (ret)
149*4882a593Smuzhiyun return ret;
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /* enable PLL output */
152*4882a593Smuzhiyun setbits_le32(&clk_pwr->usb_ctrl, CLK_USBCTRL_CLK_EN2);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
usb_cpu_init(void)157*4882a593Smuzhiyun int usb_cpu_init(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun u32 ret;
160*4882a593Smuzhiyun struct udevice *dev = NULL;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #ifdef CONFIG_DM_I2C
163*4882a593Smuzhiyun ret = i2c_get_chip_for_busnum(I2C_2, ISP1301_I2C_ADDR, 1, &dev);
164*4882a593Smuzhiyun if (ret) {
165*4882a593Smuzhiyun debug("%s: No bus %d\n", __func__, I2C_2);
166*4882a593Smuzhiyun return ret;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun #endif
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun /*
171*4882a593Smuzhiyun * USB pins routing setup is done by "lpc32xx_usb_init()" and should
172*4882a593Smuzhiyun * be call by board "board_init()" or "misc_init_r()" functions.
173*4882a593Smuzhiyun */
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun /* enable AHB slave USB clock */
176*4882a593Smuzhiyun setbits_le32(&clk_pwr->usb_ctrl,
177*4882a593Smuzhiyun CLK_USBCTRL_HCLK_EN | CLK_USBCTRL_BUS_KEEPER);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun /* enable I2C clock */
180*4882a593Smuzhiyun writel(OTG_CLK_I2C_EN, &otg->otg_clk_ctrl);
181*4882a593Smuzhiyun ret = wait_for_bit_le32(&otg->otg_clk_sts, OTG_CLK_I2C_EN, true,
182*4882a593Smuzhiyun CONFIG_SYS_HZ, false);
183*4882a593Smuzhiyun if (ret)
184*4882a593Smuzhiyun return ret;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Configure ISP1301 */
187*4882a593Smuzhiyun isp1301_configure(dev);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* setup USB clocks and PLL */
190*4882a593Smuzhiyun ret = usbpll_setup();
191*4882a593Smuzhiyun if (ret)
192*4882a593Smuzhiyun return ret;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* enable usb_host_need_clk */
195*4882a593Smuzhiyun setbits_le32(&clk_pwr->usb_ctrl, CLK_USBCTRL_USBHSTND_EN);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /* enable all needed USB clocks */
198*4882a593Smuzhiyun const u32 mask = OTG_CLK_AHB_EN | OTG_CLK_OTG_EN |
199*4882a593Smuzhiyun OTG_CLK_I2C_EN | OTG_CLK_HOST_EN;
200*4882a593Smuzhiyun writel(mask, &otg->otg_clk_ctrl);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun ret = wait_for_bit_le32(&otg->otg_clk_sts, mask, true,
203*4882a593Smuzhiyun CONFIG_SYS_HZ, false);
204*4882a593Smuzhiyun if (ret)
205*4882a593Smuzhiyun return ret;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun setbits_le32(&otg->otg_sts_ctrl, OTG_HOST_EN);
208*4882a593Smuzhiyun isp1301_set_value(dev, ISP1301_I2C_OTG_CONTROL_1_SET, OTG1_VBUS_DRV);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
usb_cpu_stop(void)213*4882a593Smuzhiyun int usb_cpu_stop(void)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct udevice *dev = NULL;
216*4882a593Smuzhiyun int ret = 0;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun #ifdef CONFIG_DM_I2C
219*4882a593Smuzhiyun ret = i2c_get_chip_for_busnum(I2C_2, ISP1301_I2C_ADDR, 1, &dev);
220*4882a593Smuzhiyun if (ret) {
221*4882a593Smuzhiyun debug("%s: No bus %d\n", __func__, I2C_2);
222*4882a593Smuzhiyun return ret;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun #endif
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* vbus off */
227*4882a593Smuzhiyun isp1301_set_value(dev, ISP1301_I2C_OTG_CONTROL_1_SET, OTG1_VBUS_DRV);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun clrbits_le32(&otg->otg_sts_ctrl, OTG_HOST_EN);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun clrbits_le32(&clk_pwr->usb_ctrl, CLK_USBCTRL_HCLK_EN);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return ret;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
usb_cpu_init_fail(void)236*4882a593Smuzhiyun int usb_cpu_init_fail(void)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun return usb_cpu_stop();
239*4882a593Smuzhiyun }
240