1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2015 Sanchayan Maity <sanchayan.maity@toradex.com>
3*4882a593Smuzhiyun * Copyright (C) 2015 Toradex AG
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Based on ehci-mx6 driver
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <usb.h>
13*4882a593Smuzhiyun #include <errno.h>
14*4882a593Smuzhiyun #include <linux/compiler.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm-generic/gpio.h>
17*4882a593Smuzhiyun #include <asm/arch/clock.h>
18*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
19*4882a593Smuzhiyun #include <asm/arch/crm_regs.h>
20*4882a593Smuzhiyun #include <asm/mach-imx/iomux-v3.h>
21*4882a593Smuzhiyun #include <asm/mach-imx/regs-usbphy.h>
22*4882a593Smuzhiyun #include <usb/ehci-ci.h>
23*4882a593Smuzhiyun #include <linux/libfdt.h>
24*4882a593Smuzhiyun #include <fdtdec.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "ehci.h"
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define USB_NC_REG_OFFSET 0x00000800
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define ANADIG_PLL_CTRL_EN_USB_CLKS (1 << 6)
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define UCTRL_OVER_CUR_POL (1 << 8) /* OTG Polarity of Overcurrent */
33*4882a593Smuzhiyun #define UCTRL_OVER_CUR_DIS (1 << 7) /* Disable OTG Overcurrent Detection */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* USBCMD */
36*4882a593Smuzhiyun #define UCMD_RUN_STOP (1 << 0) /* controller run/stop */
37*4882a593Smuzhiyun #define UCMD_RESET (1 << 1) /* controller reset */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static const unsigned phy_bases[] = {
42*4882a593Smuzhiyun USB_PHY0_BASE_ADDR,
43*4882a593Smuzhiyun USB_PHY1_BASE_ADDR,
44*4882a593Smuzhiyun };
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun static const unsigned nc_reg_bases[] = {
47*4882a593Smuzhiyun USBC0_BASE_ADDR,
48*4882a593Smuzhiyun USBC1_BASE_ADDR,
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
usb_internal_phy_clock_gate(int index)51*4882a593Smuzhiyun static void usb_internal_phy_clock_gate(int index)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun void __iomem *phy_reg;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun phy_reg = (void __iomem *)phy_bases[index];
56*4882a593Smuzhiyun clrbits_le32(phy_reg + USBPHY_CTRL, USBPHY_CTRL_CLKGATE);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun
usb_power_config(int index)59*4882a593Smuzhiyun static void usb_power_config(int index)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun struct anadig_reg __iomem *anadig =
62*4882a593Smuzhiyun (struct anadig_reg __iomem *)ANADIG_BASE_ADDR;
63*4882a593Smuzhiyun void __iomem *pll_ctrl;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun switch (index) {
66*4882a593Smuzhiyun case 0:
67*4882a593Smuzhiyun pll_ctrl = &anadig->pll3_ctrl;
68*4882a593Smuzhiyun clrbits_le32(pll_ctrl, ANADIG_PLL3_CTRL_BYPASS);
69*4882a593Smuzhiyun setbits_le32(pll_ctrl, ANADIG_PLL3_CTRL_ENABLE
70*4882a593Smuzhiyun | ANADIG_PLL3_CTRL_POWERDOWN
71*4882a593Smuzhiyun | ANADIG_PLL_CTRL_EN_USB_CLKS);
72*4882a593Smuzhiyun break;
73*4882a593Smuzhiyun case 1:
74*4882a593Smuzhiyun pll_ctrl = &anadig->pll7_ctrl;
75*4882a593Smuzhiyun clrbits_le32(pll_ctrl, ANADIG_PLL7_CTRL_BYPASS);
76*4882a593Smuzhiyun setbits_le32(pll_ctrl, ANADIG_PLL7_CTRL_ENABLE
77*4882a593Smuzhiyun | ANADIG_PLL7_CTRL_POWERDOWN
78*4882a593Smuzhiyun | ANADIG_PLL_CTRL_EN_USB_CLKS);
79*4882a593Smuzhiyun break;
80*4882a593Smuzhiyun default:
81*4882a593Smuzhiyun return;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
usb_phy_enable(int index,struct usb_ehci * ehci)85*4882a593Smuzhiyun static void usb_phy_enable(int index, struct usb_ehci *ehci)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun void __iomem *phy_reg;
88*4882a593Smuzhiyun void __iomem *phy_ctrl;
89*4882a593Smuzhiyun void __iomem *usb_cmd;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun phy_reg = (void __iomem *)phy_bases[index];
92*4882a593Smuzhiyun phy_ctrl = (void __iomem *)(phy_reg + USBPHY_CTRL);
93*4882a593Smuzhiyun usb_cmd = (void __iomem *)&ehci->usbcmd;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* Stop then Reset */
96*4882a593Smuzhiyun clrbits_le32(usb_cmd, UCMD_RUN_STOP);
97*4882a593Smuzhiyun while (readl(usb_cmd) & UCMD_RUN_STOP)
98*4882a593Smuzhiyun ;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun setbits_le32(usb_cmd, UCMD_RESET);
101*4882a593Smuzhiyun while (readl(usb_cmd) & UCMD_RESET)
102*4882a593Smuzhiyun ;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /* Reset USBPHY module */
105*4882a593Smuzhiyun setbits_le32(phy_ctrl, USBPHY_CTRL_SFTRST);
106*4882a593Smuzhiyun udelay(10);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Remove CLKGATE and SFTRST */
109*4882a593Smuzhiyun clrbits_le32(phy_ctrl, USBPHY_CTRL_CLKGATE | USBPHY_CTRL_SFTRST);
110*4882a593Smuzhiyun udelay(10);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Power up the PHY */
113*4882a593Smuzhiyun writel(0, phy_reg + USBPHY_PWD);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* Enable FS/LS device */
116*4882a593Smuzhiyun setbits_le32(phy_ctrl, USBPHY_CTRL_ENUTMILEVEL2 |
117*4882a593Smuzhiyun USBPHY_CTRL_ENUTMILEVEL3);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
usb_oc_config(int index)120*4882a593Smuzhiyun static void usb_oc_config(int index)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun void __iomem *ctrl;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun ctrl = (void __iomem *)(nc_reg_bases[index] + USB_NC_REG_OFFSET);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun setbits_le32(ctrl, UCTRL_OVER_CUR_POL);
127*4882a593Smuzhiyun setbits_le32(ctrl, UCTRL_OVER_CUR_DIS);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
board_usb_phy_mode(int port)130*4882a593Smuzhiyun int __weak board_usb_phy_mode(int port)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun return 0;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
board_ehci_hcd_init(int port)135*4882a593Smuzhiyun int __weak board_ehci_hcd_init(int port)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
ehci_vf_common_init(struct usb_ehci * ehci,int index)140*4882a593Smuzhiyun int ehci_vf_common_init(struct usb_ehci *ehci, int index)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun int ret;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Do board specific initialisation */
145*4882a593Smuzhiyun ret = board_ehci_hcd_init(index);
146*4882a593Smuzhiyun if (ret)
147*4882a593Smuzhiyun return ret;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun usb_power_config(index);
150*4882a593Smuzhiyun usb_oc_config(index);
151*4882a593Smuzhiyun usb_internal_phy_clock_gate(index);
152*4882a593Smuzhiyun usb_phy_enable(index, ehci);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(DM_USB)
ehci_hcd_init(int index,enum usb_init_type init,struct ehci_hccr ** hccr,struct ehci_hcor ** hcor)158*4882a593Smuzhiyun int ehci_hcd_init(int index, enum usb_init_type init,
159*4882a593Smuzhiyun struct ehci_hccr **hccr, struct ehci_hcor **hcor)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun struct usb_ehci *ehci;
162*4882a593Smuzhiyun enum usb_init_type type;
163*4882a593Smuzhiyun int ret;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun if (index >= ARRAY_SIZE(nc_reg_bases))
166*4882a593Smuzhiyun return -EINVAL;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun ehci = (struct usb_ehci *)nc_reg_bases[index];
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun ret = ehci_vf_common_init(index);
171*4882a593Smuzhiyun if (ret)
172*4882a593Smuzhiyun return ret;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun *hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
175*4882a593Smuzhiyun *hcor = (struct ehci_hcor *)((uint32_t)*hccr +
176*4882a593Smuzhiyun HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun type = board_usb_phy_mode(index);
179*4882a593Smuzhiyun if (type != init)
180*4882a593Smuzhiyun return -ENODEV;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun if (init == USB_INIT_DEVICE) {
183*4882a593Smuzhiyun setbits_le32(&ehci->usbmode, CM_DEVICE);
184*4882a593Smuzhiyun writel((PORT_PTS_UTMI | PORT_PTS_PTW), &ehci->portsc);
185*4882a593Smuzhiyun setbits_le32(&ehci->portsc, USB_EN);
186*4882a593Smuzhiyun } else if (init == USB_INIT_HOST) {
187*4882a593Smuzhiyun setbits_le32(&ehci->usbmode, CM_HOST);
188*4882a593Smuzhiyun writel((PORT_PTS_UTMI | PORT_PTS_PTW), &ehci->portsc);
189*4882a593Smuzhiyun setbits_le32(&ehci->portsc, USB_EN);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
ehci_hcd_stop(int index)195*4882a593Smuzhiyun int ehci_hcd_stop(int index)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun #else
200*4882a593Smuzhiyun /* Possible port types (dual role mode) */
201*4882a593Smuzhiyun enum dr_mode {
202*4882a593Smuzhiyun DR_MODE_NONE = 0,
203*4882a593Smuzhiyun DR_MODE_HOST, /* supports host operation */
204*4882a593Smuzhiyun DR_MODE_DEVICE, /* supports device operation */
205*4882a593Smuzhiyun DR_MODE_OTG, /* supports both */
206*4882a593Smuzhiyun };
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun struct ehci_vf_priv_data {
209*4882a593Smuzhiyun struct ehci_ctrl ctrl;
210*4882a593Smuzhiyun struct usb_ehci *ehci;
211*4882a593Smuzhiyun struct gpio_desc cdet_gpio;
212*4882a593Smuzhiyun enum usb_init_type init_type;
213*4882a593Smuzhiyun enum dr_mode dr_mode;
214*4882a593Smuzhiyun u32 portnr;
215*4882a593Smuzhiyun };
216*4882a593Smuzhiyun
vf_usb_ofdata_to_platdata(struct udevice * dev)217*4882a593Smuzhiyun static int vf_usb_ofdata_to_platdata(struct udevice *dev)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun struct ehci_vf_priv_data *priv = dev_get_priv(dev);
220*4882a593Smuzhiyun const void *dt_blob = gd->fdt_blob;
221*4882a593Smuzhiyun int node = dev_of_offset(dev);
222*4882a593Smuzhiyun const char *mode;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun priv->portnr = dev->seq;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun priv->ehci = (struct usb_ehci *)devfdt_get_addr(dev);
227*4882a593Smuzhiyun mode = fdt_getprop(dt_blob, node, "dr_mode", NULL);
228*4882a593Smuzhiyun if (mode) {
229*4882a593Smuzhiyun if (0 == strcmp(mode, "host")) {
230*4882a593Smuzhiyun priv->dr_mode = DR_MODE_HOST;
231*4882a593Smuzhiyun priv->init_type = USB_INIT_HOST;
232*4882a593Smuzhiyun } else if (0 == strcmp(mode, "peripheral")) {
233*4882a593Smuzhiyun priv->dr_mode = DR_MODE_DEVICE;
234*4882a593Smuzhiyun priv->init_type = USB_INIT_DEVICE;
235*4882a593Smuzhiyun } else if (0 == strcmp(mode, "otg")) {
236*4882a593Smuzhiyun priv->dr_mode = DR_MODE_OTG;
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun * We set init_type to device by default when OTG
239*4882a593Smuzhiyun * mode is requested. If a valid gpio is provided
240*4882a593Smuzhiyun * we will switch the init_type based on the state
241*4882a593Smuzhiyun * of the gpio pin.
242*4882a593Smuzhiyun */
243*4882a593Smuzhiyun priv->init_type = USB_INIT_DEVICE;
244*4882a593Smuzhiyun } else {
245*4882a593Smuzhiyun debug("%s: Cannot decode dr_mode '%s'\n",
246*4882a593Smuzhiyun __func__, mode);
247*4882a593Smuzhiyun return -EINVAL;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun } else {
250*4882a593Smuzhiyun priv->dr_mode = DR_MODE_HOST;
251*4882a593Smuzhiyun priv->init_type = USB_INIT_HOST;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun if (priv->dr_mode == DR_MODE_OTG) {
255*4882a593Smuzhiyun gpio_request_by_name_nodev(offset_to_ofnode(node),
256*4882a593Smuzhiyun "fsl,cdet-gpio", 0, &priv->cdet_gpio,
257*4882a593Smuzhiyun GPIOD_IS_IN);
258*4882a593Smuzhiyun if (dm_gpio_is_valid(&priv->cdet_gpio)) {
259*4882a593Smuzhiyun if (dm_gpio_get_value(&priv->cdet_gpio))
260*4882a593Smuzhiyun priv->init_type = USB_INIT_DEVICE;
261*4882a593Smuzhiyun else
262*4882a593Smuzhiyun priv->init_type = USB_INIT_HOST;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return 0;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
vf_init_after_reset(struct ehci_ctrl * dev)269*4882a593Smuzhiyun static int vf_init_after_reset(struct ehci_ctrl *dev)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun struct ehci_vf_priv_data *priv = dev->priv;
272*4882a593Smuzhiyun enum usb_init_type type = priv->init_type;
273*4882a593Smuzhiyun struct usb_ehci *ehci = priv->ehci;
274*4882a593Smuzhiyun int ret;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun ret = ehci_vf_common_init(priv->ehci, priv->portnr);
277*4882a593Smuzhiyun if (ret)
278*4882a593Smuzhiyun return ret;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (type == USB_INIT_DEVICE)
281*4882a593Smuzhiyun return 0;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun setbits_le32(&ehci->usbmode, CM_HOST);
284*4882a593Smuzhiyun writel((PORT_PTS_UTMI | PORT_PTS_PTW), &ehci->portsc);
285*4882a593Smuzhiyun setbits_le32(&ehci->portsc, USB_EN);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun mdelay(10);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun return 0;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun static const struct ehci_ops vf_ehci_ops = {
293*4882a593Smuzhiyun .init_after_reset = vf_init_after_reset
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun
vf_usb_bind(struct udevice * dev)296*4882a593Smuzhiyun static int vf_usb_bind(struct udevice *dev)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun static int num_controllers;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /*
301*4882a593Smuzhiyun * Without this hack, if we return ENODEV for USB Controller 0, on
302*4882a593Smuzhiyun * probe for the next controller, USB Controller 1 will be given a
303*4882a593Smuzhiyun * sequence number of 0. This conflicts with our requirement of
304*4882a593Smuzhiyun * sequence numbers while initialising the peripherals.
305*4882a593Smuzhiyun */
306*4882a593Smuzhiyun dev->req_seq = num_controllers;
307*4882a593Smuzhiyun num_controllers++;
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
ehci_usb_probe(struct udevice * dev)312*4882a593Smuzhiyun static int ehci_usb_probe(struct udevice *dev)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct usb_platdata *plat = dev_get_platdata(dev);
315*4882a593Smuzhiyun struct ehci_vf_priv_data *priv = dev_get_priv(dev);
316*4882a593Smuzhiyun struct usb_ehci *ehci = priv->ehci;
317*4882a593Smuzhiyun struct ehci_hccr *hccr;
318*4882a593Smuzhiyun struct ehci_hcor *hcor;
319*4882a593Smuzhiyun int ret;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun ret = ehci_vf_common_init(ehci, priv->portnr);
322*4882a593Smuzhiyun if (ret)
323*4882a593Smuzhiyun return ret;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (priv->init_type != plat->init_type)
326*4882a593Smuzhiyun return -ENODEV;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (priv->init_type == USB_INIT_HOST) {
329*4882a593Smuzhiyun setbits_le32(&ehci->usbmode, CM_HOST);
330*4882a593Smuzhiyun writel((PORT_PTS_UTMI | PORT_PTS_PTW), &ehci->portsc);
331*4882a593Smuzhiyun setbits_le32(&ehci->portsc, USB_EN);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun mdelay(10);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
337*4882a593Smuzhiyun hcor = (struct ehci_hcor *)((uint32_t)hccr +
338*4882a593Smuzhiyun HC_LENGTH(ehci_readl(&hccr->cr_capbase)));
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun return ehci_register(dev, hccr, hcor, &vf_ehci_ops, 0, priv->init_type);
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun static const struct udevice_id vf_usb_ids[] = {
344*4882a593Smuzhiyun { .compatible = "fsl,vf610-usb" },
345*4882a593Smuzhiyun { }
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun U_BOOT_DRIVER(usb_ehci) = {
349*4882a593Smuzhiyun .name = "ehci_vf",
350*4882a593Smuzhiyun .id = UCLASS_USB,
351*4882a593Smuzhiyun .of_match = vf_usb_ids,
352*4882a593Smuzhiyun .bind = vf_usb_bind,
353*4882a593Smuzhiyun .probe = ehci_usb_probe,
354*4882a593Smuzhiyun .remove = ehci_deregister,
355*4882a593Smuzhiyun .ops = &ehci_usb_ops,
356*4882a593Smuzhiyun .ofdata_to_platdata = vf_usb_ofdata_to_platdata,
357*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct usb_platdata),
358*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct ehci_vf_priv_data),
359*4882a593Smuzhiyun .flags = DM_FLAG_ALLOC_PRIV_DMA,
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun #endif
362