1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2011 Ilya Yanok, Emcraft Systems
3*4882a593Smuzhiyun * (C) Copyright 2004-2008
4*4882a593Smuzhiyun * Texas Instruments, <www.ti.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Derived from Beagle Board code by
7*4882a593Smuzhiyun * Sunil Kumar <sunilsaini05@gmail.com>
8*4882a593Smuzhiyun * Shashi Ranjan <shashiranjanmca05@gmail.com>
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun *
11*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <common.h>
15*4882a593Smuzhiyun #include <usb.h>
16*4882a593Smuzhiyun #include <usb/ulpi.h>
17*4882a593Smuzhiyun #include <errno.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <asm/gpio.h>
20*4882a593Smuzhiyun #include <asm/arch/ehci.h>
21*4882a593Smuzhiyun #include <asm/ehci-omap.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include "ehci.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun static struct omap_uhh *const uhh = (struct omap_uhh *)OMAP_UHH_BASE;
26*4882a593Smuzhiyun static struct omap_usbtll *const usbtll = (struct omap_usbtll *)OMAP_USBTLL_BASE;
27*4882a593Smuzhiyun static struct omap_ehci *const ehci = (struct omap_ehci *)OMAP_EHCI_BASE;
28*4882a593Smuzhiyun
omap_uhh_reset(void)29*4882a593Smuzhiyun static int omap_uhh_reset(void)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun int timeout = 0;
32*4882a593Smuzhiyun u32 rev;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun rev = readl(&uhh->rev);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* Soft RESET */
37*4882a593Smuzhiyun writel(OMAP_UHH_SYSCONFIG_SOFTRESET, &uhh->sysc);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun switch (rev) {
40*4882a593Smuzhiyun case OMAP_USBHS_REV1:
41*4882a593Smuzhiyun /* Wait for soft RESET to complete */
42*4882a593Smuzhiyun while (!(readl(&uhh->syss) & 0x1)) {
43*4882a593Smuzhiyun if (timeout > 100) {
44*4882a593Smuzhiyun printf("%s: RESET timeout\n", __func__);
45*4882a593Smuzhiyun return -1;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun udelay(10);
48*4882a593Smuzhiyun timeout++;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* Set No-Idle, No-Standby */
52*4882a593Smuzhiyun writel(OMAP_UHH_SYSCONFIG_VAL, &uhh->sysc);
53*4882a593Smuzhiyun break;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun default: /* Rev. 2 onwards */
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun udelay(2); /* Need to wait before accessing SYSCONFIG back */
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun /* Wait for soft RESET to complete */
60*4882a593Smuzhiyun while ((readl(&uhh->sysc) & 0x1)) {
61*4882a593Smuzhiyun if (timeout > 100) {
62*4882a593Smuzhiyun printf("%s: RESET timeout\n", __func__);
63*4882a593Smuzhiyun return -1;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun udelay(10);
66*4882a593Smuzhiyun timeout++;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun writel(OMAP_UHH_SYSCONFIG_VAL, &uhh->sysc);
70*4882a593Smuzhiyun break;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun return 0;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
omap_ehci_tll_reset(void)76*4882a593Smuzhiyun static int omap_ehci_tll_reset(void)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun unsigned long init = get_timer(0);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* perform TLL soft reset, and wait until reset is complete */
81*4882a593Smuzhiyun writel(OMAP_USBTLL_SYSCONFIG_SOFTRESET, &usbtll->sysc);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Wait for TLL reset to complete */
84*4882a593Smuzhiyun while (!(readl(&usbtll->syss) & OMAP_USBTLL_SYSSTATUS_RESETDONE))
85*4882a593Smuzhiyun if (get_timer(init) > CONFIG_SYS_HZ) {
86*4882a593Smuzhiyun debug("OMAP EHCI error: timeout resetting TLL\n");
87*4882a593Smuzhiyun return -EL3RST;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return 0;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
omap_usbhs_hsic_init(int port)93*4882a593Smuzhiyun static void omap_usbhs_hsic_init(int port)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun unsigned int reg;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Enable channels now */
98*4882a593Smuzhiyun reg = readl(&usbtll->channel_conf + port);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun setbits_le32(®, (OMAP_TLL_CHANNEL_CONF_CHANMODE_TRANSPARENT_UTMI
101*4882a593Smuzhiyun | OMAP_TLL_CHANNEL_CONF_ULPINOBITSTUFF
102*4882a593Smuzhiyun | OMAP_TLL_CHANNEL_CONF_DRVVBUS
103*4882a593Smuzhiyun | OMAP_TLL_CHANNEL_CONF_CHRGVBUS
104*4882a593Smuzhiyun | OMAP_TLL_CHANNEL_CONF_CHANEN));
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun writel(reg, &usbtll->channel_conf + port);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #ifdef CONFIG_USB_ULPI
omap_ehci_soft_phy_reset(int port)110*4882a593Smuzhiyun static void omap_ehci_soft_phy_reset(int port)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun struct ulpi_viewport ulpi_vp;
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun ulpi_vp.viewport_addr = (u32)&ehci->insreg05_utmi_ulpi;
115*4882a593Smuzhiyun ulpi_vp.port_num = port;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun ulpi_reset(&ulpi_vp);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun #else
omap_ehci_soft_phy_reset(int port)120*4882a593Smuzhiyun static void omap_ehci_soft_phy_reset(int port)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun return;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun #endif
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun #if defined(CONFIG_OMAP_EHCI_PHY1_RESET_GPIO) || \
127*4882a593Smuzhiyun defined(CONFIG_OMAP_EHCI_PHY2_RESET_GPIO) || \
128*4882a593Smuzhiyun defined(CONFIG_OMAP_EHCI_PHY3_RESET_GPIO)
129*4882a593Smuzhiyun /* controls PHY(s) reset signal(s) */
omap_ehci_phy_reset(int on,int delay)130*4882a593Smuzhiyun static inline void omap_ehci_phy_reset(int on, int delay)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun * Refer ISSUE1:
134*4882a593Smuzhiyun * Hold the PHY in RESET for enough time till
135*4882a593Smuzhiyun * PHY is settled and ready
136*4882a593Smuzhiyun */
137*4882a593Smuzhiyun if (delay && !on)
138*4882a593Smuzhiyun udelay(delay);
139*4882a593Smuzhiyun #ifdef CONFIG_OMAP_EHCI_PHY1_RESET_GPIO
140*4882a593Smuzhiyun gpio_request(CONFIG_OMAP_EHCI_PHY1_RESET_GPIO, "USB PHY1 reset");
141*4882a593Smuzhiyun gpio_direction_output(CONFIG_OMAP_EHCI_PHY1_RESET_GPIO, !on);
142*4882a593Smuzhiyun #endif
143*4882a593Smuzhiyun #ifdef CONFIG_OMAP_EHCI_PHY2_RESET_GPIO
144*4882a593Smuzhiyun gpio_request(CONFIG_OMAP_EHCI_PHY2_RESET_GPIO, "USB PHY2 reset");
145*4882a593Smuzhiyun gpio_direction_output(CONFIG_OMAP_EHCI_PHY2_RESET_GPIO, !on);
146*4882a593Smuzhiyun #endif
147*4882a593Smuzhiyun #ifdef CONFIG_OMAP_EHCI_PHY3_RESET_GPIO
148*4882a593Smuzhiyun gpio_request(CONFIG_OMAP_EHCI_PHY3_RESET_GPIO, "USB PHY3 reset");
149*4882a593Smuzhiyun gpio_direction_output(CONFIG_OMAP_EHCI_PHY3_RESET_GPIO, !on);
150*4882a593Smuzhiyun #endif
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Hold the PHY in RESET for enough time till DIR is high */
153*4882a593Smuzhiyun /* Refer: ISSUE1 */
154*4882a593Smuzhiyun if (delay && on)
155*4882a593Smuzhiyun udelay(delay);
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun #else
158*4882a593Smuzhiyun #define omap_ehci_phy_reset(on, delay) do {} while (0)
159*4882a593Smuzhiyun #endif
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* Reset is needed otherwise the kernel-driver will throw an error. */
omap_ehci_hcd_stop(void)162*4882a593Smuzhiyun int omap_ehci_hcd_stop(void)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun debug("Resetting OMAP EHCI\n");
165*4882a593Smuzhiyun omap_ehci_phy_reset(1, 0);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (omap_uhh_reset() < 0)
168*4882a593Smuzhiyun return -1;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun if (omap_ehci_tll_reset() < 0)
171*4882a593Smuzhiyun return -1;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun * Initialize the OMAP EHCI controller and PHY.
178*4882a593Smuzhiyun * Based on "drivers/usb/host/ehci-omap.c" from Linux 3.1
179*4882a593Smuzhiyun * See there for additional Copyrights.
180*4882a593Smuzhiyun */
omap_ehci_hcd_init(int index,struct omap_usbhs_board_data * usbhs_pdata,struct ehci_hccr ** hccr,struct ehci_hcor ** hcor)181*4882a593Smuzhiyun int omap_ehci_hcd_init(int index, struct omap_usbhs_board_data *usbhs_pdata,
182*4882a593Smuzhiyun struct ehci_hccr **hccr, struct ehci_hcor **hcor)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun int ret;
185*4882a593Smuzhiyun unsigned int i, reg = 0, rev = 0;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun debug("Initializing OMAP EHCI\n");
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun ret = board_usb_init(index, USB_INIT_HOST);
190*4882a593Smuzhiyun if (ret < 0)
191*4882a593Smuzhiyun return ret;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* Put the PHY in RESET */
194*4882a593Smuzhiyun omap_ehci_phy_reset(1, 10);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun ret = omap_uhh_reset();
197*4882a593Smuzhiyun if (ret < 0)
198*4882a593Smuzhiyun return ret;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun ret = omap_ehci_tll_reset();
201*4882a593Smuzhiyun if (ret)
202*4882a593Smuzhiyun return ret;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun writel(OMAP_USBTLL_SYSCONFIG_ENAWAKEUP |
205*4882a593Smuzhiyun OMAP_USBTLL_SYSCONFIG_SIDLEMODE |
206*4882a593Smuzhiyun OMAP_USBTLL_SYSCONFIG_CACTIVITY, &usbtll->sysc);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* Put UHH in NoIdle/NoStandby mode */
209*4882a593Smuzhiyun writel(OMAP_UHH_SYSCONFIG_VAL, &uhh->sysc);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* setup ULPI bypass and burst configurations */
212*4882a593Smuzhiyun clrsetbits_le32(®, OMAP_UHH_HOSTCONFIG_INCRX_ALIGN_EN,
213*4882a593Smuzhiyun (OMAP_UHH_HOSTCONFIG_INCR4_BURST_EN |
214*4882a593Smuzhiyun OMAP_UHH_HOSTCONFIG_INCR8_BURST_EN |
215*4882a593Smuzhiyun OMAP_UHH_HOSTCONFIG_INCR16_BURST_EN));
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun rev = readl(&uhh->rev);
218*4882a593Smuzhiyun if (rev == OMAP_USBHS_REV1) {
219*4882a593Smuzhiyun if (is_ehci_phy_mode(usbhs_pdata->port_mode[0]))
220*4882a593Smuzhiyun clrbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P1_BYPASS);
221*4882a593Smuzhiyun else
222*4882a593Smuzhiyun setbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P1_BYPASS);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun if (is_ehci_phy_mode(usbhs_pdata->port_mode[1]))
225*4882a593Smuzhiyun clrbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P2_BYPASS);
226*4882a593Smuzhiyun else
227*4882a593Smuzhiyun setbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P2_BYPASS);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun if (is_ehci_phy_mode(usbhs_pdata->port_mode[2]))
230*4882a593Smuzhiyun clrbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P3_BYPASS);
231*4882a593Smuzhiyun else
232*4882a593Smuzhiyun setbits_le32(®, OMAP_UHH_HOSTCONFIG_ULPI_P3_BYPASS);
233*4882a593Smuzhiyun } else if (rev == OMAP_USBHS_REV2) {
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun clrsetbits_le32(®, (OMAP_P1_MODE_CLEAR | OMAP_P2_MODE_CLEAR),
236*4882a593Smuzhiyun OMAP4_UHH_HOSTCONFIG_APP_START_CLK);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* Clear port mode fields for PHY mode */
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (is_ehci_hsic_mode(usbhs_pdata->port_mode[0]))
241*4882a593Smuzhiyun setbits_le32(®, OMAP_P1_MODE_HSIC);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun if (is_ehci_hsic_mode(usbhs_pdata->port_mode[1]))
244*4882a593Smuzhiyun setbits_le32(®, OMAP_P2_MODE_HSIC);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun } else if (rev == OMAP_USBHS_REV2_1) {
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun clrsetbits_le32(®,
249*4882a593Smuzhiyun (OMAP_P1_MODE_CLEAR |
250*4882a593Smuzhiyun OMAP_P2_MODE_CLEAR |
251*4882a593Smuzhiyun OMAP_P3_MODE_CLEAR),
252*4882a593Smuzhiyun OMAP4_UHH_HOSTCONFIG_APP_START_CLK);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* Clear port mode fields for PHY mode */
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun if (is_ehci_hsic_mode(usbhs_pdata->port_mode[0]))
257*4882a593Smuzhiyun setbits_le32(®, OMAP_P1_MODE_HSIC);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun if (is_ehci_hsic_mode(usbhs_pdata->port_mode[1]))
260*4882a593Smuzhiyun setbits_le32(®, OMAP_P2_MODE_HSIC);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun if (is_ehci_hsic_mode(usbhs_pdata->port_mode[2]))
263*4882a593Smuzhiyun setbits_le32(®, OMAP_P3_MODE_HSIC);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun debug("OMAP UHH_REVISION 0x%x\n", rev);
267*4882a593Smuzhiyun writel(reg, &uhh->hostconfig);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun for (i = 0; i < OMAP_HS_USB_PORTS; i++)
270*4882a593Smuzhiyun if (is_ehci_hsic_mode(usbhs_pdata->port_mode[i]))
271*4882a593Smuzhiyun omap_usbhs_hsic_init(i);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun omap_ehci_phy_reset(0, 10);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /*
276*4882a593Smuzhiyun * An undocumented "feature" in the OMAP3 EHCI controller,
277*4882a593Smuzhiyun * causes suspended ports to be taken out of suspend when
278*4882a593Smuzhiyun * the USBCMD.Run/Stop bit is cleared (for example when
279*4882a593Smuzhiyun * we do ehci_bus_suspend).
280*4882a593Smuzhiyun * This breaks suspend-resume if the root-hub is allowed
281*4882a593Smuzhiyun * to suspend. Writing 1 to this undocumented register bit
282*4882a593Smuzhiyun * disables this feature and restores normal behavior.
283*4882a593Smuzhiyun */
284*4882a593Smuzhiyun writel(EHCI_INSNREG04_DISABLE_UNSUSPEND, &ehci->insreg04);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun for (i = 0; i < OMAP_HS_USB_PORTS; i++)
287*4882a593Smuzhiyun if (is_ehci_phy_mode(usbhs_pdata->port_mode[i]))
288*4882a593Smuzhiyun omap_ehci_soft_phy_reset(i);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun *hccr = (struct ehci_hccr *)(OMAP_EHCI_BASE);
291*4882a593Smuzhiyun *hcor = (struct ehci_hcor *)(OMAP_EHCI_BASE + 0x10);
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun debug("OMAP EHCI init done\n");
294*4882a593Smuzhiyun return 0;
295*4882a593Smuzhiyun }
296