1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de>
3*4882a593Smuzhiyun * Copyright (C) 2010 Freescale Semiconductor, Inc.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <usb.h>
10*4882a593Smuzhiyun #include <errno.h>
11*4882a593Smuzhiyun #include <linux/compiler.h>
12*4882a593Smuzhiyun #include <usb/ehci-ci.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun #include <dm.h>
17*4882a593Smuzhiyun #include <power/regulator.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "ehci.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define MX5_USBOTHER_REGS_OFFSET 0x800
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define MXC_OTG_OFFSET 0
25*4882a593Smuzhiyun #define MXC_H1_OFFSET 0x200
26*4882a593Smuzhiyun #define MXC_H2_OFFSET 0x400
27*4882a593Smuzhiyun #define MXC_H3_OFFSET 0x600
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define MXC_USBCTRL_OFFSET 0
30*4882a593Smuzhiyun #define MXC_USB_PHY_CTR_FUNC_OFFSET 0x8
31*4882a593Smuzhiyun #define MXC_USB_PHY_CTR_FUNC2_OFFSET 0xc
32*4882a593Smuzhiyun #define MXC_USB_CTRL_1_OFFSET 0x10
33*4882a593Smuzhiyun #define MXC_USBH2CTRL_OFFSET 0x14
34*4882a593Smuzhiyun #define MXC_USBH3CTRL_OFFSET 0x18
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* USB_CTRL */
37*4882a593Smuzhiyun /* OTG wakeup intr enable */
38*4882a593Smuzhiyun #define MXC_OTG_UCTRL_OWIE_BIT (1 << 27)
39*4882a593Smuzhiyun /* OTG power mask */
40*4882a593Smuzhiyun #define MXC_OTG_UCTRL_OPM_BIT (1 << 24)
41*4882a593Smuzhiyun /* OTG power pin polarity */
42*4882a593Smuzhiyun #define MXC_OTG_UCTRL_O_PWR_POL_BIT (1 << 24)
43*4882a593Smuzhiyun /* Host1 ULPI interrupt enable */
44*4882a593Smuzhiyun #define MXC_H1_UCTRL_H1UIE_BIT (1 << 12)
45*4882a593Smuzhiyun /* HOST1 wakeup intr enable */
46*4882a593Smuzhiyun #define MXC_H1_UCTRL_H1WIE_BIT (1 << 11)
47*4882a593Smuzhiyun /* HOST1 power mask */
48*4882a593Smuzhiyun #define MXC_H1_UCTRL_H1PM_BIT (1 << 8)
49*4882a593Smuzhiyun /* HOST1 power pin polarity */
50*4882a593Smuzhiyun #define MXC_H1_UCTRL_H1_PWR_POL_BIT (1 << 8)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* USB_PHY_CTRL_FUNC */
53*4882a593Smuzhiyun /* OTG Polarity of Overcurrent */
54*4882a593Smuzhiyun #define MXC_OTG_PHYCTRL_OC_POL_BIT (1 << 9)
55*4882a593Smuzhiyun /* OTG Disable Overcurrent Event */
56*4882a593Smuzhiyun #define MXC_OTG_PHYCTRL_OC_DIS_BIT (1 << 8)
57*4882a593Smuzhiyun /* UH1 Polarity of Overcurrent */
58*4882a593Smuzhiyun #define MXC_H1_OC_POL_BIT (1 << 6)
59*4882a593Smuzhiyun /* UH1 Disable Overcurrent Event */
60*4882a593Smuzhiyun #define MXC_H1_OC_DIS_BIT (1 << 5)
61*4882a593Smuzhiyun /* OTG Power Pin Polarity */
62*4882a593Smuzhiyun #define MXC_OTG_PHYCTRL_PWR_POL_BIT (1 << 3)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* USBH2CTRL */
65*4882a593Smuzhiyun #define MXC_H2_UCTRL_H2_OC_POL_BIT (1 << 31)
66*4882a593Smuzhiyun #define MXC_H2_UCTRL_H2_OC_DIS_BIT (1 << 30)
67*4882a593Smuzhiyun #define MXC_H2_UCTRL_H2UIE_BIT (1 << 8)
68*4882a593Smuzhiyun #define MXC_H2_UCTRL_H2WIE_BIT (1 << 7)
69*4882a593Smuzhiyun #define MXC_H2_UCTRL_H2PM_BIT (1 << 4)
70*4882a593Smuzhiyun #define MXC_H2_UCTRL_H2_PWR_POL_BIT (1 << 4)
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun /* USBH3CTRL */
73*4882a593Smuzhiyun #define MXC_H3_UCTRL_H3_OC_POL_BIT (1 << 31)
74*4882a593Smuzhiyun #define MXC_H3_UCTRL_H3_OC_DIS_BIT (1 << 30)
75*4882a593Smuzhiyun #define MXC_H3_UCTRL_H3UIE_BIT (1 << 8)
76*4882a593Smuzhiyun #define MXC_H3_UCTRL_H3WIE_BIT (1 << 7)
77*4882a593Smuzhiyun #define MXC_H3_UCTRL_H3_PWR_POL_BIT (1 << 4)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* USB_CTRL_1 */
80*4882a593Smuzhiyun #define MXC_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
81*4882a593Smuzhiyun
mxc_set_usbcontrol(int port,unsigned int flags)82*4882a593Smuzhiyun int mxc_set_usbcontrol(int port, unsigned int flags)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun unsigned int v;
85*4882a593Smuzhiyun void __iomem *usb_base = (void __iomem *)OTG_BASE_ADDR;
86*4882a593Smuzhiyun void __iomem *usbother_base;
87*4882a593Smuzhiyun int ret = 0;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun switch (port) {
92*4882a593Smuzhiyun case 0: /* OTG port */
93*4882a593Smuzhiyun if (flags & MXC_EHCI_INTERNAL_PHY) {
94*4882a593Smuzhiyun v = __raw_readl(usbother_base +
95*4882a593Smuzhiyun MXC_USB_PHY_CTR_FUNC_OFFSET);
96*4882a593Smuzhiyun if (flags & MXC_EHCI_OC_PIN_ACTIVE_LOW)
97*4882a593Smuzhiyun v |= MXC_OTG_PHYCTRL_OC_POL_BIT;
98*4882a593Smuzhiyun else
99*4882a593Smuzhiyun v &= ~MXC_OTG_PHYCTRL_OC_POL_BIT;
100*4882a593Smuzhiyun if (flags & MXC_EHCI_POWER_PINS_ENABLED)
101*4882a593Smuzhiyun /* OC/USBPWR is used */
102*4882a593Smuzhiyun v &= ~MXC_OTG_PHYCTRL_OC_DIS_BIT;
103*4882a593Smuzhiyun else
104*4882a593Smuzhiyun /* OC/USBPWR is not used */
105*4882a593Smuzhiyun v |= MXC_OTG_PHYCTRL_OC_DIS_BIT;
106*4882a593Smuzhiyun #ifdef CONFIG_MX51
107*4882a593Smuzhiyun if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
108*4882a593Smuzhiyun v |= MXC_OTG_PHYCTRL_PWR_POL_BIT;
109*4882a593Smuzhiyun else
110*4882a593Smuzhiyun v &= ~MXC_OTG_PHYCTRL_PWR_POL_BIT;
111*4882a593Smuzhiyun #endif
112*4882a593Smuzhiyun __raw_writel(v, usbother_base +
113*4882a593Smuzhiyun MXC_USB_PHY_CTR_FUNC_OFFSET);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun v = __raw_readl(usbother_base + MXC_USBCTRL_OFFSET);
116*4882a593Smuzhiyun #ifdef CONFIG_MX51
117*4882a593Smuzhiyun if (flags & MXC_EHCI_POWER_PINS_ENABLED)
118*4882a593Smuzhiyun v &= ~MXC_OTG_UCTRL_OPM_BIT;
119*4882a593Smuzhiyun else
120*4882a593Smuzhiyun v |= MXC_OTG_UCTRL_OPM_BIT;
121*4882a593Smuzhiyun #endif
122*4882a593Smuzhiyun #ifdef CONFIG_MX53
123*4882a593Smuzhiyun if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
124*4882a593Smuzhiyun v |= MXC_OTG_UCTRL_O_PWR_POL_BIT;
125*4882a593Smuzhiyun else
126*4882a593Smuzhiyun v &= ~MXC_OTG_UCTRL_O_PWR_POL_BIT;
127*4882a593Smuzhiyun #endif
128*4882a593Smuzhiyun __raw_writel(v, usbother_base + MXC_USBCTRL_OFFSET);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun case 1: /* Host 1 ULPI */
132*4882a593Smuzhiyun #ifdef CONFIG_MX51
133*4882a593Smuzhiyun /* The clock for the USBH1 ULPI port will come externally
134*4882a593Smuzhiyun from the PHY. */
135*4882a593Smuzhiyun v = __raw_readl(usbother_base + MXC_USB_CTRL_1_OFFSET);
136*4882a593Smuzhiyun __raw_writel(v | MXC_USB_CTRL_UH1_EXT_CLK_EN, usbother_base +
137*4882a593Smuzhiyun MXC_USB_CTRL_1_OFFSET);
138*4882a593Smuzhiyun #endif
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun v = __raw_readl(usbother_base + MXC_USBCTRL_OFFSET);
141*4882a593Smuzhiyun #ifdef CONFIG_MX51
142*4882a593Smuzhiyun if (flags & MXC_EHCI_POWER_PINS_ENABLED)
143*4882a593Smuzhiyun v &= ~MXC_H1_UCTRL_H1PM_BIT; /* H1 power mask unused */
144*4882a593Smuzhiyun else
145*4882a593Smuzhiyun v |= MXC_H1_UCTRL_H1PM_BIT; /* H1 power mask used */
146*4882a593Smuzhiyun #endif
147*4882a593Smuzhiyun #ifdef CONFIG_MX53
148*4882a593Smuzhiyun if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
149*4882a593Smuzhiyun v |= MXC_H1_UCTRL_H1_PWR_POL_BIT;
150*4882a593Smuzhiyun else
151*4882a593Smuzhiyun v &= ~MXC_H1_UCTRL_H1_PWR_POL_BIT;
152*4882a593Smuzhiyun #endif
153*4882a593Smuzhiyun __raw_writel(v, usbother_base + MXC_USBCTRL_OFFSET);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC_OFFSET);
156*4882a593Smuzhiyun if (flags & MXC_EHCI_OC_PIN_ACTIVE_LOW)
157*4882a593Smuzhiyun v |= MXC_H1_OC_POL_BIT;
158*4882a593Smuzhiyun else
159*4882a593Smuzhiyun v &= ~MXC_H1_OC_POL_BIT;
160*4882a593Smuzhiyun if (flags & MXC_EHCI_POWER_PINS_ENABLED)
161*4882a593Smuzhiyun v &= ~MXC_H1_OC_DIS_BIT; /* OC is used */
162*4882a593Smuzhiyun else
163*4882a593Smuzhiyun v |= MXC_H1_OC_DIS_BIT; /* OC is not used */
164*4882a593Smuzhiyun __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC_OFFSET);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun break;
167*4882a593Smuzhiyun case 2: /* Host 2 ULPI */
168*4882a593Smuzhiyun v = __raw_readl(usbother_base + MXC_USBH2CTRL_OFFSET);
169*4882a593Smuzhiyun #ifdef CONFIG_MX51
170*4882a593Smuzhiyun if (flags & MXC_EHCI_POWER_PINS_ENABLED)
171*4882a593Smuzhiyun v &= ~MXC_H2_UCTRL_H2PM_BIT; /* H2 power mask unused */
172*4882a593Smuzhiyun else
173*4882a593Smuzhiyun v |= MXC_H2_UCTRL_H2PM_BIT; /* H2 power mask used */
174*4882a593Smuzhiyun #endif
175*4882a593Smuzhiyun #ifdef CONFIG_MX53
176*4882a593Smuzhiyun if (flags & MXC_EHCI_OC_PIN_ACTIVE_LOW)
177*4882a593Smuzhiyun v |= MXC_H2_UCTRL_H2_OC_POL_BIT;
178*4882a593Smuzhiyun else
179*4882a593Smuzhiyun v &= ~MXC_H2_UCTRL_H2_OC_POL_BIT;
180*4882a593Smuzhiyun if (flags & MXC_EHCI_POWER_PINS_ENABLED)
181*4882a593Smuzhiyun v &= ~MXC_H2_UCTRL_H2_OC_DIS_BIT; /* OC is used */
182*4882a593Smuzhiyun else
183*4882a593Smuzhiyun v |= MXC_H2_UCTRL_H2_OC_DIS_BIT; /* OC is not used */
184*4882a593Smuzhiyun if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
185*4882a593Smuzhiyun v |= MXC_H2_UCTRL_H2_PWR_POL_BIT;
186*4882a593Smuzhiyun else
187*4882a593Smuzhiyun v &= ~MXC_H2_UCTRL_H2_PWR_POL_BIT;
188*4882a593Smuzhiyun #endif
189*4882a593Smuzhiyun __raw_writel(v, usbother_base + MXC_USBH2CTRL_OFFSET);
190*4882a593Smuzhiyun break;
191*4882a593Smuzhiyun #ifdef CONFIG_MX53
192*4882a593Smuzhiyun case 3: /* Host 3 ULPI */
193*4882a593Smuzhiyun v = __raw_readl(usbother_base + MXC_USBH3CTRL_OFFSET);
194*4882a593Smuzhiyun if (flags & MXC_EHCI_OC_PIN_ACTIVE_LOW)
195*4882a593Smuzhiyun v |= MXC_H3_UCTRL_H3_OC_POL_BIT;
196*4882a593Smuzhiyun else
197*4882a593Smuzhiyun v &= ~MXC_H3_UCTRL_H3_OC_POL_BIT;
198*4882a593Smuzhiyun if (flags & MXC_EHCI_POWER_PINS_ENABLED)
199*4882a593Smuzhiyun v &= ~MXC_H3_UCTRL_H3_OC_DIS_BIT; /* OC is used */
200*4882a593Smuzhiyun else
201*4882a593Smuzhiyun v |= MXC_H3_UCTRL_H3_OC_DIS_BIT; /* OC is not used */
202*4882a593Smuzhiyun if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH)
203*4882a593Smuzhiyun v |= MXC_H3_UCTRL_H3_PWR_POL_BIT;
204*4882a593Smuzhiyun else
205*4882a593Smuzhiyun v &= ~MXC_H3_UCTRL_H3_PWR_POL_BIT;
206*4882a593Smuzhiyun __raw_writel(v, usbother_base + MXC_USBH3CTRL_OFFSET);
207*4882a593Smuzhiyun break;
208*4882a593Smuzhiyun #endif
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun return ret;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
board_ehci_hcd_init(int port)214*4882a593Smuzhiyun int __weak board_ehci_hcd_init(int port)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
board_ehci_hcd_postinit(struct usb_ehci * ehci,int port)219*4882a593Smuzhiyun void __weak board_ehci_hcd_postinit(struct usb_ehci *ehci, int port)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
mx5_ehci_powerup_fixup(struct ehci_ctrl * ctrl,uint32_t * status_reg,uint32_t * reg)223*4882a593Smuzhiyun __weak void mx5_ehci_powerup_fixup(struct ehci_ctrl *ctrl, uint32_t *status_reg,
224*4882a593Smuzhiyun uint32_t *reg)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun mdelay(50);
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(DM_USB)
230*4882a593Smuzhiyun static const struct ehci_ops mx5_ehci_ops = {
231*4882a593Smuzhiyun .powerup_fixup = mx5_ehci_powerup_fixup,
232*4882a593Smuzhiyun };
233*4882a593Smuzhiyun
ehci_hcd_init(int index,enum usb_init_type init,struct ehci_hccr ** hccr,struct ehci_hcor ** hcor)234*4882a593Smuzhiyun int ehci_hcd_init(int index, enum usb_init_type init,
235*4882a593Smuzhiyun struct ehci_hccr **hccr, struct ehci_hcor **hcor)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun struct usb_ehci *ehci;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* The only user for this is efikamx-usb */
240*4882a593Smuzhiyun ehci_set_controller_priv(index, NULL, &mx5_ehci_ops);
241*4882a593Smuzhiyun set_usboh3_clk();
242*4882a593Smuzhiyun enable_usboh3_clk(true);
243*4882a593Smuzhiyun set_usb_phy_clk();
244*4882a593Smuzhiyun enable_usb_phy1_clk(true);
245*4882a593Smuzhiyun enable_usb_phy2_clk(true);
246*4882a593Smuzhiyun mdelay(1);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun /* Do board specific initialization */
249*4882a593Smuzhiyun board_ehci_hcd_init(CONFIG_MXC_USB_PORT);
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun ehci = (struct usb_ehci *)(OTG_BASE_ADDR +
252*4882a593Smuzhiyun (0x200 * CONFIG_MXC_USB_PORT));
253*4882a593Smuzhiyun *hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
254*4882a593Smuzhiyun *hcor = (struct ehci_hcor *)((uint32_t)*hccr +
255*4882a593Smuzhiyun HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
256*4882a593Smuzhiyun setbits_le32(&ehci->usbmode, CM_HOST);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun __raw_writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc);
259*4882a593Smuzhiyun setbits_le32(&ehci->portsc, USB_EN);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun mxc_set_usbcontrol(CONFIG_MXC_USB_PORT, CONFIG_MXC_USB_FLAGS);
262*4882a593Smuzhiyun mdelay(10);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* Do board specific post-initialization */
265*4882a593Smuzhiyun board_ehci_hcd_postinit(ehci, CONFIG_MXC_USB_PORT);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
ehci_hcd_stop(int index)270*4882a593Smuzhiyun int ehci_hcd_stop(int index)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun #else /* CONFIG_IS_ENABLED(DM_USB) */
275*4882a593Smuzhiyun struct ehci_mx5_priv_data {
276*4882a593Smuzhiyun struct ehci_ctrl ctrl;
277*4882a593Smuzhiyun struct usb_ehci *ehci;
278*4882a593Smuzhiyun struct udevice *vbus_supply;
279*4882a593Smuzhiyun enum usb_init_type init_type;
280*4882a593Smuzhiyun int portnr;
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun static const struct ehci_ops mx5_ehci_ops = {
284*4882a593Smuzhiyun .powerup_fixup = mx5_ehci_powerup_fixup,
285*4882a593Smuzhiyun };
286*4882a593Smuzhiyun
ehci_usb_ofdata_to_platdata(struct udevice * dev)287*4882a593Smuzhiyun static int ehci_usb_ofdata_to_platdata(struct udevice *dev)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun struct usb_platdata *plat = dev_get_platdata(dev);
290*4882a593Smuzhiyun const char *mode;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "dr_mode", NULL);
293*4882a593Smuzhiyun if (mode) {
294*4882a593Smuzhiyun if (strcmp(mode, "peripheral") == 0)
295*4882a593Smuzhiyun plat->init_type = USB_INIT_DEVICE;
296*4882a593Smuzhiyun else if (strcmp(mode, "host") == 0)
297*4882a593Smuzhiyun plat->init_type = USB_INIT_HOST;
298*4882a593Smuzhiyun else
299*4882a593Smuzhiyun return -EINVAL;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
ehci_usb_probe(struct udevice * dev)305*4882a593Smuzhiyun static int ehci_usb_probe(struct udevice *dev)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun struct usb_platdata *plat = dev_get_platdata(dev);
308*4882a593Smuzhiyun struct usb_ehci *ehci = (struct usb_ehci *)devfdt_get_addr(dev);
309*4882a593Smuzhiyun struct ehci_mx5_priv_data *priv = dev_get_priv(dev);
310*4882a593Smuzhiyun enum usb_init_type type = plat->init_type;
311*4882a593Smuzhiyun struct ehci_hccr *hccr;
312*4882a593Smuzhiyun struct ehci_hcor *hcor;
313*4882a593Smuzhiyun int ret;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun set_usboh3_clk();
316*4882a593Smuzhiyun enable_usboh3_clk(true);
317*4882a593Smuzhiyun set_usb_phy_clk();
318*4882a593Smuzhiyun enable_usb_phy1_clk(true);
319*4882a593Smuzhiyun enable_usb_phy2_clk(true);
320*4882a593Smuzhiyun mdelay(1);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun priv->ehci = ehci;
323*4882a593Smuzhiyun priv->portnr = dev->seq;
324*4882a593Smuzhiyun priv->init_type = type;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun ret = device_get_supply_regulator(dev, "vbus-supply",
327*4882a593Smuzhiyun &priv->vbus_supply);
328*4882a593Smuzhiyun if (ret)
329*4882a593Smuzhiyun debug("%s: No vbus supply\n", dev->name);
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun if (!ret && priv->vbus_supply) {
332*4882a593Smuzhiyun ret = regulator_set_enable(priv->vbus_supply,
333*4882a593Smuzhiyun (type == USB_INIT_DEVICE) ?
334*4882a593Smuzhiyun false : true);
335*4882a593Smuzhiyun if (ret) {
336*4882a593Smuzhiyun puts("Error enabling VBUS supply\n");
337*4882a593Smuzhiyun return ret;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
342*4882a593Smuzhiyun hcor = (struct ehci_hcor *)((uint32_t)hccr +
343*4882a593Smuzhiyun HC_LENGTH(ehci_readl(&(hccr)->cr_capbase)));
344*4882a593Smuzhiyun setbits_le32(&ehci->usbmode, CM_HOST);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun __raw_writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc);
347*4882a593Smuzhiyun setbits_le32(&ehci->portsc, USB_EN);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun mxc_set_usbcontrol(priv->portnr, CONFIG_MXC_USB_FLAGS);
350*4882a593Smuzhiyun mdelay(10);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun return ehci_register(dev, hccr, hcor, &mx5_ehci_ops, 0,
353*4882a593Smuzhiyun priv->init_type);
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun static const struct udevice_id mx5_usb_ids[] = {
357*4882a593Smuzhiyun { .compatible = "fsl,imx53-usb" },
358*4882a593Smuzhiyun { }
359*4882a593Smuzhiyun };
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun U_BOOT_DRIVER(usb_mx5) = {
362*4882a593Smuzhiyun .name = "ehci_mx5",
363*4882a593Smuzhiyun .id = UCLASS_USB,
364*4882a593Smuzhiyun .of_match = mx5_usb_ids,
365*4882a593Smuzhiyun .ofdata_to_platdata = ehci_usb_ofdata_to_platdata,
366*4882a593Smuzhiyun .probe = ehci_usb_probe,
367*4882a593Smuzhiyun .remove = ehci_deregister,
368*4882a593Smuzhiyun .ops = &ehci_usb_ops,
369*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct usb_platdata),
370*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct ehci_mx5_priv_data),
371*4882a593Smuzhiyun .flags = DM_FLAG_ALLOC_PRIV_DMA,
372*4882a593Smuzhiyun };
373*4882a593Smuzhiyun #endif /* !CONFIG_IS_ENABLED(DM_USB) */
374