xref: /OK3568_Linux_fs/u-boot/drivers/usb/host/ehci-marvell.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2009
3*4882a593Smuzhiyun  * Marvell Semiconductor <www.marvell.com>
4*4882a593Smuzhiyun  * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <usb.h>
12*4882a593Smuzhiyun #include "ehci.h"
13*4882a593Smuzhiyun #include <linux/mbus.h>
14*4882a593Smuzhiyun #include <asm/arch/cpu.h>
15*4882a593Smuzhiyun #include <dm.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #if defined(CONFIG_KIRKWOOD)
18*4882a593Smuzhiyun #include <asm/arch/soc.h>
19*4882a593Smuzhiyun #elif defined(CONFIG_ORION5X)
20*4882a593Smuzhiyun #include <asm/arch/orion5x.h>
21*4882a593Smuzhiyun #endif
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define USB_WINDOW_CTRL(i)	(0x320 + ((i) << 4))
26*4882a593Smuzhiyun #define USB_WINDOW_BASE(i)	(0x324 + ((i) << 4))
27*4882a593Smuzhiyun #define USB_TARGET_DRAM		0x0
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define USB2_SBUSCFG_OFF	0x90
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define USB_SBUSCFG_BAWR_OFF	0x6
32*4882a593Smuzhiyun #define USB_SBUSCFG_BARD_OFF	0x3
33*4882a593Smuzhiyun #define USB_SBUSCFG_AHBBRST_OFF	0x0
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define USB_SBUSCFG_BAWR_ALIGN_64B	0x4
36*4882a593Smuzhiyun #define USB_SBUSCFG_BARD_ALIGN_64B	0x4
37*4882a593Smuzhiyun #define USB_SBUSCFG_AHBBRST_INCR16	0x7
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /*
40*4882a593Smuzhiyun  * USB 2.0 Bridge Address Decoding registers setup
41*4882a593Smuzhiyun  */
42*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(DM_USB)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun struct ehci_mvebu_priv {
45*4882a593Smuzhiyun 	struct ehci_ctrl ehci;
46*4882a593Smuzhiyun 	fdt_addr_t hcd_base;
47*4882a593Smuzhiyun };
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun  * Once all the older Marvell SoC's (Orion, Kirkwood) are converted
51*4882a593Smuzhiyun  * to the common mvebu archticture including the mbus setup, this
52*4882a593Smuzhiyun  * will be the only function needed to configure the access windows
53*4882a593Smuzhiyun  */
usb_brg_adrdec_setup(void * base)54*4882a593Smuzhiyun static void usb_brg_adrdec_setup(void *base)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	const struct mbus_dram_target_info *dram;
57*4882a593Smuzhiyun 	int i;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	dram = mvebu_mbus_dram_info();
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
62*4882a593Smuzhiyun 		writel(0, base + USB_WINDOW_CTRL(i));
63*4882a593Smuzhiyun 		writel(0, base + USB_WINDOW_BASE(i));
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	for (i = 0; i < dram->num_cs; i++) {
67*4882a593Smuzhiyun 		const struct mbus_dram_window *cs = dram->cs + i;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 		/* Write size, attributes and target id to control register */
70*4882a593Smuzhiyun 		writel(((cs->size - 1) & 0xffff0000) | (cs->mbus_attr << 8) |
71*4882a593Smuzhiyun 		       (dram->mbus_dram_target_id << 4) | 1,
72*4882a593Smuzhiyun 		       base + USB_WINDOW_CTRL(i));
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 		/* Write base address to base register */
75*4882a593Smuzhiyun 		writel(cs->base, base + USB_WINDOW_BASE(i));
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun 
marvell_ehci_powerup_fixup(struct ehci_ctrl * ctrl,uint32_t * status_reg,uint32_t * reg)79*4882a593Smuzhiyun static void marvell_ehci_powerup_fixup(struct ehci_ctrl *ctrl,
80*4882a593Smuzhiyun 				       uint32_t *status_reg, uint32_t *reg)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct ehci_mvebu_priv *priv = ctrl->priv;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/*
85*4882a593Smuzhiyun 	 * Set default value for reg SBUSCFG, which is Control for the AMBA
86*4882a593Smuzhiyun 	 * system bus interface:
87*4882a593Smuzhiyun 	 * BAWR = BARD = 4 : Align rd/wr bursts packets larger than 64 bytes
88*4882a593Smuzhiyun 	 * AHBBRST = 7     : Align AHB burst for packets larger than 64 bytes
89*4882a593Smuzhiyun 	 */
90*4882a593Smuzhiyun 	writel((USB_SBUSCFG_BAWR_ALIGN_64B << USB_SBUSCFG_BAWR_OFF) |
91*4882a593Smuzhiyun 	       (USB_SBUSCFG_BARD_ALIGN_64B << USB_SBUSCFG_BARD_OFF) |
92*4882a593Smuzhiyun 	       (USB_SBUSCFG_AHBBRST_INCR16 << USB_SBUSCFG_AHBBRST_OFF),
93*4882a593Smuzhiyun 	       priv->hcd_base + USB2_SBUSCFG_OFF);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	mdelay(50);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun static struct ehci_ops marvell_ehci_ops = {
99*4882a593Smuzhiyun 	.powerup_fixup	= NULL,
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
ehci_mvebu_probe(struct udevice * dev)102*4882a593Smuzhiyun static int ehci_mvebu_probe(struct udevice *dev)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	struct ehci_mvebu_priv *priv = dev_get_priv(dev);
105*4882a593Smuzhiyun 	struct ehci_hccr *hccr;
106*4882a593Smuzhiyun 	struct ehci_hcor *hcor;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	/*
109*4882a593Smuzhiyun 	 * Get the base address for EHCI controller from the device node
110*4882a593Smuzhiyun 	 */
111*4882a593Smuzhiyun 	priv->hcd_base = devfdt_get_addr(dev);
112*4882a593Smuzhiyun 	if (priv->hcd_base == FDT_ADDR_T_NONE) {
113*4882a593Smuzhiyun 		debug("Can't get the EHCI register base address\n");
114*4882a593Smuzhiyun 		return -ENXIO;
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	/*
118*4882a593Smuzhiyun 	 * For SoCs without hlock like Armada3700 we need to program the sbuscfg
119*4882a593Smuzhiyun 	 * reg to guarantee AHB master's burst will not overrun or underrun
120*4882a593Smuzhiyun 	 * the FIFO. Otherwise all USB2 write option will fail.
121*4882a593Smuzhiyun 	 * Also, the address decoder doesn't need to get setup with this
122*4882a593Smuzhiyun 	 * SoC, so don't call usb_brg_adrdec_setup().
123*4882a593Smuzhiyun 	 */
124*4882a593Smuzhiyun 	if (device_is_compatible(dev, "marvell,armada3700-ehci"))
125*4882a593Smuzhiyun 		marvell_ehci_ops.powerup_fixup = marvell_ehci_powerup_fixup;
126*4882a593Smuzhiyun 	else
127*4882a593Smuzhiyun 		usb_brg_adrdec_setup((void *)priv->hcd_base);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	hccr = (struct ehci_hccr *)(priv->hcd_base + 0x100);
130*4882a593Smuzhiyun 	hcor = (struct ehci_hcor *)
131*4882a593Smuzhiyun 		((uintptr_t)hccr + HC_LENGTH(ehci_readl(&hccr->cr_capbase)));
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	debug("ehci-marvell: init hccr %lx and hcor %lx hc_length %ld\n",
134*4882a593Smuzhiyun 	      (uintptr_t)hccr, (uintptr_t)hcor,
135*4882a593Smuzhiyun 	      (uintptr_t)HC_LENGTH(ehci_readl(&hccr->cr_capbase)));
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	return ehci_register(dev, hccr, hcor, &marvell_ehci_ops, 0,
138*4882a593Smuzhiyun 			     USB_INIT_HOST);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun static const struct udevice_id ehci_usb_ids[] = {
142*4882a593Smuzhiyun 	{ .compatible = "marvell,orion-ehci", },
143*4882a593Smuzhiyun 	{ .compatible = "marvell,armada3700-ehci", },
144*4882a593Smuzhiyun 	{ }
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun U_BOOT_DRIVER(ehci_mvebu) = {
148*4882a593Smuzhiyun 	.name	= "ehci_mvebu",
149*4882a593Smuzhiyun 	.id	= UCLASS_USB,
150*4882a593Smuzhiyun 	.of_match = ehci_usb_ids,
151*4882a593Smuzhiyun 	.probe = ehci_mvebu_probe,
152*4882a593Smuzhiyun 	.remove = ehci_deregister,
153*4882a593Smuzhiyun 	.ops	= &ehci_usb_ops,
154*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct usb_platdata),
155*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct ehci_mvebu_priv),
156*4882a593Smuzhiyun 	.flags	= DM_FLAG_ALLOC_PRIV_DMA,
157*4882a593Smuzhiyun };
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #else
160*4882a593Smuzhiyun #define MVUSB_BASE(port)	MVUSB0_BASE
161*4882a593Smuzhiyun 
usb_brg_adrdec_setup(int index)162*4882a593Smuzhiyun static void usb_brg_adrdec_setup(int index)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun 	int i;
165*4882a593Smuzhiyun 	u32 size, base, attrib;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 		/* Enable DRAM bank */
170*4882a593Smuzhiyun 		switch (i) {
171*4882a593Smuzhiyun 		case 0:
172*4882a593Smuzhiyun 			attrib = MVUSB0_CPU_ATTR_DRAM_CS0;
173*4882a593Smuzhiyun 			break;
174*4882a593Smuzhiyun 		case 1:
175*4882a593Smuzhiyun 			attrib = MVUSB0_CPU_ATTR_DRAM_CS1;
176*4882a593Smuzhiyun 			break;
177*4882a593Smuzhiyun 		case 2:
178*4882a593Smuzhiyun 			attrib = MVUSB0_CPU_ATTR_DRAM_CS2;
179*4882a593Smuzhiyun 			break;
180*4882a593Smuzhiyun 		case 3:
181*4882a593Smuzhiyun 			attrib = MVUSB0_CPU_ATTR_DRAM_CS3;
182*4882a593Smuzhiyun 			break;
183*4882a593Smuzhiyun 		default:
184*4882a593Smuzhiyun 			/* invalide bank, disable access */
185*4882a593Smuzhiyun 			attrib = 0;
186*4882a593Smuzhiyun 			break;
187*4882a593Smuzhiyun 		}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 		size = gd->bd->bi_dram[i].size;
190*4882a593Smuzhiyun 		base = gd->bd->bi_dram[i].start;
191*4882a593Smuzhiyun 		if ((size) && (attrib))
192*4882a593Smuzhiyun 			writel(MVCPU_WIN_CTRL_DATA(size, USB_TARGET_DRAM,
193*4882a593Smuzhiyun 						   attrib, MVCPU_WIN_ENABLE),
194*4882a593Smuzhiyun 				MVUSB0_BASE + USB_WINDOW_CTRL(i));
195*4882a593Smuzhiyun 		else
196*4882a593Smuzhiyun 			writel(MVCPU_WIN_DISABLE,
197*4882a593Smuzhiyun 			       MVUSB0_BASE + USB_WINDOW_CTRL(i));
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 		writel(base, MVUSB0_BASE + USB_WINDOW_BASE(i));
200*4882a593Smuzhiyun 	}
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun /*
204*4882a593Smuzhiyun  * Create the appropriate control structures to manage
205*4882a593Smuzhiyun  * a new EHCI host controller.
206*4882a593Smuzhiyun  */
ehci_hcd_init(int index,enum usb_init_type init,struct ehci_hccr ** hccr,struct ehci_hcor ** hcor)207*4882a593Smuzhiyun int ehci_hcd_init(int index, enum usb_init_type init,
208*4882a593Smuzhiyun 		struct ehci_hccr **hccr, struct ehci_hcor **hcor)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	usb_brg_adrdec_setup(index);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	*hccr = (struct ehci_hccr *)(MVUSB_BASE(index) + 0x100);
213*4882a593Smuzhiyun 	*hcor = (struct ehci_hcor *)((uint32_t) *hccr
214*4882a593Smuzhiyun 			+ HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	debug("ehci-marvell: init hccr %x and hcor %x hc_length %d\n",
217*4882a593Smuzhiyun 		(uint32_t)*hccr, (uint32_t)*hcor,
218*4882a593Smuzhiyun 		(uint32_t)HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	return 0;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun  * Destroy the appropriate control structures corresponding
225*4882a593Smuzhiyun  * the the EHCI host controller.
226*4882a593Smuzhiyun  */
ehci_hcd_stop(int index)227*4882a593Smuzhiyun int ehci_hcd_stop(int index)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	return 0;
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun #endif /* CONFIG_IS_ENABLED(DM_USB) */
233