1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * SAMSUNG EXYNOS USB HOST EHCI Controller
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2012 Samsung Electronics Co.Ltd
5*4882a593Smuzhiyun * Vivek Gautam <gautam.vivek@samsung.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <fdtdec.h>
13*4882a593Smuzhiyun #include <linux/libfdt.h>
14*4882a593Smuzhiyun #include <malloc.h>
15*4882a593Smuzhiyun #include <usb.h>
16*4882a593Smuzhiyun #include <asm/arch/cpu.h>
17*4882a593Smuzhiyun #include <asm/arch/ehci.h>
18*4882a593Smuzhiyun #include <asm/arch/system.h>
19*4882a593Smuzhiyun #include <asm/arch/power.h>
20*4882a593Smuzhiyun #include <asm/gpio.h>
21*4882a593Smuzhiyun #include <linux/errno.h>
22*4882a593Smuzhiyun #include <linux/compat.h>
23*4882a593Smuzhiyun #include "ehci.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* Declare global data pointer */
26*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun struct exynos_ehci_platdata {
29*4882a593Smuzhiyun struct usb_platdata usb_plat;
30*4882a593Smuzhiyun fdt_addr_t hcd_base;
31*4882a593Smuzhiyun fdt_addr_t phy_base;
32*4882a593Smuzhiyun struct gpio_desc vbus_gpio;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /**
36*4882a593Smuzhiyun * Contains pointers to register base addresses
37*4882a593Smuzhiyun * for the usb controller.
38*4882a593Smuzhiyun */
39*4882a593Smuzhiyun struct exynos_ehci {
40*4882a593Smuzhiyun struct ehci_ctrl ctrl;
41*4882a593Smuzhiyun struct exynos_usb_phy *usb;
42*4882a593Smuzhiyun struct ehci_hccr *hcd;
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun
ehci_usb_ofdata_to_platdata(struct udevice * dev)45*4882a593Smuzhiyun static int ehci_usb_ofdata_to_platdata(struct udevice *dev)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun struct exynos_ehci_platdata *plat = dev_get_platdata(dev);
48*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
49*4882a593Smuzhiyun unsigned int node;
50*4882a593Smuzhiyun int depth;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /*
53*4882a593Smuzhiyun * Get the base address for XHCI controller from the device node
54*4882a593Smuzhiyun */
55*4882a593Smuzhiyun plat->hcd_base = devfdt_get_addr(dev);
56*4882a593Smuzhiyun if (plat->hcd_base == FDT_ADDR_T_NONE) {
57*4882a593Smuzhiyun debug("Can't get the XHCI register base address\n");
58*4882a593Smuzhiyun return -ENXIO;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun depth = 0;
62*4882a593Smuzhiyun node = fdtdec_next_compatible_subnode(blob, dev_of_offset(dev),
63*4882a593Smuzhiyun COMPAT_SAMSUNG_EXYNOS_USB_PHY, &depth);
64*4882a593Smuzhiyun if (node <= 0) {
65*4882a593Smuzhiyun debug("XHCI: Can't get device node for usb3-phy controller\n");
66*4882a593Smuzhiyun return -ENODEV;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /*
70*4882a593Smuzhiyun * Get the base address for usbphy from the device node
71*4882a593Smuzhiyun */
72*4882a593Smuzhiyun plat->phy_base = fdtdec_get_addr(blob, node, "reg");
73*4882a593Smuzhiyun if (plat->phy_base == FDT_ADDR_T_NONE) {
74*4882a593Smuzhiyun debug("Can't get the usbphy register address\n");
75*4882a593Smuzhiyun return -ENXIO;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* Vbus gpio */
79*4882a593Smuzhiyun gpio_request_by_name(dev, "samsung,vbus-gpio", 0,
80*4882a593Smuzhiyun &plat->vbus_gpio, GPIOD_IS_OUT);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun return 0;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
exynos5_setup_usb_phy(struct exynos_usb_phy * usb)85*4882a593Smuzhiyun static void exynos5_setup_usb_phy(struct exynos_usb_phy *usb)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun u32 hsic_ctrl;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun clrbits_le32(&usb->usbphyctrl0,
90*4882a593Smuzhiyun HOST_CTRL0_FSEL_MASK |
91*4882a593Smuzhiyun HOST_CTRL0_COMMONON_N |
92*4882a593Smuzhiyun /* HOST Phy setting */
93*4882a593Smuzhiyun HOST_CTRL0_PHYSWRST |
94*4882a593Smuzhiyun HOST_CTRL0_PHYSWRSTALL |
95*4882a593Smuzhiyun HOST_CTRL0_SIDDQ |
96*4882a593Smuzhiyun HOST_CTRL0_FORCESUSPEND |
97*4882a593Smuzhiyun HOST_CTRL0_FORCESLEEP);
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun setbits_le32(&usb->usbphyctrl0,
100*4882a593Smuzhiyun /* Setting up the ref freq */
101*4882a593Smuzhiyun (CLK_24MHZ << 16) |
102*4882a593Smuzhiyun /* HOST Phy setting */
103*4882a593Smuzhiyun HOST_CTRL0_LINKSWRST |
104*4882a593Smuzhiyun HOST_CTRL0_UTMISWRST);
105*4882a593Smuzhiyun udelay(10);
106*4882a593Smuzhiyun clrbits_le32(&usb->usbphyctrl0,
107*4882a593Smuzhiyun HOST_CTRL0_LINKSWRST |
108*4882a593Smuzhiyun HOST_CTRL0_UTMISWRST);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* HSIC Phy Setting */
111*4882a593Smuzhiyun hsic_ctrl = (HSIC_CTRL_FORCESUSPEND |
112*4882a593Smuzhiyun HSIC_CTRL_FORCESLEEP |
113*4882a593Smuzhiyun HSIC_CTRL_SIDDQ);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun clrbits_le32(&usb->hsicphyctrl1, hsic_ctrl);
116*4882a593Smuzhiyun clrbits_le32(&usb->hsicphyctrl2, hsic_ctrl);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun hsic_ctrl = (((HSIC_CTRL_REFCLKDIV_12 & HSIC_CTRL_REFCLKDIV_MASK)
119*4882a593Smuzhiyun << HSIC_CTRL_REFCLKDIV_SHIFT)
120*4882a593Smuzhiyun | ((HSIC_CTRL_REFCLKSEL & HSIC_CTRL_REFCLKSEL_MASK)
121*4882a593Smuzhiyun << HSIC_CTRL_REFCLKSEL_SHIFT)
122*4882a593Smuzhiyun | HSIC_CTRL_UTMISWRST);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun setbits_le32(&usb->hsicphyctrl1, hsic_ctrl);
125*4882a593Smuzhiyun setbits_le32(&usb->hsicphyctrl2, hsic_ctrl);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun udelay(10);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun clrbits_le32(&usb->hsicphyctrl1, HSIC_CTRL_PHYSWRST |
130*4882a593Smuzhiyun HSIC_CTRL_UTMISWRST);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun clrbits_le32(&usb->hsicphyctrl2, HSIC_CTRL_PHYSWRST |
133*4882a593Smuzhiyun HSIC_CTRL_UTMISWRST);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun udelay(20);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* EHCI Ctrl setting */
138*4882a593Smuzhiyun setbits_le32(&usb->ehcictrl,
139*4882a593Smuzhiyun EHCICTRL_ENAINCRXALIGN |
140*4882a593Smuzhiyun EHCICTRL_ENAINCR4 |
141*4882a593Smuzhiyun EHCICTRL_ENAINCR8 |
142*4882a593Smuzhiyun EHCICTRL_ENAINCR16);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
exynos4412_setup_usb_phy(struct exynos4412_usb_phy * usb)145*4882a593Smuzhiyun static void exynos4412_setup_usb_phy(struct exynos4412_usb_phy *usb)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun writel(CLK_24MHZ, &usb->usbphyclk);
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun clrbits_le32(&usb->usbphyctrl, (PHYPWR_NORMAL_MASK_HSIC0 |
150*4882a593Smuzhiyun PHYPWR_NORMAL_MASK_HSIC1 | PHYPWR_NORMAL_MASK_PHY1 |
151*4882a593Smuzhiyun PHYPWR_NORMAL_MASK_PHY0));
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun setbits_le32(&usb->usbphyrstcon, (RSTCON_HOSTPHY_SWRST | RSTCON_SWRST));
154*4882a593Smuzhiyun udelay(10);
155*4882a593Smuzhiyun clrbits_le32(&usb->usbphyrstcon, (RSTCON_HOSTPHY_SWRST | RSTCON_SWRST));
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
setup_usb_phy(struct exynos_usb_phy * usb)158*4882a593Smuzhiyun static void setup_usb_phy(struct exynos_usb_phy *usb)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun set_usbhost_mode(USB20_PHY_CFG_HOST_LINK_EN);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun set_usbhost_phy_ctrl(POWER_USB_HOST_PHY_CTRL_EN);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun if (cpu_is_exynos5())
165*4882a593Smuzhiyun exynos5_setup_usb_phy(usb);
166*4882a593Smuzhiyun else if (cpu_is_exynos4())
167*4882a593Smuzhiyun if (proid_is_exynos4412())
168*4882a593Smuzhiyun exynos4412_setup_usb_phy((struct exynos4412_usb_phy *)
169*4882a593Smuzhiyun usb);
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
exynos5_reset_usb_phy(struct exynos_usb_phy * usb)172*4882a593Smuzhiyun static void exynos5_reset_usb_phy(struct exynos_usb_phy *usb)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun u32 hsic_ctrl;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* HOST_PHY reset */
177*4882a593Smuzhiyun setbits_le32(&usb->usbphyctrl0,
178*4882a593Smuzhiyun HOST_CTRL0_PHYSWRST |
179*4882a593Smuzhiyun HOST_CTRL0_PHYSWRSTALL |
180*4882a593Smuzhiyun HOST_CTRL0_SIDDQ |
181*4882a593Smuzhiyun HOST_CTRL0_FORCESUSPEND |
182*4882a593Smuzhiyun HOST_CTRL0_FORCESLEEP);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun /* HSIC Phy reset */
185*4882a593Smuzhiyun hsic_ctrl = (HSIC_CTRL_FORCESUSPEND |
186*4882a593Smuzhiyun HSIC_CTRL_FORCESLEEP |
187*4882a593Smuzhiyun HSIC_CTRL_SIDDQ |
188*4882a593Smuzhiyun HSIC_CTRL_PHYSWRST);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun setbits_le32(&usb->hsicphyctrl1, hsic_ctrl);
191*4882a593Smuzhiyun setbits_le32(&usb->hsicphyctrl2, hsic_ctrl);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
exynos4412_reset_usb_phy(struct exynos4412_usb_phy * usb)194*4882a593Smuzhiyun static void exynos4412_reset_usb_phy(struct exynos4412_usb_phy *usb)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun setbits_le32(&usb->usbphyctrl, (PHYPWR_NORMAL_MASK_HSIC0 |
197*4882a593Smuzhiyun PHYPWR_NORMAL_MASK_HSIC1 | PHYPWR_NORMAL_MASK_PHY1 |
198*4882a593Smuzhiyun PHYPWR_NORMAL_MASK_PHY0));
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* Reset the EHCI host controller. */
reset_usb_phy(struct exynos_usb_phy * usb)202*4882a593Smuzhiyun static void reset_usb_phy(struct exynos_usb_phy *usb)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun if (cpu_is_exynos5())
205*4882a593Smuzhiyun exynos5_reset_usb_phy(usb);
206*4882a593Smuzhiyun else if (cpu_is_exynos4())
207*4882a593Smuzhiyun if (proid_is_exynos4412())
208*4882a593Smuzhiyun exynos4412_reset_usb_phy((struct exynos4412_usb_phy *)
209*4882a593Smuzhiyun usb);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun set_usbhost_phy_ctrl(POWER_USB_HOST_PHY_CTRL_DISABLE);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
ehci_usb_probe(struct udevice * dev)214*4882a593Smuzhiyun static int ehci_usb_probe(struct udevice *dev)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun struct exynos_ehci_platdata *plat = dev_get_platdata(dev);
217*4882a593Smuzhiyun struct exynos_ehci *ctx = dev_get_priv(dev);
218*4882a593Smuzhiyun struct ehci_hcor *hcor;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun ctx->hcd = (struct ehci_hccr *)plat->hcd_base;
221*4882a593Smuzhiyun ctx->usb = (struct exynos_usb_phy *)plat->phy_base;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* setup the Vbus gpio here */
224*4882a593Smuzhiyun if (dm_gpio_is_valid(&plat->vbus_gpio))
225*4882a593Smuzhiyun dm_gpio_set_value(&plat->vbus_gpio, 1);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun setup_usb_phy(ctx->usb);
228*4882a593Smuzhiyun hcor = (struct ehci_hcor *)((uint32_t)ctx->hcd +
229*4882a593Smuzhiyun HC_LENGTH(ehci_readl(&ctx->hcd->cr_capbase)));
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun return ehci_register(dev, ctx->hcd, hcor, NULL, 0, USB_INIT_HOST);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
ehci_usb_remove(struct udevice * dev)234*4882a593Smuzhiyun static int ehci_usb_remove(struct udevice *dev)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun struct exynos_ehci *ctx = dev_get_priv(dev);
237*4882a593Smuzhiyun int ret;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun ret = ehci_deregister(dev);
240*4882a593Smuzhiyun if (ret)
241*4882a593Smuzhiyun return ret;
242*4882a593Smuzhiyun reset_usb_phy(ctx->usb);
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun return 0;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun static const struct udevice_id ehci_usb_ids[] = {
248*4882a593Smuzhiyun { .compatible = "samsung,exynos-ehci" },
249*4882a593Smuzhiyun { }
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun U_BOOT_DRIVER(usb_ehci) = {
253*4882a593Smuzhiyun .name = "ehci_exynos",
254*4882a593Smuzhiyun .id = UCLASS_USB,
255*4882a593Smuzhiyun .of_match = ehci_usb_ids,
256*4882a593Smuzhiyun .ofdata_to_platdata = ehci_usb_ofdata_to_platdata,
257*4882a593Smuzhiyun .probe = ehci_usb_probe,
258*4882a593Smuzhiyun .remove = ehci_usb_remove,
259*4882a593Smuzhiyun .ops = &ehci_usb_ops,
260*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct exynos_ehci),
261*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct exynos_ehci_platdata),
262*4882a593Smuzhiyun .flags = DM_FLAG_ALLOC_PRIV_DMA,
263*4882a593Smuzhiyun };
264