1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2017 Microchip Technology Inc. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <console.h>
8*4882a593Smuzhiyun #include <watchdog.h>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun /* USB Vendor Requests */
11*4882a593Smuzhiyun #define USB_VENDOR_REQUEST_WRITE_REGISTER 0xA0
12*4882a593Smuzhiyun #define USB_VENDOR_REQUEST_READ_REGISTER 0xA1
13*4882a593Smuzhiyun #define USB_VENDOR_REQUEST_GET_STATS 0xA2
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun /* Tx Command A */
16*4882a593Smuzhiyun #define TX_CMD_A_FCS BIT(22)
17*4882a593Smuzhiyun #define TX_CMD_A_LEN_MASK 0x000FFFFF
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Rx Command A */
20*4882a593Smuzhiyun #define RX_CMD_A_RXE BIT(18)
21*4882a593Smuzhiyun #define RX_CMD_A_LEN_MASK 0x00003FFF
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* SCSRs */
24*4882a593Smuzhiyun #define ID_REV 0x00
25*4882a593Smuzhiyun #define ID_REV_CHIP_ID_MASK 0xFFFF0000
26*4882a593Smuzhiyun #define ID_REV_CHIP_ID_7500 0x7500
27*4882a593Smuzhiyun #define ID_REV_CHIP_ID_7800 0x7800
28*4882a593Smuzhiyun #define ID_REV_CHIP_ID_7850 0x7850
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define INT_STS 0x0C
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define HW_CFG 0x010
33*4882a593Smuzhiyun #define HW_CFG_LRST BIT(1)
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define PMT_CTL 0x014
36*4882a593Smuzhiyun #define PMT_CTL_PHY_PWRUP BIT(10)
37*4882a593Smuzhiyun #define PMT_CTL_READY BIT(7)
38*4882a593Smuzhiyun #define PMT_CTL_PHY_RST BIT(4)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define E2P_CMD 0x040
41*4882a593Smuzhiyun #define E2P_CMD_EPC_BUSY BIT(31)
42*4882a593Smuzhiyun #define E2P_CMD_EPC_CMD_READ 0x00000000
43*4882a593Smuzhiyun #define E2P_CMD_EPC_TIMEOUT BIT(10)
44*4882a593Smuzhiyun #define E2P_CMD_EPC_ADDR_MASK 0x000001FF
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define E2P_DATA 0x044
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define RFE_CTL_BCAST_EN BIT(10)
49*4882a593Smuzhiyun #define RFE_CTL_DA_PERFECT BIT(1)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun #define FCT_RX_CTL_EN BIT(31)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define FCT_TX_CTL_EN BIT(31)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define MAC_CR 0x100
56*4882a593Smuzhiyun #define MAC_CR_ADP BIT(13)
57*4882a593Smuzhiyun #define MAC_CR_AUTO_DUPLEX BIT(12)
58*4882a593Smuzhiyun #define MAC_CR_AUTO_SPEED BIT(11)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define MAC_RX 0x104
61*4882a593Smuzhiyun #define MAC_RX_FCS_STRIP BIT(4)
62*4882a593Smuzhiyun #define MAC_RX_RXEN BIT(0)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun #define MAC_TX 0x108
65*4882a593Smuzhiyun #define MAC_TX_TXEN BIT(0)
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define FLOW 0x10C
68*4882a593Smuzhiyun #define FLOW_CR_TX_FCEN BIT(30)
69*4882a593Smuzhiyun #define FLOW_CR_RX_FCEN BIT(29)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #define RX_ADDRH 0x118
72*4882a593Smuzhiyun #define RX_ADDRL 0x11C
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #define MII_ACC 0x120
75*4882a593Smuzhiyun #define MII_ACC_MII_READ 0x00000000
76*4882a593Smuzhiyun #define MII_ACC_MII_WRITE 0x00000002
77*4882a593Smuzhiyun #define MII_ACC_MII_BUSY BIT(0)
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #define MII_DATA 0x124
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define SS_USB_PKT_SIZE 1024
82*4882a593Smuzhiyun #define HS_USB_PKT_SIZE 512
83*4882a593Smuzhiyun #define FS_USB_PKT_SIZE 64
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define MAX_RX_FIFO_SIZE (12 * 1024)
86*4882a593Smuzhiyun #define MAX_TX_FIFO_SIZE (12 * 1024)
87*4882a593Smuzhiyun #define DEFAULT_BULK_IN_DELAY 0x0800
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun #define EEPROM_INDICATOR 0xA5
90*4882a593Smuzhiyun #define EEPROM_MAC_OFFSET 0x01
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* Some extra defines */
93*4882a593Smuzhiyun #define LAN7X_INTERNAL_PHY_ID 1
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define LAN7X_MAC_RX_MAX_SIZE(mtu) \
96*4882a593Smuzhiyun ((mtu) << 16) /* Max frame size */
97*4882a593Smuzhiyun #define LAN7X_MAC_RX_MAX_SIZE_DEFAULT \
98*4882a593Smuzhiyun LAN7X_MAC_RX_MAX_SIZE(ETH_FRAME_LEN + 4 /* VLAN */ + 4 /* CRC */)
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* Timeouts */
101*4882a593Smuzhiyun #define USB_CTRL_SET_TIMEOUT_MS 5000
102*4882a593Smuzhiyun #define USB_CTRL_GET_TIMEOUT_MS 5000
103*4882a593Smuzhiyun #define USB_BULK_SEND_TIMEOUT_MS 5000
104*4882a593Smuzhiyun #define USB_BULK_RECV_TIMEOUT_MS 5000
105*4882a593Smuzhiyun #define TIMEOUT_RESOLUTION_MS 50
106*4882a593Smuzhiyun #define PHY_CONNECT_TIMEOUT_MS 5000
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define RX_URB_SIZE 2048
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* driver private */
111*4882a593Smuzhiyun struct lan7x_private {
112*4882a593Smuzhiyun struct ueth_data ueth;
113*4882a593Smuzhiyun u32 chipid; /* Chip or device ID */
114*4882a593Smuzhiyun struct mii_dev *mdiobus;
115*4882a593Smuzhiyun struct phy_device *phydev;
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun * Lan7x infrastructure commands
120*4882a593Smuzhiyun */
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun int lan7x_write_reg(struct usb_device *udev, u32 index, u32 data);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun int lan7x_read_reg(struct usb_device *udev, u32 index, u32 *data);
125*4882a593Smuzhiyun
lan7x_wait_for_bit(struct usb_device * udev,const char * prefix,const u32 reg,const u32 mask,const bool set,const unsigned int timeout_ms,const bool breakable)126*4882a593Smuzhiyun static inline int lan7x_wait_for_bit(struct usb_device *udev,
127*4882a593Smuzhiyun const char *prefix, const u32 reg,
128*4882a593Smuzhiyun const u32 mask, const bool set,
129*4882a593Smuzhiyun const unsigned int timeout_ms,
130*4882a593Smuzhiyun const bool breakable)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun u32 val;
133*4882a593Smuzhiyun unsigned long start = get_timer(0);
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun while (1) {
136*4882a593Smuzhiyun lan7x_read_reg(udev, reg, &val);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun if (!set)
139*4882a593Smuzhiyun val = ~val;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun if ((val & mask) == mask)
142*4882a593Smuzhiyun return 0;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (get_timer(start) > timeout_ms)
145*4882a593Smuzhiyun break;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (breakable && ctrlc()) {
148*4882a593Smuzhiyun puts("Abort\n");
149*4882a593Smuzhiyun return -EINTR;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun udelay(1);
153*4882a593Smuzhiyun WATCHDOG_RESET();
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun debug("%s: Timeout (reg=0x%x mask=%08x wait_set=%i)\n", prefix, reg,
157*4882a593Smuzhiyun mask, set);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun return -ETIMEDOUT;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun int lan7x_mdio_read(struct usb_device *udev, int phy_id, int idx);
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun void lan7x_mdio_write(struct usb_device *udev, int phy_id, int idx,
165*4882a593Smuzhiyun int regval);
166*4882a593Smuzhiyun
lan7x_mdio_wait_for_bit(struct usb_device * udev,const char * prefix,int phy_id,const u32 reg,const u32 mask,const bool set,const unsigned int timeout_ms,const bool breakable)167*4882a593Smuzhiyun static inline int lan7x_mdio_wait_for_bit(struct usb_device *udev,
168*4882a593Smuzhiyun const char *prefix,
169*4882a593Smuzhiyun int phy_id, const u32 reg,
170*4882a593Smuzhiyun const u32 mask, const bool set,
171*4882a593Smuzhiyun const unsigned int timeout_ms,
172*4882a593Smuzhiyun const bool breakable)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun u32 val;
175*4882a593Smuzhiyun unsigned long start = get_timer(0);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun while (1) {
178*4882a593Smuzhiyun val = lan7x_mdio_read(udev, phy_id, reg);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (!set)
181*4882a593Smuzhiyun val = ~val;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun if ((val & mask) == mask)
184*4882a593Smuzhiyun return 0;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (get_timer(start) > timeout_ms)
187*4882a593Smuzhiyun break;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (breakable && ctrlc()) {
190*4882a593Smuzhiyun puts("Abort\n");
191*4882a593Smuzhiyun return -EINTR;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun udelay(1);
195*4882a593Smuzhiyun WATCHDOG_RESET();
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun debug("%s: Timeout (reg=0x%x mask=%08x wait_set=%i)\n", prefix, reg,
199*4882a593Smuzhiyun mask, set);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun return -ETIMEDOUT;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun int lan7x_phylib_register(struct udevice *udev);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun int lan7x_eth_phylib_connect(struct udevice *udev, struct ueth_data *dev);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun int lan7x_eth_phylib_config_start(struct udevice *udev);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun int lan7x_pmt_phy_reset(struct usb_device *udev,
211*4882a593Smuzhiyun struct ueth_data *dev);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun int lan7x_update_flowcontrol(struct usb_device *udev,
214*4882a593Smuzhiyun struct ueth_data *dev,
215*4882a593Smuzhiyun uint32_t *flow, uint32_t *fct_flow);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun int lan7x_read_eeprom_mac(unsigned char *enetaddr, struct usb_device *udev);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun int lan7x_basic_reset(struct usb_device *udev,
220*4882a593Smuzhiyun struct ueth_data *dev);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun void lan7x_eth_stop(struct udevice *dev);
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun int lan7x_eth_send(struct udevice *dev, void *packet, int length);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun int lan7x_eth_recv(struct udevice *dev, int flags, uchar **packetp);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun int lan7x_free_pkt(struct udevice *dev, uchar *packet, int packet_len);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun int lan7x_eth_remove(struct udevice *dev);
231