xref: /OK3568_Linux_fs/u-boot/drivers/usb/eth/lan78xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2017 Microchip Technology Inc. All rights reserved.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <dm.h>
8*4882a593Smuzhiyun #include <usb.h>
9*4882a593Smuzhiyun #include "usb_ether.h"
10*4882a593Smuzhiyun #include "lan7x.h"
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun /* LAN78xx specific register/bit defines */
13*4882a593Smuzhiyun #define LAN78XX_HW_CFG_LED1_EN		BIT(21) /* Muxed with EEDO */
14*4882a593Smuzhiyun #define LAN78XX_HW_CFG_LED0_EN		BIT(20) /* Muxed with EECLK */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define LAN78XX_USB_CFG0		0x080
17*4882a593Smuzhiyun #define LAN78XX_USB_CFG0_BIR		BIT(6)
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define LAN78XX_BURST_CAP		0x090
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define LAN78XX_BULK_IN_DLY		0x094
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define LAN78XX_RFE_CTL			0x0B0
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define LAN78XX_FCT_RX_CTL		0x0C0
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define LAN78XX_FCT_TX_CTL		0x0C4
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define LAN78XX_FCT_RX_FIFO_END		0x0C8
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define LAN78XX_FCT_TX_FIFO_END		0x0CC
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define LAN78XX_FCT_FLOW		0x0D0
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define LAN78XX_MAF_BASE		0x400
36*4882a593Smuzhiyun #define LAN78XX_MAF_HIX			0x00
37*4882a593Smuzhiyun #define LAN78XX_MAF_LOX			0x04
38*4882a593Smuzhiyun #define LAN78XX_MAF_HI_BEGIN		(LAN78XX_MAF_BASE + LAN78XX_MAF_HIX)
39*4882a593Smuzhiyun #define LAN78XX_MAF_LO_BEGIN		(LAN78XX_MAF_BASE + LAN78XX_MAF_LOX)
40*4882a593Smuzhiyun #define LAN78XX_MAF_HI(index)		(LAN78XX_MAF_BASE + (8 * (index)) + \
41*4882a593Smuzhiyun 					LAN78XX_MAF_HIX)
42*4882a593Smuzhiyun #define LAN78XX_MAF_LO(index)		(LAN78XX_MAF_BASE + (8 * (index)) + \
43*4882a593Smuzhiyun 					LAN78XX_MAF_LOX)
44*4882a593Smuzhiyun #define LAN78XX_MAF_HI_VALID		BIT(31)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* OTP registers */
47*4882a593Smuzhiyun #define LAN78XX_OTP_BASE_ADDR		0x00001000
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #define LAN78XX_OTP_PWR_DN		(LAN78XX_OTP_BASE_ADDR + 4 * 0x00)
50*4882a593Smuzhiyun #define LAN78XX_OTP_PWR_DN_PWRDN_N	BIT(0)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define LAN78XX_OTP_ADDR1		(LAN78XX_OTP_BASE_ADDR + 4 * 0x01)
53*4882a593Smuzhiyun #define LAN78XX_OTP_ADDR1_15_11		0x1F
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define LAN78XX_OTP_ADDR2		(LAN78XX_OTP_BASE_ADDR + 4 * 0x02)
56*4882a593Smuzhiyun #define LAN78XX_OTP_ADDR2_10_3		0xFF
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun #define LAN78XX_OTP_RD_DATA		(LAN78XX_OTP_BASE_ADDR + 4 * 0x06)
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define LAN78XX_OTP_FUNC_CMD		(LAN78XX_OTP_BASE_ADDR + 4 * 0x08)
61*4882a593Smuzhiyun #define LAN78XX_OTP_FUNC_CMD_READ	BIT(0)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define LAN78XX_OTP_CMD_GO		(LAN78XX_OTP_BASE_ADDR + 4 * 0x0A)
64*4882a593Smuzhiyun #define LAN78XX_OTP_CMD_GO_GO		BIT(0)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define LAN78XX_OTP_STATUS		(LAN78XX_OTP_BASE_ADDR + 4 * 0x0C)
67*4882a593Smuzhiyun #define LAN78XX_OTP_STATUS_BUSY		BIT(0)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define LAN78XX_OTP_INDICATOR_1		0xF3
70*4882a593Smuzhiyun #define LAN78XX_OTP_INDICATOR_2		0xF7
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /*
73*4882a593Smuzhiyun  * Lan78xx infrastructure commands
74*4882a593Smuzhiyun  */
lan78xx_read_raw_otp(struct usb_device * udev,u32 offset,u32 length,u8 * data)75*4882a593Smuzhiyun static int lan78xx_read_raw_otp(struct usb_device *udev, u32 offset,
76*4882a593Smuzhiyun 				u32 length, u8 *data)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun 	int i;
79*4882a593Smuzhiyun 	int ret;
80*4882a593Smuzhiyun 	u32 buf;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	ret = lan7x_read_reg(udev, LAN78XX_OTP_PWR_DN, &buf);
83*4882a593Smuzhiyun 	if (ret)
84*4882a593Smuzhiyun 		return ret;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	if (buf & LAN78XX_OTP_PWR_DN_PWRDN_N) {
87*4882a593Smuzhiyun 		/* clear it and wait to be cleared */
88*4882a593Smuzhiyun 		ret = lan7x_write_reg(udev, LAN78XX_OTP_PWR_DN, 0);
89*4882a593Smuzhiyun 		if (ret)
90*4882a593Smuzhiyun 			return ret;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 		ret = lan7x_wait_for_bit(udev, "LAN78XX_OTP_PWR_DN_PWRDN_N",
93*4882a593Smuzhiyun 					 LAN78XX_OTP_PWR_DN,
94*4882a593Smuzhiyun 					 LAN78XX_OTP_PWR_DN_PWRDN_N,
95*4882a593Smuzhiyun 					 false, 1000, 0);
96*4882a593Smuzhiyun 		if (ret)
97*4882a593Smuzhiyun 			return ret;
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	for (i = 0; i < length; i++) {
101*4882a593Smuzhiyun 		ret = lan7x_write_reg(udev, LAN78XX_OTP_ADDR1,
102*4882a593Smuzhiyun 				      ((offset + i) >> 8) &
103*4882a593Smuzhiyun 				      LAN78XX_OTP_ADDR1_15_11);
104*4882a593Smuzhiyun 		if (ret)
105*4882a593Smuzhiyun 			return ret;
106*4882a593Smuzhiyun 		ret = lan7x_write_reg(udev, LAN78XX_OTP_ADDR2,
107*4882a593Smuzhiyun 				      ((offset + i) & LAN78XX_OTP_ADDR2_10_3));
108*4882a593Smuzhiyun 		if (ret)
109*4882a593Smuzhiyun 			return ret;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 		ret = lan7x_write_reg(udev, LAN78XX_OTP_FUNC_CMD,
112*4882a593Smuzhiyun 				      LAN78XX_OTP_FUNC_CMD_READ);
113*4882a593Smuzhiyun 		if (ret)
114*4882a593Smuzhiyun 			return ret;
115*4882a593Smuzhiyun 		ret = lan7x_write_reg(udev, LAN78XX_OTP_CMD_GO,
116*4882a593Smuzhiyun 				      LAN78XX_OTP_CMD_GO_GO);
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 		if (ret)
119*4882a593Smuzhiyun 			return ret;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 		ret = lan7x_wait_for_bit(udev, "LAN78XX_OTP_STATUS_BUSY",
122*4882a593Smuzhiyun 					 LAN78XX_OTP_STATUS,
123*4882a593Smuzhiyun 					 LAN78XX_OTP_STATUS_BUSY,
124*4882a593Smuzhiyun 					 false, 1000, 0);
125*4882a593Smuzhiyun 		if (ret)
126*4882a593Smuzhiyun 			return ret;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 		ret = lan7x_read_reg(udev, LAN78XX_OTP_RD_DATA, &buf);
129*4882a593Smuzhiyun 		if (ret)
130*4882a593Smuzhiyun 			return ret;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 		data[i] = (u8)(buf & 0xFF);
133*4882a593Smuzhiyun 	}
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	return 0;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun 
lan78xx_read_otp(struct usb_device * udev,u32 offset,u32 length,u8 * data)138*4882a593Smuzhiyun static int lan78xx_read_otp(struct usb_device *udev, u32 offset,
139*4882a593Smuzhiyun 			    u32 length, u8 *data)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun 	u8 sig;
142*4882a593Smuzhiyun 	int ret;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	ret = lan78xx_read_raw_otp(udev, 0, 1, &sig);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	if (!ret) {
147*4882a593Smuzhiyun 		if (sig == LAN78XX_OTP_INDICATOR_1)
148*4882a593Smuzhiyun 			offset = offset;
149*4882a593Smuzhiyun 		else if (sig == LAN78XX_OTP_INDICATOR_2)
150*4882a593Smuzhiyun 			offset += 0x100;
151*4882a593Smuzhiyun 		else
152*4882a593Smuzhiyun 			return -EINVAL;
153*4882a593Smuzhiyun 		ret = lan78xx_read_raw_otp(udev, offset, length, data);
154*4882a593Smuzhiyun 		if (ret)
155*4882a593Smuzhiyun 			return ret;
156*4882a593Smuzhiyun 	}
157*4882a593Smuzhiyun 	debug("LAN78x: MAC address from OTP = %pM\n", data);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	return ret;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
lan78xx_read_otp_mac(unsigned char * enetaddr,struct usb_device * udev)162*4882a593Smuzhiyun static int lan78xx_read_otp_mac(unsigned char *enetaddr,
163*4882a593Smuzhiyun 				struct usb_device *udev)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	int ret;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	memset(enetaddr, 0, 6);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	ret = lan78xx_read_otp(udev,
170*4882a593Smuzhiyun 			       EEPROM_MAC_OFFSET,
171*4882a593Smuzhiyun 			       ETH_ALEN,
172*4882a593Smuzhiyun 			       enetaddr);
173*4882a593Smuzhiyun 	if (!ret && is_valid_ethaddr(enetaddr)) {
174*4882a593Smuzhiyun 		/* eeprom values are valid so use them */
175*4882a593Smuzhiyun 		debug("MAC address read from OTP %pM\n", enetaddr);
176*4882a593Smuzhiyun 		return 0;
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 	debug("MAC address read from OTP invalid %pM\n", enetaddr);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	memset(enetaddr, 0, 6);
181*4882a593Smuzhiyun 	return -EINVAL;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
lan78xx_update_flowcontrol(struct usb_device * udev,struct ueth_data * dev)184*4882a593Smuzhiyun static int lan78xx_update_flowcontrol(struct usb_device *udev,
185*4882a593Smuzhiyun 				      struct ueth_data *dev)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	uint32_t flow = 0, fct_flow = 0;
188*4882a593Smuzhiyun 	int ret;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	ret = lan7x_update_flowcontrol(udev, dev, &flow, &fct_flow);
191*4882a593Smuzhiyun 	if (ret)
192*4882a593Smuzhiyun 		return ret;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	ret = lan7x_write_reg(udev, LAN78XX_FCT_FLOW, fct_flow);
195*4882a593Smuzhiyun 	if (ret)
196*4882a593Smuzhiyun 		return ret;
197*4882a593Smuzhiyun 	return lan7x_write_reg(udev, FLOW, flow);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun 
lan78xx_read_mac(unsigned char * enetaddr,struct usb_device * udev,struct lan7x_private * priv)200*4882a593Smuzhiyun static int lan78xx_read_mac(unsigned char *enetaddr,
201*4882a593Smuzhiyun 			    struct usb_device *udev,
202*4882a593Smuzhiyun 			    struct lan7x_private *priv)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	u32 val;
205*4882a593Smuzhiyun 	int ret;
206*4882a593Smuzhiyun 	int saved = 0, done = 0;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/*
209*4882a593Smuzhiyun 	 * Depends on chip, some EEPROM pins are muxed with LED function.
210*4882a593Smuzhiyun 	 * disable & restore LED function to access EEPROM.
211*4882a593Smuzhiyun 	 */
212*4882a593Smuzhiyun 	if ((priv->chipid == ID_REV_CHIP_ID_7800) ||
213*4882a593Smuzhiyun 	    (priv->chipid == ID_REV_CHIP_ID_7850)) {
214*4882a593Smuzhiyun 		ret = lan7x_read_reg(udev, HW_CFG, &val);
215*4882a593Smuzhiyun 		if (ret)
216*4882a593Smuzhiyun 			return ret;
217*4882a593Smuzhiyun 		saved = val;
218*4882a593Smuzhiyun 		val &= ~(LAN78XX_HW_CFG_LED1_EN | LAN78XX_HW_CFG_LED0_EN);
219*4882a593Smuzhiyun 		ret = lan7x_write_reg(udev, HW_CFG, val);
220*4882a593Smuzhiyun 		if (ret)
221*4882a593Smuzhiyun 			goto restore;
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/*
225*4882a593Smuzhiyun 	 * Refer to the doc/README.enetaddr and doc/README.usb for
226*4882a593Smuzhiyun 	 * the U-Boot MAC address policy
227*4882a593Smuzhiyun 	 */
228*4882a593Smuzhiyun 	/* try reading mac address from EEPROM, then from OTP */
229*4882a593Smuzhiyun 	ret = lan7x_read_eeprom_mac(enetaddr, udev);
230*4882a593Smuzhiyun 	if (!ret)
231*4882a593Smuzhiyun 		done = 1;
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun restore:
234*4882a593Smuzhiyun 	if ((priv->chipid == ID_REV_CHIP_ID_7800) ||
235*4882a593Smuzhiyun 	    (priv->chipid == ID_REV_CHIP_ID_7850)) {
236*4882a593Smuzhiyun 		ret = lan7x_write_reg(udev, HW_CFG, saved);
237*4882a593Smuzhiyun 		if (ret)
238*4882a593Smuzhiyun 			return ret;
239*4882a593Smuzhiyun 	}
240*4882a593Smuzhiyun 	/* if the EEPROM mac address is good, then exit */
241*4882a593Smuzhiyun 	if (done)
242*4882a593Smuzhiyun 		return 0;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* try reading mac address from OTP if the device is LAN78xx */
245*4882a593Smuzhiyun 	return lan78xx_read_otp_mac(enetaddr, udev);
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
lan78xx_set_receive_filter(struct usb_device * udev)248*4882a593Smuzhiyun static int lan78xx_set_receive_filter(struct usb_device *udev)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	/* No multicast in u-boot for now */
251*4882a593Smuzhiyun 	return lan7x_write_reg(udev, LAN78XX_RFE_CTL,
252*4882a593Smuzhiyun 			       RFE_CTL_BCAST_EN | RFE_CTL_DA_PERFECT);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /* starts the TX path */
lan78xx_start_tx_path(struct usb_device * udev)256*4882a593Smuzhiyun static void lan78xx_start_tx_path(struct usb_device *udev)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	/* Enable Tx at MAC */
259*4882a593Smuzhiyun 	lan7x_write_reg(udev, MAC_TX, MAC_TX_TXEN);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	/* Enable Tx at SCSRs */
262*4882a593Smuzhiyun 	lan7x_write_reg(udev, LAN78XX_FCT_TX_CTL, FCT_TX_CTL_EN);
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /* Starts the Receive path */
lan78xx_start_rx_path(struct usb_device * udev)266*4882a593Smuzhiyun static void lan78xx_start_rx_path(struct usb_device *udev)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	/* Enable Rx at MAC */
269*4882a593Smuzhiyun 	lan7x_write_reg(udev, MAC_RX,
270*4882a593Smuzhiyun 			LAN7X_MAC_RX_MAX_SIZE_DEFAULT |
271*4882a593Smuzhiyun 			MAC_RX_FCS_STRIP | MAC_RX_RXEN);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	/* Enable Rx at SCSRs */
274*4882a593Smuzhiyun 	lan7x_write_reg(udev, LAN78XX_FCT_RX_CTL, FCT_RX_CTL_EN);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
lan78xx_basic_reset(struct usb_device * udev,struct ueth_data * dev,struct lan7x_private * priv)277*4882a593Smuzhiyun static int lan78xx_basic_reset(struct usb_device *udev,
278*4882a593Smuzhiyun 			       struct ueth_data *dev,
279*4882a593Smuzhiyun 			       struct lan7x_private *priv)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	int ret;
282*4882a593Smuzhiyun 	u32 val;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	ret = lan7x_basic_reset(udev, dev);
285*4882a593Smuzhiyun 	if (ret)
286*4882a593Smuzhiyun 		return ret;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	/* Keep the chip ID */
289*4882a593Smuzhiyun 	ret = lan7x_read_reg(udev, ID_REV, &val);
290*4882a593Smuzhiyun 	if (ret)
291*4882a593Smuzhiyun 		return ret;
292*4882a593Smuzhiyun 	debug("LAN78xx ID_REV = 0x%08x\n", val);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	priv->chipid = (val & ID_REV_CHIP_ID_MASK) >> 16;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* Respond to the IN token with a NAK */
297*4882a593Smuzhiyun 	ret = lan7x_read_reg(udev, LAN78XX_USB_CFG0, &val);
298*4882a593Smuzhiyun 	if (ret)
299*4882a593Smuzhiyun 		return ret;
300*4882a593Smuzhiyun 	val &= ~LAN78XX_USB_CFG0_BIR;
301*4882a593Smuzhiyun 	return lan7x_write_reg(udev, LAN78XX_USB_CFG0, val);
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
lan78xx_write_hwaddr(struct udevice * dev)304*4882a593Smuzhiyun int lan78xx_write_hwaddr(struct udevice *dev)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct usb_device *udev = dev_get_parent_priv(dev);
307*4882a593Smuzhiyun 	struct eth_pdata *pdata = dev_get_platdata(dev);
308*4882a593Smuzhiyun 	unsigned char *enetaddr = pdata->enetaddr;
309*4882a593Smuzhiyun 	u32 addr_lo = get_unaligned_le32(&enetaddr[0]);
310*4882a593Smuzhiyun 	u32 addr_hi = (u32)get_unaligned_le16(&enetaddr[4]);
311*4882a593Smuzhiyun 	int ret;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/* set hardware address */
314*4882a593Smuzhiyun 	ret = lan7x_write_reg(udev, RX_ADDRL, addr_lo);
315*4882a593Smuzhiyun 	if (ret)
316*4882a593Smuzhiyun 		return ret;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	ret = lan7x_write_reg(udev, RX_ADDRH, addr_hi);
319*4882a593Smuzhiyun 	if (ret)
320*4882a593Smuzhiyun 		return ret;
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	ret = lan7x_write_reg(udev, LAN78XX_MAF_LO(0), addr_lo);
323*4882a593Smuzhiyun 	if (ret)
324*4882a593Smuzhiyun 		return ret;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	ret = lan7x_write_reg(udev, LAN78XX_MAF_HI(0),
327*4882a593Smuzhiyun 			      addr_hi | LAN78XX_MAF_HI_VALID);
328*4882a593Smuzhiyun 	if (ret)
329*4882a593Smuzhiyun 		return ret;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	debug("MAC addr %pM written\n", enetaddr);
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
lan78xx_eth_start(struct udevice * dev)336*4882a593Smuzhiyun static int lan78xx_eth_start(struct udevice *dev)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	struct usb_device *udev = dev_get_parent_priv(dev);
339*4882a593Smuzhiyun 	struct lan7x_private *priv = dev_get_priv(dev);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	int ret;
342*4882a593Smuzhiyun 	u32 write_buf;
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun 	/* Reset and read Mac addr were done in probe() */
345*4882a593Smuzhiyun 	ret = lan78xx_write_hwaddr(dev);
346*4882a593Smuzhiyun 	if (ret)
347*4882a593Smuzhiyun 		return ret;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	ret = lan7x_write_reg(udev, LAN78XX_BURST_CAP, 0);
350*4882a593Smuzhiyun 	if (ret)
351*4882a593Smuzhiyun 		return ret;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	ret = lan7x_write_reg(udev, LAN78XX_BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
354*4882a593Smuzhiyun 	if (ret)
355*4882a593Smuzhiyun 		return ret;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	ret = lan7x_write_reg(udev, INT_STS, 0xFFFFFFFF);
358*4882a593Smuzhiyun 	if (ret)
359*4882a593Smuzhiyun 		return ret;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	/* set FIFO sizes */
362*4882a593Smuzhiyun 	ret = lan7x_write_reg(udev, LAN78XX_FCT_RX_FIFO_END,
363*4882a593Smuzhiyun 			      (MAX_RX_FIFO_SIZE - 512) / 512);
364*4882a593Smuzhiyun 	if (ret)
365*4882a593Smuzhiyun 		return ret;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	ret = lan7x_write_reg(udev, LAN78XX_FCT_TX_FIFO_END,
368*4882a593Smuzhiyun 			      (MAX_TX_FIFO_SIZE - 512) / 512);
369*4882a593Smuzhiyun 	if (ret)
370*4882a593Smuzhiyun 		return ret;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/* Init Tx */
373*4882a593Smuzhiyun 	ret = lan7x_write_reg(udev, FLOW, 0);
374*4882a593Smuzhiyun 	if (ret)
375*4882a593Smuzhiyun 		return ret;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	/* Init Rx. Set Vlan, keep default for VLAN on 78xx */
378*4882a593Smuzhiyun 	ret = lan78xx_set_receive_filter(udev);
379*4882a593Smuzhiyun 	if (ret)
380*4882a593Smuzhiyun 		return ret;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/* Init PHY, autonego, and link */
383*4882a593Smuzhiyun 	ret = lan7x_eth_phylib_connect(dev, &priv->ueth);
384*4882a593Smuzhiyun 	if (ret)
385*4882a593Smuzhiyun 		return ret;
386*4882a593Smuzhiyun 	ret = lan7x_eth_phylib_config_start(dev);
387*4882a593Smuzhiyun 	if (ret)
388*4882a593Smuzhiyun 		return ret;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	/*
391*4882a593Smuzhiyun 	 * MAC_CR has to be set after PHY init.
392*4882a593Smuzhiyun 	 * MAC will auto detect the PHY speed.
393*4882a593Smuzhiyun 	 */
394*4882a593Smuzhiyun 	ret = lan7x_read_reg(udev, MAC_CR, &write_buf);
395*4882a593Smuzhiyun 	if (ret)
396*4882a593Smuzhiyun 		return ret;
397*4882a593Smuzhiyun 	write_buf |= MAC_CR_AUTO_DUPLEX | MAC_CR_AUTO_SPEED | MAC_CR_ADP;
398*4882a593Smuzhiyun 	ret = lan7x_write_reg(udev, MAC_CR, write_buf);
399*4882a593Smuzhiyun 	if (ret)
400*4882a593Smuzhiyun 		return ret;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	lan78xx_start_tx_path(udev);
403*4882a593Smuzhiyun 	lan78xx_start_rx_path(udev);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	return lan78xx_update_flowcontrol(udev, &priv->ueth);
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
lan78xx_read_rom_hwaddr(struct udevice * dev)408*4882a593Smuzhiyun int lan78xx_read_rom_hwaddr(struct udevice *dev)
409*4882a593Smuzhiyun {
410*4882a593Smuzhiyun 	struct usb_device *udev = dev_get_parent_priv(dev);
411*4882a593Smuzhiyun 	struct eth_pdata *pdata = dev_get_platdata(dev);
412*4882a593Smuzhiyun 	struct lan7x_private *priv = dev_get_priv(dev);
413*4882a593Smuzhiyun 	int ret;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	ret = lan78xx_read_mac(pdata->enetaddr, udev, priv);
416*4882a593Smuzhiyun 	if (ret)
417*4882a593Smuzhiyun 		memset(pdata->enetaddr, 0, 6);
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun 	return 0;
420*4882a593Smuzhiyun }
421*4882a593Smuzhiyun 
lan78xx_eth_probe(struct udevice * dev)422*4882a593Smuzhiyun static int lan78xx_eth_probe(struct udevice *dev)
423*4882a593Smuzhiyun {
424*4882a593Smuzhiyun 	struct usb_device *udev = dev_get_parent_priv(dev);
425*4882a593Smuzhiyun 	struct lan7x_private *priv = dev_get_priv(dev);
426*4882a593Smuzhiyun 	struct ueth_data *ueth = &priv->ueth;
427*4882a593Smuzhiyun 	struct eth_pdata *pdata = dev_get_platdata(dev);
428*4882a593Smuzhiyun 	int ret;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/* Do a reset in order to get the MAC address from HW */
431*4882a593Smuzhiyun 	if (lan78xx_basic_reset(udev, ueth, priv))
432*4882a593Smuzhiyun 		return 0;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	/* Get the MAC address */
435*4882a593Smuzhiyun 	/*
436*4882a593Smuzhiyun 	 * We must set the eth->enetaddr from HW because the upper layer
437*4882a593Smuzhiyun 	 * will force to use the environmental var (usbethaddr) or random if
438*4882a593Smuzhiyun 	 * there is no valid MAC address in eth->enetaddr.
439*4882a593Smuzhiyun 	 */
440*4882a593Smuzhiyun 	lan78xx_read_mac(pdata->enetaddr, udev, priv);
441*4882a593Smuzhiyun 	/* Do not return 0 for not finding MAC addr in HW */
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	ret = usb_ether_register(dev, ueth, RX_URB_SIZE);
444*4882a593Smuzhiyun 	if (ret)
445*4882a593Smuzhiyun 		return ret;
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	/* Register phylib */
448*4882a593Smuzhiyun 	return lan7x_phylib_register(dev);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
451*4882a593Smuzhiyun static const struct eth_ops lan78xx_eth_ops = {
452*4882a593Smuzhiyun 	.start	= lan78xx_eth_start,
453*4882a593Smuzhiyun 	.send	= lan7x_eth_send,
454*4882a593Smuzhiyun 	.recv	= lan7x_eth_recv,
455*4882a593Smuzhiyun 	.free_pkt = lan7x_free_pkt,
456*4882a593Smuzhiyun 	.stop	= lan7x_eth_stop,
457*4882a593Smuzhiyun 	.write_hwaddr = lan78xx_write_hwaddr,
458*4882a593Smuzhiyun 	.read_rom_hwaddr = lan78xx_read_rom_hwaddr,
459*4882a593Smuzhiyun };
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun U_BOOT_DRIVER(lan78xx_eth) = {
462*4882a593Smuzhiyun 	.name	= "lan78xx_eth",
463*4882a593Smuzhiyun 	.id	= UCLASS_ETH,
464*4882a593Smuzhiyun 	.probe	= lan78xx_eth_probe,
465*4882a593Smuzhiyun 	.remove	= lan7x_eth_remove,
466*4882a593Smuzhiyun 	.ops	= &lan78xx_eth_ops,
467*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct lan7x_private),
468*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
469*4882a593Smuzhiyun };
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun static const struct usb_device_id lan78xx_eth_id_table[] = {
472*4882a593Smuzhiyun 	{ USB_DEVICE(0x0424, 0x7800) },	/* LAN7800 USB Ethernet */
473*4882a593Smuzhiyun 	{ USB_DEVICE(0x0424, 0x7850) },	/* LAN7850 USB Ethernet */
474*4882a593Smuzhiyun 	{ }		/* Terminating entry */
475*4882a593Smuzhiyun };
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun U_BOOT_USB_DEVICE(lan78xx_eth, lan78xx_eth_id_table);
478