1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2017 Microchip Technology Inc. All rights reserved.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <dm.h>
8*4882a593Smuzhiyun #include <usb.h>
9*4882a593Smuzhiyun #include <linux/mii.h>
10*4882a593Smuzhiyun #include "usb_ether.h"
11*4882a593Smuzhiyun #include "lan7x.h"
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /* LAN75xx specific register/bit defines */
14*4882a593Smuzhiyun #define LAN75XX_HW_CFG_BIR BIT(7)
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #define LAN75XX_BURST_CAP 0x034
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun #define LAN75XX_BULK_IN_DLY 0x03C
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define LAN75XX_RFE_CTL 0x060
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define LAN75XX_FCT_RX_CTL 0x090
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define LAN75XX_FCT_TX_CTL 0x094
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define LAN75XX_FCT_RX_FIFO_END 0x098
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define LAN75XX_FCT_TX_FIFO_END 0x09C
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define LAN75XX_FCT_FLOW 0x0A0
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* MAC ADDRESS PERFECT FILTER For LAN75xx */
33*4882a593Smuzhiyun #define LAN75XX_ADDR_FILTX 0x300
34*4882a593Smuzhiyun #define LAN75XX_ADDR_FILTX_FB_VALID BIT(31)
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun * Lan75xx infrastructure commands
38*4882a593Smuzhiyun */
lan75xx_phy_gig_workaround(struct usb_device * udev,struct ueth_data * dev)39*4882a593Smuzhiyun static int lan75xx_phy_gig_workaround(struct usb_device *udev,
40*4882a593Smuzhiyun struct ueth_data *dev)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun int ret = 0;
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun /* Only internal phy */
45*4882a593Smuzhiyun /* Set the phy in Gig loopback */
46*4882a593Smuzhiyun lan7x_mdio_write(udev, dev->phy_id, MII_BMCR,
47*4882a593Smuzhiyun (BMCR_LOOPBACK | BMCR_SPEED1000));
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /* Wait for the link up */
50*4882a593Smuzhiyun ret = lan7x_mdio_wait_for_bit(udev, "BMSR_LSTATUS",
51*4882a593Smuzhiyun dev->phy_id, MII_BMSR, BMSR_LSTATUS,
52*4882a593Smuzhiyun true, PHY_CONNECT_TIMEOUT_MS, 1);
53*4882a593Smuzhiyun if (ret)
54*4882a593Smuzhiyun return ret;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* phy reset */
57*4882a593Smuzhiyun return lan7x_pmt_phy_reset(udev, dev);
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
lan75xx_update_flowcontrol(struct usb_device * udev,struct ueth_data * dev)60*4882a593Smuzhiyun static int lan75xx_update_flowcontrol(struct usb_device *udev,
61*4882a593Smuzhiyun struct ueth_data *dev)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun uint32_t flow = 0, fct_flow = 0;
64*4882a593Smuzhiyun int ret;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun ret = lan7x_update_flowcontrol(udev, dev, &flow, &fct_flow);
67*4882a593Smuzhiyun if (ret)
68*4882a593Smuzhiyun return ret;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun ret = lan7x_write_reg(udev, LAN75XX_FCT_FLOW, fct_flow);
71*4882a593Smuzhiyun if (ret)
72*4882a593Smuzhiyun return ret;
73*4882a593Smuzhiyun return lan7x_write_reg(udev, FLOW, flow);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
lan75xx_set_receive_filter(struct usb_device * udev)76*4882a593Smuzhiyun static int lan75xx_set_receive_filter(struct usb_device *udev)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun /* No multicast in u-boot */
79*4882a593Smuzhiyun return lan7x_write_reg(udev, LAN75XX_RFE_CTL,
80*4882a593Smuzhiyun RFE_CTL_BCAST_EN | RFE_CTL_DA_PERFECT);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* starts the TX path */
lan75xx_start_tx_path(struct usb_device * udev)84*4882a593Smuzhiyun static void lan75xx_start_tx_path(struct usb_device *udev)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun /* Enable Tx at MAC */
87*4882a593Smuzhiyun lan7x_write_reg(udev, MAC_TX, MAC_TX_TXEN);
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Enable Tx at SCSRs */
90*4882a593Smuzhiyun lan7x_write_reg(udev, LAN75XX_FCT_TX_CTL, FCT_TX_CTL_EN);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Starts the Receive path */
lan75xx_start_rx_path(struct usb_device * udev)94*4882a593Smuzhiyun static void lan75xx_start_rx_path(struct usb_device *udev)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun /* Enable Rx at MAC */
97*4882a593Smuzhiyun lan7x_write_reg(udev, MAC_RX,
98*4882a593Smuzhiyun LAN7X_MAC_RX_MAX_SIZE_DEFAULT |
99*4882a593Smuzhiyun MAC_RX_FCS_STRIP | MAC_RX_RXEN);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* Enable Rx at SCSRs */
102*4882a593Smuzhiyun lan7x_write_reg(udev, LAN75XX_FCT_RX_CTL, FCT_RX_CTL_EN);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
lan75xx_basic_reset(struct usb_device * udev,struct ueth_data * dev,struct lan7x_private * priv)105*4882a593Smuzhiyun static int lan75xx_basic_reset(struct usb_device *udev,
106*4882a593Smuzhiyun struct ueth_data *dev,
107*4882a593Smuzhiyun struct lan7x_private *priv)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun int ret;
110*4882a593Smuzhiyun u32 val;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun ret = lan7x_basic_reset(udev, dev);
113*4882a593Smuzhiyun if (ret)
114*4882a593Smuzhiyun return ret;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* Keep the chip ID */
117*4882a593Smuzhiyun ret = lan7x_read_reg(udev, ID_REV, &val);
118*4882a593Smuzhiyun if (ret)
119*4882a593Smuzhiyun return ret;
120*4882a593Smuzhiyun debug("LAN75xx ID_REV = 0x%08x\n", val);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun priv->chipid = (val & ID_REV_CHIP_ID_MASK) >> 16;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* Respond to the IN token with a NAK */
125*4882a593Smuzhiyun ret = lan7x_read_reg(udev, HW_CFG, &val);
126*4882a593Smuzhiyun if (ret)
127*4882a593Smuzhiyun return ret;
128*4882a593Smuzhiyun val |= LAN75XX_HW_CFG_BIR;
129*4882a593Smuzhiyun return lan7x_write_reg(udev, HW_CFG, val);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
lan75xx_write_hwaddr(struct udevice * dev)132*4882a593Smuzhiyun int lan75xx_write_hwaddr(struct udevice *dev)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct usb_device *udev = dev_get_parent_priv(dev);
135*4882a593Smuzhiyun struct eth_pdata *pdata = dev_get_platdata(dev);
136*4882a593Smuzhiyun unsigned char *enetaddr = pdata->enetaddr;
137*4882a593Smuzhiyun u32 addr_lo = get_unaligned_le32(&enetaddr[0]);
138*4882a593Smuzhiyun u32 addr_hi = (u32)get_unaligned_le16(&enetaddr[4]);
139*4882a593Smuzhiyun int ret;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* set hardware address */
142*4882a593Smuzhiyun ret = lan7x_write_reg(udev, RX_ADDRL, addr_lo);
143*4882a593Smuzhiyun if (ret)
144*4882a593Smuzhiyun return ret;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun ret = lan7x_write_reg(udev, RX_ADDRH, addr_hi);
147*4882a593Smuzhiyun if (ret)
148*4882a593Smuzhiyun return ret;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun ret = lan7x_write_reg(udev, LAN75XX_ADDR_FILTX + 4, addr_lo);
151*4882a593Smuzhiyun if (ret)
152*4882a593Smuzhiyun return ret;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun addr_hi |= LAN75XX_ADDR_FILTX_FB_VALID;
155*4882a593Smuzhiyun ret = lan7x_write_reg(udev, LAN75XX_ADDR_FILTX, addr_hi);
156*4882a593Smuzhiyun if (ret)
157*4882a593Smuzhiyun return ret;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun debug("MAC addr %pM written\n", enetaddr);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
lan75xx_eth_start(struct udevice * dev)164*4882a593Smuzhiyun static int lan75xx_eth_start(struct udevice *dev)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun struct usb_device *udev = dev_get_parent_priv(dev);
167*4882a593Smuzhiyun struct lan7x_private *priv = dev_get_priv(dev);
168*4882a593Smuzhiyun struct ueth_data *ueth = &priv->ueth;
169*4882a593Smuzhiyun int ret;
170*4882a593Smuzhiyun u32 write_buf;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* Reset and read Mac addr were done in probe() */
173*4882a593Smuzhiyun ret = lan75xx_write_hwaddr(dev);
174*4882a593Smuzhiyun if (ret)
175*4882a593Smuzhiyun return ret;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun ret = lan7x_write_reg(udev, INT_STS, 0xFFFFFFFF);
178*4882a593Smuzhiyun if (ret)
179*4882a593Smuzhiyun return ret;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun ret = lan7x_write_reg(udev, LAN75XX_BURST_CAP, 0);
182*4882a593Smuzhiyun if (ret)
183*4882a593Smuzhiyun return ret;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun ret = lan7x_write_reg(udev, LAN75XX_BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
186*4882a593Smuzhiyun if (ret)
187*4882a593Smuzhiyun return ret;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* set FIFO sizes */
190*4882a593Smuzhiyun write_buf = (MAX_RX_FIFO_SIZE - 512) / 512;
191*4882a593Smuzhiyun ret = lan7x_write_reg(udev, LAN75XX_FCT_RX_FIFO_END, write_buf);
192*4882a593Smuzhiyun if (ret)
193*4882a593Smuzhiyun return ret;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun write_buf = (MAX_TX_FIFO_SIZE - 512) / 512;
196*4882a593Smuzhiyun ret = lan7x_write_reg(udev, LAN75XX_FCT_TX_FIFO_END, write_buf);
197*4882a593Smuzhiyun if (ret)
198*4882a593Smuzhiyun return ret;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Init Tx */
201*4882a593Smuzhiyun ret = lan7x_write_reg(udev, FLOW, 0);
202*4882a593Smuzhiyun if (ret)
203*4882a593Smuzhiyun return ret;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /* Init Rx. Set Vlan, keep default for VLAN on 75xx */
206*4882a593Smuzhiyun ret = lan75xx_set_receive_filter(udev);
207*4882a593Smuzhiyun if (ret)
208*4882a593Smuzhiyun return ret;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* phy workaround for gig link */
211*4882a593Smuzhiyun ret = lan75xx_phy_gig_workaround(udev, ueth);
212*4882a593Smuzhiyun if (ret)
213*4882a593Smuzhiyun return ret;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun /* Init PHY, autonego, and link */
216*4882a593Smuzhiyun ret = lan7x_eth_phylib_connect(dev, &priv->ueth);
217*4882a593Smuzhiyun if (ret)
218*4882a593Smuzhiyun return ret;
219*4882a593Smuzhiyun ret = lan7x_eth_phylib_config_start(dev);
220*4882a593Smuzhiyun if (ret)
221*4882a593Smuzhiyun return ret;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /*
224*4882a593Smuzhiyun * MAC_CR has to be set after PHY init.
225*4882a593Smuzhiyun * MAC will auto detect the PHY speed.
226*4882a593Smuzhiyun */
227*4882a593Smuzhiyun ret = lan7x_read_reg(udev, MAC_CR, &write_buf);
228*4882a593Smuzhiyun if (ret)
229*4882a593Smuzhiyun return ret;
230*4882a593Smuzhiyun write_buf |= MAC_CR_AUTO_DUPLEX | MAC_CR_AUTO_SPEED | MAC_CR_ADP;
231*4882a593Smuzhiyun ret = lan7x_write_reg(udev, MAC_CR, write_buf);
232*4882a593Smuzhiyun if (ret)
233*4882a593Smuzhiyun return ret;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun lan75xx_start_tx_path(udev);
236*4882a593Smuzhiyun lan75xx_start_rx_path(udev);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun return lan75xx_update_flowcontrol(udev, ueth);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
lan75xx_read_rom_hwaddr(struct udevice * dev)241*4882a593Smuzhiyun int lan75xx_read_rom_hwaddr(struct udevice *dev)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun struct usb_device *udev = dev_get_parent_priv(dev);
244*4882a593Smuzhiyun struct eth_pdata *pdata = dev_get_platdata(dev);
245*4882a593Smuzhiyun int ret;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun * Refer to the doc/README.enetaddr and doc/README.usb for
249*4882a593Smuzhiyun * the U-Boot MAC address policy
250*4882a593Smuzhiyun */
251*4882a593Smuzhiyun ret = lan7x_read_eeprom_mac(pdata->enetaddr, udev);
252*4882a593Smuzhiyun if (ret)
253*4882a593Smuzhiyun memset(pdata->enetaddr, 0, 6);
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun return 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
lan75xx_eth_probe(struct udevice * dev)258*4882a593Smuzhiyun static int lan75xx_eth_probe(struct udevice *dev)
259*4882a593Smuzhiyun {
260*4882a593Smuzhiyun struct usb_device *udev = dev_get_parent_priv(dev);
261*4882a593Smuzhiyun struct lan7x_private *priv = dev_get_priv(dev);
262*4882a593Smuzhiyun struct ueth_data *ueth = &priv->ueth;
263*4882a593Smuzhiyun struct eth_pdata *pdata = dev_get_platdata(dev);
264*4882a593Smuzhiyun int ret;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun /* Do a reset in order to get the MAC address from HW */
267*4882a593Smuzhiyun if (lan75xx_basic_reset(udev, ueth, priv))
268*4882a593Smuzhiyun return 0;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* Get the MAC address */
271*4882a593Smuzhiyun /*
272*4882a593Smuzhiyun * We must set the eth->enetaddr from HW because the upper layer
273*4882a593Smuzhiyun * will force to use the environmental var (usbethaddr) or random if
274*4882a593Smuzhiyun * there is no valid MAC address in eth->enetaddr.
275*4882a593Smuzhiyun *
276*4882a593Smuzhiyun * Refer to the doc/README.enetaddr and doc/README.usb for
277*4882a593Smuzhiyun * the U-Boot MAC address policy
278*4882a593Smuzhiyun */
279*4882a593Smuzhiyun lan7x_read_eeprom_mac(pdata->enetaddr, udev);
280*4882a593Smuzhiyun /* Do not return 0 for not finding MAC addr in HW */
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun ret = usb_ether_register(dev, ueth, RX_URB_SIZE);
283*4882a593Smuzhiyun if (ret)
284*4882a593Smuzhiyun return ret;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Register phylib */
287*4882a593Smuzhiyun return lan7x_phylib_register(dev);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun static const struct eth_ops lan75xx_eth_ops = {
291*4882a593Smuzhiyun .start = lan75xx_eth_start,
292*4882a593Smuzhiyun .send = lan7x_eth_send,
293*4882a593Smuzhiyun .recv = lan7x_eth_recv,
294*4882a593Smuzhiyun .free_pkt = lan7x_free_pkt,
295*4882a593Smuzhiyun .stop = lan7x_eth_stop,
296*4882a593Smuzhiyun .write_hwaddr = lan75xx_write_hwaddr,
297*4882a593Smuzhiyun .read_rom_hwaddr = lan75xx_read_rom_hwaddr,
298*4882a593Smuzhiyun };
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun U_BOOT_DRIVER(lan75xx_eth) = {
301*4882a593Smuzhiyun .name = "lan75xx_eth",
302*4882a593Smuzhiyun .id = UCLASS_ETH,
303*4882a593Smuzhiyun .probe = lan75xx_eth_probe,
304*4882a593Smuzhiyun .remove = lan7x_eth_remove,
305*4882a593Smuzhiyun .ops = &lan75xx_eth_ops,
306*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct lan7x_private),
307*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct eth_pdata),
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun static const struct usb_device_id lan75xx_eth_id_table[] = {
311*4882a593Smuzhiyun { USB_DEVICE(0x0424, 0x7500) }, /* LAN7500 USB Ethernet */
312*4882a593Smuzhiyun { } /* Terminating entry */
313*4882a593Smuzhiyun };
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun U_BOOT_USB_DEVICE(lan75xx_eth, lan75xx_eth_id_table);
316