xref: /OK3568_Linux_fs/u-boot/drivers/usb/eth/asix.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2011 The Chromium OS Authors.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Patched for AX88772B by Antmicro Ltd <www.antmicro.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <usb.h>
12*4882a593Smuzhiyun #include <malloc.h>
13*4882a593Smuzhiyun #include <memalign.h>
14*4882a593Smuzhiyun #include <linux/mii.h>
15*4882a593Smuzhiyun #include "usb_ether.h"
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* ASIX AX8817X based USB 2.0 Ethernet Devices */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define AX_CMD_SET_SW_MII		0x06
20*4882a593Smuzhiyun #define AX_CMD_READ_MII_REG		0x07
21*4882a593Smuzhiyun #define AX_CMD_WRITE_MII_REG		0x08
22*4882a593Smuzhiyun #define AX_CMD_SET_HW_MII		0x0a
23*4882a593Smuzhiyun #define AX_CMD_READ_EEPROM		0x0b
24*4882a593Smuzhiyun #define AX_CMD_READ_RX_CTL		0x0f
25*4882a593Smuzhiyun #define AX_CMD_WRITE_RX_CTL		0x10
26*4882a593Smuzhiyun #define AX_CMD_WRITE_IPG0		0x12
27*4882a593Smuzhiyun #define AX_CMD_READ_NODE_ID		0x13
28*4882a593Smuzhiyun #define AX_CMD_WRITE_NODE_ID	0x14
29*4882a593Smuzhiyun #define AX_CMD_READ_PHY_ID		0x19
30*4882a593Smuzhiyun #define AX_CMD_WRITE_MEDIUM_MODE	0x1b
31*4882a593Smuzhiyun #define AX_CMD_WRITE_GPIOS		0x1f
32*4882a593Smuzhiyun #define AX_CMD_SW_RESET			0x20
33*4882a593Smuzhiyun #define AX_CMD_SW_PHY_SELECT		0x22
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define AX_SWRESET_CLEAR		0x00
36*4882a593Smuzhiyun #define AX_SWRESET_PRTE			0x04
37*4882a593Smuzhiyun #define AX_SWRESET_PRL			0x08
38*4882a593Smuzhiyun #define AX_SWRESET_IPRL			0x20
39*4882a593Smuzhiyun #define AX_SWRESET_IPPD			0x40
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun #define AX88772_IPG0_DEFAULT		0x15
42*4882a593Smuzhiyun #define AX88772_IPG1_DEFAULT		0x0c
43*4882a593Smuzhiyun #define AX88772_IPG2_DEFAULT		0x12
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* AX88772 & AX88178 Medium Mode Register */
46*4882a593Smuzhiyun #define AX_MEDIUM_PF		0x0080
47*4882a593Smuzhiyun #define AX_MEDIUM_JFE		0x0040
48*4882a593Smuzhiyun #define AX_MEDIUM_TFC		0x0020
49*4882a593Smuzhiyun #define AX_MEDIUM_RFC		0x0010
50*4882a593Smuzhiyun #define AX_MEDIUM_ENCK		0x0008
51*4882a593Smuzhiyun #define AX_MEDIUM_AC		0x0004
52*4882a593Smuzhiyun #define AX_MEDIUM_FD		0x0002
53*4882a593Smuzhiyun #define AX_MEDIUM_GM		0x0001
54*4882a593Smuzhiyun #define AX_MEDIUM_SM		0x1000
55*4882a593Smuzhiyun #define AX_MEDIUM_SBP		0x0800
56*4882a593Smuzhiyun #define AX_MEDIUM_PS		0x0200
57*4882a593Smuzhiyun #define AX_MEDIUM_RE		0x0100
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define AX88178_MEDIUM_DEFAULT	\
60*4882a593Smuzhiyun 	(AX_MEDIUM_PS | AX_MEDIUM_FD | AX_MEDIUM_AC | \
61*4882a593Smuzhiyun 	 AX_MEDIUM_RFC | AX_MEDIUM_TFC | AX_MEDIUM_JFE | \
62*4882a593Smuzhiyun 	 AX_MEDIUM_RE)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define AX88772_MEDIUM_DEFAULT	\
65*4882a593Smuzhiyun 	(AX_MEDIUM_FD | AX_MEDIUM_RFC | \
66*4882a593Smuzhiyun 	 AX_MEDIUM_TFC | AX_MEDIUM_PS | \
67*4882a593Smuzhiyun 	 AX_MEDIUM_AC | AX_MEDIUM_RE)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* AX88772 & AX88178 RX_CTL values */
70*4882a593Smuzhiyun #define AX_RX_CTL_SO			0x0080
71*4882a593Smuzhiyun #define AX_RX_CTL_AB			0x0008
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define AX_DEFAULT_RX_CTL	\
74*4882a593Smuzhiyun 	(AX_RX_CTL_SO | AX_RX_CTL_AB)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* GPIO 2 toggles */
77*4882a593Smuzhiyun #define AX_GPIO_GPO2EN		0x10	/* GPIO2 Output enable */
78*4882a593Smuzhiyun #define AX_GPIO_GPO_2		0x20	/* GPIO2 Output value */
79*4882a593Smuzhiyun #define AX_GPIO_RSE		0x80	/* Reload serial EEPROM */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun /* local defines */
82*4882a593Smuzhiyun #define ASIX_BASE_NAME "asx"
83*4882a593Smuzhiyun #define USB_CTRL_SET_TIMEOUT 5000
84*4882a593Smuzhiyun #define USB_CTRL_GET_TIMEOUT 5000
85*4882a593Smuzhiyun #define USB_BULK_SEND_TIMEOUT 5000
86*4882a593Smuzhiyun #define USB_BULK_RECV_TIMEOUT 5000
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun #define AX_RX_URB_SIZE 2048
89*4882a593Smuzhiyun #define PHY_CONNECT_TIMEOUT 5000
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /* asix_flags defines */
92*4882a593Smuzhiyun #define FLAG_NONE			0
93*4882a593Smuzhiyun #define FLAG_TYPE_AX88172	(1U << 0)
94*4882a593Smuzhiyun #define FLAG_TYPE_AX88772	(1U << 1)
95*4882a593Smuzhiyun #define FLAG_TYPE_AX88772B	(1U << 2)
96*4882a593Smuzhiyun #define FLAG_EEPROM_MAC		(1U << 3) /* initial mac address in eeprom */
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* driver private */
100*4882a593Smuzhiyun struct asix_private {
101*4882a593Smuzhiyun 	int flags;
102*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH
103*4882a593Smuzhiyun 	struct ueth_data ueth;
104*4882a593Smuzhiyun #endif
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
108*4882a593Smuzhiyun /* local vars */
109*4882a593Smuzhiyun static int curr_eth_dev; /* index for name of next device detected */
110*4882a593Smuzhiyun #endif
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /*
113*4882a593Smuzhiyun  * Asix infrastructure commands
114*4882a593Smuzhiyun  */
asix_write_cmd(struct ueth_data * dev,u8 cmd,u16 value,u16 index,u16 size,void * data)115*4882a593Smuzhiyun static int asix_write_cmd(struct ueth_data *dev, u8 cmd, u16 value, u16 index,
116*4882a593Smuzhiyun 			     u16 size, void *data)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	int len;
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	debug("asix_write_cmd() cmd=0x%02x value=0x%04x index=0x%04x "
121*4882a593Smuzhiyun 		"size=%d\n", cmd, value, index, size);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	len = usb_control_msg(
124*4882a593Smuzhiyun 		dev->pusb_dev,
125*4882a593Smuzhiyun 		usb_sndctrlpipe(dev->pusb_dev, 0),
126*4882a593Smuzhiyun 		cmd,
127*4882a593Smuzhiyun 		USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
128*4882a593Smuzhiyun 		value,
129*4882a593Smuzhiyun 		index,
130*4882a593Smuzhiyun 		data,
131*4882a593Smuzhiyun 		size,
132*4882a593Smuzhiyun 		USB_CTRL_SET_TIMEOUT);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	return len == size ? 0 : -1;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
asix_read_cmd(struct ueth_data * dev,u8 cmd,u16 value,u16 index,u16 size,void * data)137*4882a593Smuzhiyun static int asix_read_cmd(struct ueth_data *dev, u8 cmd, u16 value, u16 index,
138*4882a593Smuzhiyun 			    u16 size, void *data)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	int len;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	debug("asix_read_cmd() cmd=0x%02x value=0x%04x index=0x%04x size=%d\n",
143*4882a593Smuzhiyun 		cmd, value, index, size);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	len = usb_control_msg(
146*4882a593Smuzhiyun 		dev->pusb_dev,
147*4882a593Smuzhiyun 		usb_rcvctrlpipe(dev->pusb_dev, 0),
148*4882a593Smuzhiyun 		cmd,
149*4882a593Smuzhiyun 		USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
150*4882a593Smuzhiyun 		value,
151*4882a593Smuzhiyun 		index,
152*4882a593Smuzhiyun 		data,
153*4882a593Smuzhiyun 		size,
154*4882a593Smuzhiyun 		USB_CTRL_GET_TIMEOUT);
155*4882a593Smuzhiyun 	return len == size ? 0 : -1;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
asix_set_sw_mii(struct ueth_data * dev)158*4882a593Smuzhiyun static inline int asix_set_sw_mii(struct ueth_data *dev)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	int ret;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	ret = asix_write_cmd(dev, AX_CMD_SET_SW_MII, 0x0000, 0, 0, NULL);
163*4882a593Smuzhiyun 	if (ret < 0)
164*4882a593Smuzhiyun 		debug("Failed to enable software MII access\n");
165*4882a593Smuzhiyun 	return ret;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun 
asix_set_hw_mii(struct ueth_data * dev)168*4882a593Smuzhiyun static inline int asix_set_hw_mii(struct ueth_data *dev)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	int ret;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	ret = asix_write_cmd(dev, AX_CMD_SET_HW_MII, 0x0000, 0, 0, NULL);
173*4882a593Smuzhiyun 	if (ret < 0)
174*4882a593Smuzhiyun 		debug("Failed to enable hardware MII access\n");
175*4882a593Smuzhiyun 	return ret;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun 
asix_mdio_read(struct ueth_data * dev,int phy_id,int loc)178*4882a593Smuzhiyun static int asix_mdio_read(struct ueth_data *dev, int phy_id, int loc)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun 	ALLOC_CACHE_ALIGN_BUFFER(__le16, res, 1);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	asix_set_sw_mii(dev);
183*4882a593Smuzhiyun 	asix_read_cmd(dev, AX_CMD_READ_MII_REG, phy_id, (__u16)loc, 2, res);
184*4882a593Smuzhiyun 	asix_set_hw_mii(dev);
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	debug("asix_mdio_read() phy_id=0x%02x, loc=0x%02x, returns=0x%04x\n",
187*4882a593Smuzhiyun 			phy_id, loc, le16_to_cpu(*res));
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	return le16_to_cpu(*res);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun static void
asix_mdio_write(struct ueth_data * dev,int phy_id,int loc,int val)193*4882a593Smuzhiyun asix_mdio_write(struct ueth_data *dev, int phy_id, int loc, int val)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	ALLOC_CACHE_ALIGN_BUFFER(__le16, res, 1);
196*4882a593Smuzhiyun 	*res = cpu_to_le16(val);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	debug("asix_mdio_write() phy_id=0x%02x, loc=0x%02x, val=0x%04x\n",
199*4882a593Smuzhiyun 			phy_id, loc, val);
200*4882a593Smuzhiyun 	asix_set_sw_mii(dev);
201*4882a593Smuzhiyun 	asix_write_cmd(dev, AX_CMD_WRITE_MII_REG, phy_id, (__u16)loc, 2, res);
202*4882a593Smuzhiyun 	asix_set_hw_mii(dev);
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /*
206*4882a593Smuzhiyun  * Asix "high level" commands
207*4882a593Smuzhiyun  */
asix_sw_reset(struct ueth_data * dev,u8 flags)208*4882a593Smuzhiyun static int asix_sw_reset(struct ueth_data *dev, u8 flags)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	int ret;
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	ret = asix_write_cmd(dev, AX_CMD_SW_RESET, flags, 0, 0, NULL);
213*4882a593Smuzhiyun 	if (ret < 0)
214*4882a593Smuzhiyun 		debug("Failed to send software reset: %02x\n", ret);
215*4882a593Smuzhiyun 	else
216*4882a593Smuzhiyun 		udelay(150 * 1000);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	return ret;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun 
asix_get_phy_addr(struct ueth_data * dev)221*4882a593Smuzhiyun static inline int asix_get_phy_addr(struct ueth_data *dev)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun 	ALLOC_CACHE_ALIGN_BUFFER(u8, buf, 2);
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 	int ret = asix_read_cmd(dev, AX_CMD_READ_PHY_ID, 0, 0, 2, buf);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	debug("asix_get_phy_addr()\n");
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	if (ret < 0) {
230*4882a593Smuzhiyun 		debug("Error reading PHYID register: %02x\n", ret);
231*4882a593Smuzhiyun 		goto out;
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 	debug("asix_get_phy_addr() returning 0x%02x%02x\n", buf[0], buf[1]);
234*4882a593Smuzhiyun 	ret = buf[1];
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun out:
237*4882a593Smuzhiyun 	return ret;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun 
asix_write_medium_mode(struct ueth_data * dev,u16 mode)240*4882a593Smuzhiyun static int asix_write_medium_mode(struct ueth_data *dev, u16 mode)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	int ret;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	debug("asix_write_medium_mode() - mode = 0x%04x\n", mode);
245*4882a593Smuzhiyun 	ret = asix_write_cmd(dev, AX_CMD_WRITE_MEDIUM_MODE, mode,
246*4882a593Smuzhiyun 			0, 0, NULL);
247*4882a593Smuzhiyun 	if (ret < 0) {
248*4882a593Smuzhiyun 		debug("Failed to write Medium Mode mode to 0x%04x: %02x\n",
249*4882a593Smuzhiyun 			mode, ret);
250*4882a593Smuzhiyun 	}
251*4882a593Smuzhiyun 	return ret;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
asix_read_rx_ctl(struct ueth_data * dev)254*4882a593Smuzhiyun static u16 asix_read_rx_ctl(struct ueth_data *dev)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun 	ALLOC_CACHE_ALIGN_BUFFER(__le16, v, 1);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	int ret = asix_read_cmd(dev, AX_CMD_READ_RX_CTL, 0, 0, 2, v);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	if (ret < 0)
261*4882a593Smuzhiyun 		debug("Error reading RX_CTL register: %02x\n", ret);
262*4882a593Smuzhiyun 	else
263*4882a593Smuzhiyun 		ret = le16_to_cpu(*v);
264*4882a593Smuzhiyun 	return ret;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun 
asix_write_rx_ctl(struct ueth_data * dev,u16 mode)267*4882a593Smuzhiyun static int asix_write_rx_ctl(struct ueth_data *dev, u16 mode)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	int ret;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	debug("asix_write_rx_ctl() - mode = 0x%04x\n", mode);
272*4882a593Smuzhiyun 	ret = asix_write_cmd(dev, AX_CMD_WRITE_RX_CTL, mode, 0, 0, NULL);
273*4882a593Smuzhiyun 	if (ret < 0) {
274*4882a593Smuzhiyun 		debug("Failed to write RX_CTL mode to 0x%04x: %02x\n",
275*4882a593Smuzhiyun 				mode, ret);
276*4882a593Smuzhiyun 	}
277*4882a593Smuzhiyun 	return ret;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
asix_write_gpio(struct ueth_data * dev,u16 value,int sleep)280*4882a593Smuzhiyun static int asix_write_gpio(struct ueth_data *dev, u16 value, int sleep)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	int ret;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	debug("asix_write_gpio() - value = 0x%04x\n", value);
285*4882a593Smuzhiyun 	ret = asix_write_cmd(dev, AX_CMD_WRITE_GPIOS, value, 0, 0, NULL);
286*4882a593Smuzhiyun 	if (ret < 0) {
287*4882a593Smuzhiyun 		debug("Failed to write GPIO value 0x%04x: %02x\n",
288*4882a593Smuzhiyun 			value, ret);
289*4882a593Smuzhiyun 	}
290*4882a593Smuzhiyun 	if (sleep)
291*4882a593Smuzhiyun 		udelay(sleep * 1000);
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	return ret;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
asix_write_hwaddr_common(struct ueth_data * dev,uint8_t * enetaddr)296*4882a593Smuzhiyun static int asix_write_hwaddr_common(struct ueth_data *dev, uint8_t *enetaddr)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	int ret;
299*4882a593Smuzhiyun 	ALLOC_CACHE_ALIGN_BUFFER(unsigned char, buf, ETH_ALEN);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	memcpy(buf, enetaddr, ETH_ALEN);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN, buf);
304*4882a593Smuzhiyun 	if (ret < 0)
305*4882a593Smuzhiyun 		debug("Failed to set MAC address: %02x\n", ret);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	return ret;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun  * mii commands
312*4882a593Smuzhiyun  */
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun /*
315*4882a593Smuzhiyun  * mii_nway_restart - restart NWay (autonegotiation) for this interface
316*4882a593Smuzhiyun  *
317*4882a593Smuzhiyun  * Returns 0 on success, negative on error.
318*4882a593Smuzhiyun  */
mii_nway_restart(struct ueth_data * dev)319*4882a593Smuzhiyun static int mii_nway_restart(struct ueth_data *dev)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	int bmcr;
322*4882a593Smuzhiyun 	int r = -1;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	/* if autoneg is off, it's an error */
325*4882a593Smuzhiyun 	bmcr = asix_mdio_read(dev, dev->phy_id, MII_BMCR);
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	if (bmcr & BMCR_ANENABLE) {
328*4882a593Smuzhiyun 		bmcr |= BMCR_ANRESTART;
329*4882a593Smuzhiyun 		asix_mdio_write(dev, dev->phy_id, MII_BMCR, bmcr);
330*4882a593Smuzhiyun 		r = 0;
331*4882a593Smuzhiyun 	}
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	return r;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
asix_read_mac_common(struct ueth_data * dev,struct asix_private * priv,uint8_t * enetaddr)336*4882a593Smuzhiyun static int asix_read_mac_common(struct ueth_data *dev,
337*4882a593Smuzhiyun 				struct asix_private *priv, uint8_t *enetaddr)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun 	ALLOC_CACHE_ALIGN_BUFFER(unsigned char, buf, ETH_ALEN);
340*4882a593Smuzhiyun 	int i;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	if (priv->flags & FLAG_EEPROM_MAC) {
343*4882a593Smuzhiyun 		for (i = 0; i < (ETH_ALEN >> 1); i++) {
344*4882a593Smuzhiyun 			if (asix_read_cmd(dev, AX_CMD_READ_EEPROM,
345*4882a593Smuzhiyun 					  0x04 + i, 0, 2, buf) < 0) {
346*4882a593Smuzhiyun 				debug("Failed to read SROM address 04h.\n");
347*4882a593Smuzhiyun 				return -1;
348*4882a593Smuzhiyun 			}
349*4882a593Smuzhiyun 			memcpy(enetaddr + i * 2, buf, 2);
350*4882a593Smuzhiyun 		}
351*4882a593Smuzhiyun 	} else {
352*4882a593Smuzhiyun 		if (asix_read_cmd(dev, AX_CMD_READ_NODE_ID, 0, 0, ETH_ALEN, buf)
353*4882a593Smuzhiyun 		     < 0) {
354*4882a593Smuzhiyun 			debug("Failed to read MAC address.\n");
355*4882a593Smuzhiyun 			return -1;
356*4882a593Smuzhiyun 		}
357*4882a593Smuzhiyun 		memcpy(enetaddr, buf, ETH_ALEN);
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	return 0;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun 
asix_basic_reset(struct ueth_data * dev)363*4882a593Smuzhiyun static int asix_basic_reset(struct ueth_data *dev)
364*4882a593Smuzhiyun {
365*4882a593Smuzhiyun 	int embd_phy;
366*4882a593Smuzhiyun 	u16 rx_ctl;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	if (asix_write_gpio(dev,
369*4882a593Smuzhiyun 			AX_GPIO_RSE | AX_GPIO_GPO_2 | AX_GPIO_GPO2EN, 5) < 0)
370*4882a593Smuzhiyun 		return -1;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	/* 0x10 is the phy id of the embedded 10/100 ethernet phy */
373*4882a593Smuzhiyun 	embd_phy = ((asix_get_phy_addr(dev) & 0x1f) == 0x10 ? 1 : 0);
374*4882a593Smuzhiyun 	if (asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT,
375*4882a593Smuzhiyun 				embd_phy, 0, 0, NULL) < 0) {
376*4882a593Smuzhiyun 		debug("Select PHY #1 failed\n");
377*4882a593Smuzhiyun 		return -1;
378*4882a593Smuzhiyun 	}
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	if (asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_PRL) < 0)
381*4882a593Smuzhiyun 		return -1;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	if (asix_sw_reset(dev, AX_SWRESET_CLEAR) < 0)
384*4882a593Smuzhiyun 		return -1;
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	if (embd_phy) {
387*4882a593Smuzhiyun 		if (asix_sw_reset(dev, AX_SWRESET_IPRL) < 0)
388*4882a593Smuzhiyun 			return -1;
389*4882a593Smuzhiyun 	} else {
390*4882a593Smuzhiyun 		if (asix_sw_reset(dev, AX_SWRESET_PRTE) < 0)
391*4882a593Smuzhiyun 			return -1;
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	rx_ctl = asix_read_rx_ctl(dev);
395*4882a593Smuzhiyun 	debug("RX_CTL is 0x%04x after software reset\n", rx_ctl);
396*4882a593Smuzhiyun 	if (asix_write_rx_ctl(dev, 0x0000) < 0)
397*4882a593Smuzhiyun 		return -1;
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	rx_ctl = asix_read_rx_ctl(dev);
400*4882a593Smuzhiyun 	debug("RX_CTL is 0x%04x setting to 0x0000\n", rx_ctl);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	dev->phy_id = asix_get_phy_addr(dev);
403*4882a593Smuzhiyun 	if (dev->phy_id < 0)
404*4882a593Smuzhiyun 		debug("Failed to read phy id\n");
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	asix_mdio_write(dev, dev->phy_id, MII_BMCR, BMCR_RESET);
407*4882a593Smuzhiyun 	asix_mdio_write(dev, dev->phy_id, MII_ADVERTISE,
408*4882a593Smuzhiyun 			ADVERTISE_ALL | ADVERTISE_CSMA);
409*4882a593Smuzhiyun 	mii_nway_restart(dev);
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	if (asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT) < 0)
412*4882a593Smuzhiyun 		return -1;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	if (asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
415*4882a593Smuzhiyun 				AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
416*4882a593Smuzhiyun 				AX88772_IPG2_DEFAULT, 0, NULL) < 0) {
417*4882a593Smuzhiyun 		debug("Write IPG,IPG1,IPG2 failed\n");
418*4882a593Smuzhiyun 		return -1;
419*4882a593Smuzhiyun 	}
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	return 0;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun 
asix_init_common(struct ueth_data * dev,uint8_t * enetaddr)424*4882a593Smuzhiyun static int asix_init_common(struct ueth_data *dev, uint8_t *enetaddr)
425*4882a593Smuzhiyun {
426*4882a593Smuzhiyun 	int timeout = 0;
427*4882a593Smuzhiyun #define TIMEOUT_RESOLUTION 50	/* ms */
428*4882a593Smuzhiyun 	int link_detected;
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	debug("** %s()\n", __func__);
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	if (asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL) < 0)
433*4882a593Smuzhiyun 		goto out_err;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	if (asix_write_hwaddr_common(dev, enetaddr) < 0)
436*4882a593Smuzhiyun 		goto out_err;
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun 	do {
439*4882a593Smuzhiyun 		link_detected = asix_mdio_read(dev, dev->phy_id, MII_BMSR) &
440*4882a593Smuzhiyun 			BMSR_LSTATUS;
441*4882a593Smuzhiyun 		if (!link_detected) {
442*4882a593Smuzhiyun 			if (timeout == 0)
443*4882a593Smuzhiyun 				printf("Waiting for Ethernet connection... ");
444*4882a593Smuzhiyun 			udelay(TIMEOUT_RESOLUTION * 1000);
445*4882a593Smuzhiyun 			timeout += TIMEOUT_RESOLUTION;
446*4882a593Smuzhiyun 		}
447*4882a593Smuzhiyun 	} while (!link_detected && timeout < PHY_CONNECT_TIMEOUT);
448*4882a593Smuzhiyun 	if (link_detected) {
449*4882a593Smuzhiyun 		if (timeout != 0)
450*4882a593Smuzhiyun 			printf("done.\n");
451*4882a593Smuzhiyun 	} else {
452*4882a593Smuzhiyun 		printf("unable to connect.\n");
453*4882a593Smuzhiyun 		goto out_err;
454*4882a593Smuzhiyun 	}
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	/*
457*4882a593Smuzhiyun 	 * Wait some more to avoid timeout on first transfer
458*4882a593Smuzhiyun 	 * (e.g. EHCI timed out on TD - token=0x8008d80)
459*4882a593Smuzhiyun 	 */
460*4882a593Smuzhiyun 	mdelay(25);
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	return 0;
463*4882a593Smuzhiyun out_err:
464*4882a593Smuzhiyun 	return -1;
465*4882a593Smuzhiyun }
466*4882a593Smuzhiyun 
asix_send_common(struct ueth_data * dev,void * packet,int length)467*4882a593Smuzhiyun static int asix_send_common(struct ueth_data *dev, void *packet, int length)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun 	int err;
470*4882a593Smuzhiyun 	u32 packet_len;
471*4882a593Smuzhiyun 	int actual_len;
472*4882a593Smuzhiyun 	ALLOC_CACHE_ALIGN_BUFFER(unsigned char, msg,
473*4882a593Smuzhiyun 		PKTSIZE + sizeof(packet_len));
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	debug("** %s(), len %d\n", __func__, length);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	packet_len = (((length) ^ 0x0000ffff) << 16) + (length);
478*4882a593Smuzhiyun 	cpu_to_le32s(&packet_len);
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	memcpy(msg, &packet_len, sizeof(packet_len));
481*4882a593Smuzhiyun 	memcpy(msg + sizeof(packet_len), (void *)packet, length);
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	err = usb_bulk_msg(dev->pusb_dev,
484*4882a593Smuzhiyun 				usb_sndbulkpipe(dev->pusb_dev, dev->ep_out),
485*4882a593Smuzhiyun 				(void *)msg,
486*4882a593Smuzhiyun 				length + sizeof(packet_len),
487*4882a593Smuzhiyun 				&actual_len,
488*4882a593Smuzhiyun 				USB_BULK_SEND_TIMEOUT);
489*4882a593Smuzhiyun 	debug("Tx: len = %zu, actual = %u, err = %d\n",
490*4882a593Smuzhiyun 			length + sizeof(packet_len), actual_len, err);
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun 	return err;
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun 
495*4882a593Smuzhiyun #ifndef CONFIG_DM_ETH
496*4882a593Smuzhiyun /*
497*4882a593Smuzhiyun  * Asix callbacks
498*4882a593Smuzhiyun  */
asix_init(struct eth_device * eth,bd_t * bd)499*4882a593Smuzhiyun static int asix_init(struct eth_device *eth, bd_t *bd)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun 	struct ueth_data *dev = (struct ueth_data *)eth->priv;
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	return asix_init_common(dev, eth->enetaddr);
504*4882a593Smuzhiyun }
505*4882a593Smuzhiyun 
asix_send(struct eth_device * eth,void * packet,int length)506*4882a593Smuzhiyun static int asix_send(struct eth_device *eth, void *packet, int length)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	struct ueth_data *dev = (struct ueth_data *)eth->priv;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	return asix_send_common(dev, packet, length);
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun 
asix_recv(struct eth_device * eth)513*4882a593Smuzhiyun static int asix_recv(struct eth_device *eth)
514*4882a593Smuzhiyun {
515*4882a593Smuzhiyun 	struct ueth_data *dev = (struct ueth_data *)eth->priv;
516*4882a593Smuzhiyun 	ALLOC_CACHE_ALIGN_BUFFER(unsigned char, recv_buf, AX_RX_URB_SIZE);
517*4882a593Smuzhiyun 	unsigned char *buf_ptr;
518*4882a593Smuzhiyun 	int err;
519*4882a593Smuzhiyun 	int actual_len;
520*4882a593Smuzhiyun 	u32 packet_len;
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	debug("** %s()\n", __func__);
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	err = usb_bulk_msg(dev->pusb_dev,
525*4882a593Smuzhiyun 				usb_rcvbulkpipe(dev->pusb_dev, dev->ep_in),
526*4882a593Smuzhiyun 				(void *)recv_buf,
527*4882a593Smuzhiyun 				AX_RX_URB_SIZE,
528*4882a593Smuzhiyun 				&actual_len,
529*4882a593Smuzhiyun 				USB_BULK_RECV_TIMEOUT);
530*4882a593Smuzhiyun 	debug("Rx: len = %u, actual = %u, err = %d\n", AX_RX_URB_SIZE,
531*4882a593Smuzhiyun 		actual_len, err);
532*4882a593Smuzhiyun 	if (err != 0) {
533*4882a593Smuzhiyun 		debug("Rx: failed to receive\n");
534*4882a593Smuzhiyun 		return -1;
535*4882a593Smuzhiyun 	}
536*4882a593Smuzhiyun 	if (actual_len > AX_RX_URB_SIZE) {
537*4882a593Smuzhiyun 		debug("Rx: received too many bytes %d\n", actual_len);
538*4882a593Smuzhiyun 		return -1;
539*4882a593Smuzhiyun 	}
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	buf_ptr = recv_buf;
542*4882a593Smuzhiyun 	while (actual_len > 0) {
543*4882a593Smuzhiyun 		/*
544*4882a593Smuzhiyun 		 * 1st 4 bytes contain the length of the actual data as two
545*4882a593Smuzhiyun 		 * complementary 16-bit words. Extract the length of the data.
546*4882a593Smuzhiyun 		 */
547*4882a593Smuzhiyun 		if (actual_len < sizeof(packet_len)) {
548*4882a593Smuzhiyun 			debug("Rx: incomplete packet length\n");
549*4882a593Smuzhiyun 			return -1;
550*4882a593Smuzhiyun 		}
551*4882a593Smuzhiyun 		memcpy(&packet_len, buf_ptr, sizeof(packet_len));
552*4882a593Smuzhiyun 		le32_to_cpus(&packet_len);
553*4882a593Smuzhiyun 		if (((~packet_len >> 16) & 0x7ff) != (packet_len & 0x7ff)) {
554*4882a593Smuzhiyun 			debug("Rx: malformed packet length: %#x (%#x:%#x)\n",
555*4882a593Smuzhiyun 			      packet_len, (~packet_len >> 16) & 0x7ff,
556*4882a593Smuzhiyun 			      packet_len & 0x7ff);
557*4882a593Smuzhiyun 			return -1;
558*4882a593Smuzhiyun 		}
559*4882a593Smuzhiyun 		packet_len = packet_len & 0x7ff;
560*4882a593Smuzhiyun 		if (packet_len > actual_len - sizeof(packet_len)) {
561*4882a593Smuzhiyun 			debug("Rx: too large packet: %d\n", packet_len);
562*4882a593Smuzhiyun 			return -1;
563*4882a593Smuzhiyun 		}
564*4882a593Smuzhiyun 
565*4882a593Smuzhiyun 		/* Notify net stack */
566*4882a593Smuzhiyun 		net_process_received_packet(buf_ptr + sizeof(packet_len),
567*4882a593Smuzhiyun 					    packet_len);
568*4882a593Smuzhiyun 
569*4882a593Smuzhiyun 		/* Adjust for next iteration. Packets are padded to 16-bits */
570*4882a593Smuzhiyun 		if (packet_len & 1)
571*4882a593Smuzhiyun 			packet_len++;
572*4882a593Smuzhiyun 		actual_len -= sizeof(packet_len) + packet_len;
573*4882a593Smuzhiyun 		buf_ptr += sizeof(packet_len) + packet_len;
574*4882a593Smuzhiyun 	}
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	return err;
577*4882a593Smuzhiyun }
578*4882a593Smuzhiyun 
asix_halt(struct eth_device * eth)579*4882a593Smuzhiyun static void asix_halt(struct eth_device *eth)
580*4882a593Smuzhiyun {
581*4882a593Smuzhiyun 	debug("** %s()\n", __func__);
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun 
asix_write_hwaddr(struct eth_device * eth)584*4882a593Smuzhiyun static int asix_write_hwaddr(struct eth_device *eth)
585*4882a593Smuzhiyun {
586*4882a593Smuzhiyun 	struct ueth_data *dev = (struct ueth_data *)eth->priv;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	return asix_write_hwaddr_common(dev, eth->enetaddr);
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun /*
592*4882a593Smuzhiyun  * Asix probing functions
593*4882a593Smuzhiyun  */
asix_eth_before_probe(void)594*4882a593Smuzhiyun void asix_eth_before_probe(void)
595*4882a593Smuzhiyun {
596*4882a593Smuzhiyun 	curr_eth_dev = 0;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun struct asix_dongle {
600*4882a593Smuzhiyun 	unsigned short vendor;
601*4882a593Smuzhiyun 	unsigned short product;
602*4882a593Smuzhiyun 	int flags;
603*4882a593Smuzhiyun };
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun static const struct asix_dongle asix_dongles[] = {
606*4882a593Smuzhiyun 	{ 0x05ac, 0x1402, FLAG_TYPE_AX88772 },	/* Apple USB Ethernet Adapter */
607*4882a593Smuzhiyun 	{ 0x07d1, 0x3c05, FLAG_TYPE_AX88772 },	/* D-Link DUB-E100 H/W Ver B1 */
608*4882a593Smuzhiyun 	{ 0x2001, 0x1a02, FLAG_TYPE_AX88772 },	/* D-Link DUB-E100 H/W Ver C1 */
609*4882a593Smuzhiyun 	/* Cables-to-Go USB Ethernet Adapter */
610*4882a593Smuzhiyun 	{ 0x0b95, 0x772a, FLAG_TYPE_AX88772 },
611*4882a593Smuzhiyun 	{ 0x0b95, 0x7720, FLAG_TYPE_AX88772 },	/* Trendnet TU2-ET100 V3.0R */
612*4882a593Smuzhiyun 	{ 0x0b95, 0x1720, FLAG_TYPE_AX88172 },	/* SMC */
613*4882a593Smuzhiyun 	{ 0x0db0, 0xa877, FLAG_TYPE_AX88772 },	/* MSI - ASIX 88772a */
614*4882a593Smuzhiyun 	{ 0x13b1, 0x0018, FLAG_TYPE_AX88172 },	/* Linksys 200M v2.1 */
615*4882a593Smuzhiyun 	{ 0x1557, 0x7720, FLAG_TYPE_AX88772 },	/* 0Q0 cable ethernet */
616*4882a593Smuzhiyun 	/* DLink DUB-E100 H/W Ver B1 Alternate */
617*4882a593Smuzhiyun 	{ 0x2001, 0x3c05, FLAG_TYPE_AX88772 },
618*4882a593Smuzhiyun 	/* ASIX 88772B */
619*4882a593Smuzhiyun 	{ 0x0b95, 0x772b, FLAG_TYPE_AX88772B | FLAG_EEPROM_MAC },
620*4882a593Smuzhiyun 	{ 0x0b95, 0x7e2b, FLAG_TYPE_AX88772B },
621*4882a593Smuzhiyun 	{ 0x0000, 0x0000, FLAG_NONE }	/* END - Do not remove */
622*4882a593Smuzhiyun };
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun /* Probe to see if a new device is actually an asix device */
asix_eth_probe(struct usb_device * dev,unsigned int ifnum,struct ueth_data * ss)625*4882a593Smuzhiyun int asix_eth_probe(struct usb_device *dev, unsigned int ifnum,
626*4882a593Smuzhiyun 		      struct ueth_data *ss)
627*4882a593Smuzhiyun {
628*4882a593Smuzhiyun 	struct usb_interface *iface;
629*4882a593Smuzhiyun 	struct usb_interface_descriptor *iface_desc;
630*4882a593Smuzhiyun 	int ep_in_found = 0, ep_out_found = 0;
631*4882a593Smuzhiyun 	int i;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	/* let's examine the device now */
634*4882a593Smuzhiyun 	iface = &dev->config.if_desc[ifnum];
635*4882a593Smuzhiyun 	iface_desc = &dev->config.if_desc[ifnum].desc;
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 	for (i = 0; asix_dongles[i].vendor != 0; i++) {
638*4882a593Smuzhiyun 		if (dev->descriptor.idVendor == asix_dongles[i].vendor &&
639*4882a593Smuzhiyun 		    dev->descriptor.idProduct == asix_dongles[i].product)
640*4882a593Smuzhiyun 			/* Found a supported dongle */
641*4882a593Smuzhiyun 			break;
642*4882a593Smuzhiyun 	}
643*4882a593Smuzhiyun 
644*4882a593Smuzhiyun 	if (asix_dongles[i].vendor == 0)
645*4882a593Smuzhiyun 		return 0;
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	memset(ss, 0, sizeof(struct ueth_data));
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/* At this point, we know we've got a live one */
650*4882a593Smuzhiyun 	debug("\n\nUSB Ethernet device detected: %#04x:%#04x\n",
651*4882a593Smuzhiyun 	      dev->descriptor.idVendor, dev->descriptor.idProduct);
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun 	/* Initialize the ueth_data structure with some useful info */
654*4882a593Smuzhiyun 	ss->ifnum = ifnum;
655*4882a593Smuzhiyun 	ss->pusb_dev = dev;
656*4882a593Smuzhiyun 	ss->subclass = iface_desc->bInterfaceSubClass;
657*4882a593Smuzhiyun 	ss->protocol = iface_desc->bInterfaceProtocol;
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 	/* alloc driver private */
660*4882a593Smuzhiyun 	ss->dev_priv = calloc(1, sizeof(struct asix_private));
661*4882a593Smuzhiyun 	if (!ss->dev_priv)
662*4882a593Smuzhiyun 		return 0;
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	((struct asix_private *)ss->dev_priv)->flags = asix_dongles[i].flags;
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	/*
667*4882a593Smuzhiyun 	 * We are expecting a minimum of 3 endpoints - in, out (bulk), and
668*4882a593Smuzhiyun 	 * int. We will ignore any others.
669*4882a593Smuzhiyun 	 */
670*4882a593Smuzhiyun 	for (i = 0; i < iface_desc->bNumEndpoints; i++) {
671*4882a593Smuzhiyun 		/* is it an BULK endpoint? */
672*4882a593Smuzhiyun 		if ((iface->ep_desc[i].bmAttributes &
673*4882a593Smuzhiyun 		     USB_ENDPOINT_XFERTYPE_MASK) == USB_ENDPOINT_XFER_BULK) {
674*4882a593Smuzhiyun 			u8 ep_addr = iface->ep_desc[i].bEndpointAddress;
675*4882a593Smuzhiyun 			if (ep_addr & USB_DIR_IN) {
676*4882a593Smuzhiyun 				if (!ep_in_found) {
677*4882a593Smuzhiyun 					ss->ep_in = ep_addr &
678*4882a593Smuzhiyun 						USB_ENDPOINT_NUMBER_MASK;
679*4882a593Smuzhiyun 					ep_in_found = 1;
680*4882a593Smuzhiyun 				}
681*4882a593Smuzhiyun 			} else {
682*4882a593Smuzhiyun 				if (!ep_out_found) {
683*4882a593Smuzhiyun 					ss->ep_out = ep_addr &
684*4882a593Smuzhiyun 						USB_ENDPOINT_NUMBER_MASK;
685*4882a593Smuzhiyun 					ep_out_found = 1;
686*4882a593Smuzhiyun 				}
687*4882a593Smuzhiyun 			}
688*4882a593Smuzhiyun 		}
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun 		/* is it an interrupt endpoint? */
691*4882a593Smuzhiyun 		if ((iface->ep_desc[i].bmAttributes &
692*4882a593Smuzhiyun 		    USB_ENDPOINT_XFERTYPE_MASK) == USB_ENDPOINT_XFER_INT) {
693*4882a593Smuzhiyun 			ss->ep_int = iface->ep_desc[i].bEndpointAddress &
694*4882a593Smuzhiyun 				USB_ENDPOINT_NUMBER_MASK;
695*4882a593Smuzhiyun 			ss->irqinterval = iface->ep_desc[i].bInterval;
696*4882a593Smuzhiyun 		}
697*4882a593Smuzhiyun 	}
698*4882a593Smuzhiyun 	debug("Endpoints In %d Out %d Int %d\n",
699*4882a593Smuzhiyun 		  ss->ep_in, ss->ep_out, ss->ep_int);
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	/* Do some basic sanity checks, and bail if we find a problem */
702*4882a593Smuzhiyun 	if (usb_set_interface(dev, iface_desc->bInterfaceNumber, 0) ||
703*4882a593Smuzhiyun 	    !ss->ep_in || !ss->ep_out || !ss->ep_int) {
704*4882a593Smuzhiyun 		debug("Problems with device\n");
705*4882a593Smuzhiyun 		return 0;
706*4882a593Smuzhiyun 	}
707*4882a593Smuzhiyun 	dev->privptr = (void *)ss;
708*4882a593Smuzhiyun 	return 1;
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun 
asix_eth_get_info(struct usb_device * dev,struct ueth_data * ss,struct eth_device * eth)711*4882a593Smuzhiyun int asix_eth_get_info(struct usb_device *dev, struct ueth_data *ss,
712*4882a593Smuzhiyun 				struct eth_device *eth)
713*4882a593Smuzhiyun {
714*4882a593Smuzhiyun 	struct asix_private *priv = (struct asix_private *)ss->dev_priv;
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	if (!eth) {
717*4882a593Smuzhiyun 		debug("%s: missing parameter.\n", __func__);
718*4882a593Smuzhiyun 		return 0;
719*4882a593Smuzhiyun 	}
720*4882a593Smuzhiyun 	sprintf(eth->name, "%s%d", ASIX_BASE_NAME, curr_eth_dev++);
721*4882a593Smuzhiyun 	eth->init = asix_init;
722*4882a593Smuzhiyun 	eth->send = asix_send;
723*4882a593Smuzhiyun 	eth->recv = asix_recv;
724*4882a593Smuzhiyun 	eth->halt = asix_halt;
725*4882a593Smuzhiyun 	if (!(priv->flags & FLAG_TYPE_AX88172))
726*4882a593Smuzhiyun 		eth->write_hwaddr = asix_write_hwaddr;
727*4882a593Smuzhiyun 	eth->priv = ss;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	if (asix_basic_reset(ss))
730*4882a593Smuzhiyun 		return 0;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	/* Get the MAC address */
733*4882a593Smuzhiyun 	if (asix_read_mac_common(ss, priv, eth->enetaddr))
734*4882a593Smuzhiyun 		return 0;
735*4882a593Smuzhiyun 	debug("MAC %pM\n", eth->enetaddr);
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	return 1;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun #endif
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun #ifdef CONFIG_DM_ETH
asix_eth_start(struct udevice * dev)742*4882a593Smuzhiyun static int asix_eth_start(struct udevice *dev)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun 	struct eth_pdata *pdata = dev_get_platdata(dev);
745*4882a593Smuzhiyun 	struct asix_private *priv = dev_get_priv(dev);
746*4882a593Smuzhiyun 
747*4882a593Smuzhiyun 	return asix_init_common(&priv->ueth, pdata->enetaddr);
748*4882a593Smuzhiyun }
749*4882a593Smuzhiyun 
asix_eth_stop(struct udevice * dev)750*4882a593Smuzhiyun void asix_eth_stop(struct udevice *dev)
751*4882a593Smuzhiyun {
752*4882a593Smuzhiyun 	debug("** %s()\n", __func__);
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun 
asix_eth_send(struct udevice * dev,void * packet,int length)755*4882a593Smuzhiyun int asix_eth_send(struct udevice *dev, void *packet, int length)
756*4882a593Smuzhiyun {
757*4882a593Smuzhiyun 	struct asix_private *priv = dev_get_priv(dev);
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 	return asix_send_common(&priv->ueth, packet, length);
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun 
asix_eth_recv(struct udevice * dev,int flags,uchar ** packetp)762*4882a593Smuzhiyun int asix_eth_recv(struct udevice *dev, int flags, uchar **packetp)
763*4882a593Smuzhiyun {
764*4882a593Smuzhiyun 	struct asix_private *priv = dev_get_priv(dev);
765*4882a593Smuzhiyun 	struct ueth_data *ueth = &priv->ueth;
766*4882a593Smuzhiyun 	uint8_t *ptr;
767*4882a593Smuzhiyun 	int ret, len;
768*4882a593Smuzhiyun 	u32 packet_len;
769*4882a593Smuzhiyun 
770*4882a593Smuzhiyun 	len = usb_ether_get_rx_bytes(ueth, &ptr);
771*4882a593Smuzhiyun 	debug("%s: first try, len=%d\n", __func__, len);
772*4882a593Smuzhiyun 	if (!len) {
773*4882a593Smuzhiyun 		if (!(flags & ETH_RECV_CHECK_DEVICE))
774*4882a593Smuzhiyun 			return -EAGAIN;
775*4882a593Smuzhiyun 		ret = usb_ether_receive(ueth, AX_RX_URB_SIZE);
776*4882a593Smuzhiyun 		if (ret == -EAGAIN)
777*4882a593Smuzhiyun 			return ret;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 		len = usb_ether_get_rx_bytes(ueth, &ptr);
780*4882a593Smuzhiyun 		debug("%s: second try, len=%d\n", __func__, len);
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	/*
784*4882a593Smuzhiyun 	 * 1st 4 bytes contain the length of the actual data as two
785*4882a593Smuzhiyun 	 * complementary 16-bit words. Extract the length of the data.
786*4882a593Smuzhiyun 	 */
787*4882a593Smuzhiyun 	if (len < sizeof(packet_len)) {
788*4882a593Smuzhiyun 		debug("Rx: incomplete packet length\n");
789*4882a593Smuzhiyun 		goto err;
790*4882a593Smuzhiyun 	}
791*4882a593Smuzhiyun 	memcpy(&packet_len, ptr, sizeof(packet_len));
792*4882a593Smuzhiyun 	le32_to_cpus(&packet_len);
793*4882a593Smuzhiyun 	if (((~packet_len >> 16) & 0x7ff) != (packet_len & 0x7ff)) {
794*4882a593Smuzhiyun 		debug("Rx: malformed packet length: %#x (%#x:%#x)\n",
795*4882a593Smuzhiyun 		      packet_len, (~packet_len >> 16) & 0x7ff,
796*4882a593Smuzhiyun 		      packet_len & 0x7ff);
797*4882a593Smuzhiyun 		goto err;
798*4882a593Smuzhiyun 	}
799*4882a593Smuzhiyun 	packet_len = packet_len & 0x7ff;
800*4882a593Smuzhiyun 	if (packet_len > len - sizeof(packet_len)) {
801*4882a593Smuzhiyun 		debug("Rx: too large packet: %d\n", packet_len);
802*4882a593Smuzhiyun 		goto err;
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	*packetp = ptr + sizeof(packet_len);
806*4882a593Smuzhiyun 	return packet_len;
807*4882a593Smuzhiyun 
808*4882a593Smuzhiyun err:
809*4882a593Smuzhiyun 	usb_ether_advance_rxbuf(ueth, -1);
810*4882a593Smuzhiyun 	return -EINVAL;
811*4882a593Smuzhiyun }
812*4882a593Smuzhiyun 
asix_free_pkt(struct udevice * dev,uchar * packet,int packet_len)813*4882a593Smuzhiyun static int asix_free_pkt(struct udevice *dev, uchar *packet, int packet_len)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun 	struct asix_private *priv = dev_get_priv(dev);
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	if (packet_len & 1)
818*4882a593Smuzhiyun 		packet_len++;
819*4882a593Smuzhiyun 	usb_ether_advance_rxbuf(&priv->ueth, sizeof(u32) + packet_len);
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	return 0;
822*4882a593Smuzhiyun }
823*4882a593Smuzhiyun 
asix_write_hwaddr(struct udevice * dev)824*4882a593Smuzhiyun int asix_write_hwaddr(struct udevice *dev)
825*4882a593Smuzhiyun {
826*4882a593Smuzhiyun 	struct eth_pdata *pdata = dev_get_platdata(dev);
827*4882a593Smuzhiyun 	struct asix_private *priv = dev_get_priv(dev);
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	if (priv->flags & FLAG_TYPE_AX88172)
830*4882a593Smuzhiyun 		return -ENOSYS;
831*4882a593Smuzhiyun 
832*4882a593Smuzhiyun 	return asix_write_hwaddr_common(&priv->ueth, pdata->enetaddr);
833*4882a593Smuzhiyun }
834*4882a593Smuzhiyun 
asix_eth_probe(struct udevice * dev)835*4882a593Smuzhiyun static int asix_eth_probe(struct udevice *dev)
836*4882a593Smuzhiyun {
837*4882a593Smuzhiyun 	struct eth_pdata *pdata = dev_get_platdata(dev);
838*4882a593Smuzhiyun 	struct asix_private *priv = dev_get_priv(dev);
839*4882a593Smuzhiyun 	struct ueth_data *ss = &priv->ueth;
840*4882a593Smuzhiyun 	int ret;
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	priv->flags = dev->driver_data;
843*4882a593Smuzhiyun 	ret = usb_ether_register(dev, ss, AX_RX_URB_SIZE);
844*4882a593Smuzhiyun 	if (ret)
845*4882a593Smuzhiyun 		return ret;
846*4882a593Smuzhiyun 
847*4882a593Smuzhiyun 	ret = asix_basic_reset(ss);
848*4882a593Smuzhiyun 	if (ret)
849*4882a593Smuzhiyun 		goto err;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	/* Get the MAC address */
852*4882a593Smuzhiyun 	ret = asix_read_mac_common(ss, priv, pdata->enetaddr);
853*4882a593Smuzhiyun 	if (ret)
854*4882a593Smuzhiyun 		goto err;
855*4882a593Smuzhiyun 	debug("MAC %pM\n", pdata->enetaddr);
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	return 0;
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun err:
860*4882a593Smuzhiyun 	return usb_ether_deregister(ss);
861*4882a593Smuzhiyun }
862*4882a593Smuzhiyun 
863*4882a593Smuzhiyun static const struct eth_ops asix_eth_ops = {
864*4882a593Smuzhiyun 	.start	= asix_eth_start,
865*4882a593Smuzhiyun 	.send	= asix_eth_send,
866*4882a593Smuzhiyun 	.recv	= asix_eth_recv,
867*4882a593Smuzhiyun 	.free_pkt = asix_free_pkt,
868*4882a593Smuzhiyun 	.stop	= asix_eth_stop,
869*4882a593Smuzhiyun 	.write_hwaddr = asix_write_hwaddr,
870*4882a593Smuzhiyun };
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun U_BOOT_DRIVER(asix_eth) = {
873*4882a593Smuzhiyun 	.name	= "asix_eth",
874*4882a593Smuzhiyun 	.id	= UCLASS_ETH,
875*4882a593Smuzhiyun 	.probe = asix_eth_probe,
876*4882a593Smuzhiyun 	.ops	= &asix_eth_ops,
877*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct asix_private),
878*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
879*4882a593Smuzhiyun };
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun static const struct usb_device_id asix_eth_id_table[] = {
882*4882a593Smuzhiyun 	/* Apple USB Ethernet Adapter */
883*4882a593Smuzhiyun 	{ USB_DEVICE(0x05ac, 0x1402), .driver_info = FLAG_TYPE_AX88772 },
884*4882a593Smuzhiyun 	/* D-Link DUB-E100 H/W Ver B1 */
885*4882a593Smuzhiyun 	{ USB_DEVICE(0x07d1, 0x3c05), .driver_info = FLAG_TYPE_AX88772 },
886*4882a593Smuzhiyun 	/* D-Link DUB-E100 H/W Ver C1 */
887*4882a593Smuzhiyun 	{ USB_DEVICE(0x2001, 0x1a02), .driver_info = FLAG_TYPE_AX88772 },
888*4882a593Smuzhiyun 	/* Cables-to-Go USB Ethernet Adapter */
889*4882a593Smuzhiyun 	{ USB_DEVICE(0x0b95, 0x772a), .driver_info = FLAG_TYPE_AX88772 },
890*4882a593Smuzhiyun 	/* Trendnet TU2-ET100 V3.0R */
891*4882a593Smuzhiyun 	{ USB_DEVICE(0x0b95, 0x7720), .driver_info = FLAG_TYPE_AX88772 },
892*4882a593Smuzhiyun 	/* SMC */
893*4882a593Smuzhiyun 	{ USB_DEVICE(0x0b95, 0x1720), .driver_info = FLAG_TYPE_AX88172 },
894*4882a593Smuzhiyun 	/* MSI - ASIX 88772a */
895*4882a593Smuzhiyun 	{ USB_DEVICE(0x0db0, 0xa877), .driver_info = FLAG_TYPE_AX88772 },
896*4882a593Smuzhiyun 	/* Linksys 200M v2.1 */
897*4882a593Smuzhiyun 	{ USB_DEVICE(0x13b1, 0x0018), .driver_info = FLAG_TYPE_AX88172 },
898*4882a593Smuzhiyun 	/* 0Q0 cable ethernet */
899*4882a593Smuzhiyun 	{ USB_DEVICE(0x1557, 0x7720), .driver_info = FLAG_TYPE_AX88772 },
900*4882a593Smuzhiyun 	/* DLink DUB-E100 H/W Ver B1 Alternate */
901*4882a593Smuzhiyun 	{ USB_DEVICE(0x2001, 0x3c05), .driver_info = FLAG_TYPE_AX88772 },
902*4882a593Smuzhiyun 	/* ASIX 88772B */
903*4882a593Smuzhiyun 	{ USB_DEVICE(0x0b95, 0x772b),
904*4882a593Smuzhiyun 		.driver_info = FLAG_TYPE_AX88772B | FLAG_EEPROM_MAC },
905*4882a593Smuzhiyun 	{ USB_DEVICE(0x0b95, 0x7e2b), .driver_info = FLAG_TYPE_AX88772B },
906*4882a593Smuzhiyun 	{ }		/* Terminating entry */
907*4882a593Smuzhiyun };
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun U_BOOT_USB_DEVICE(asix_eth, asix_eth_id_table);
910*4882a593Smuzhiyun #endif
911