xref: /OK3568_Linux_fs/u-boot/drivers/usb/dwc3/ti_usb_phy.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /**
2*4882a593Smuzhiyun  * ti_usb_phy.c - USB3 and USB3 PHY programming for dwc3
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2015 Texas Instruments Incorporated - http://www.ti.com
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Kishon Vijay Abraham I <kishon@ti.com>
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Taken from Linux Kernel v3.16 (drivers/phy/phy-ti-pipe3.c and
9*4882a593Smuzhiyun  * drivers/phy/phy-omap-usb2.c) and ported to uboot.
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  * "commit 56042e : phy: ti-pipe3: Fix suspend/resume and module reload" for
12*4882a593Smuzhiyun  * phy-ti-pipe3.c
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * "commit eb82a3 : phy: omap-usb2: Balance pm_runtime_enable() on probe failure
15*4882a593Smuzhiyun  * and remove" for phy-omap-usb2.c
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0+
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <common.h>
21*4882a593Smuzhiyun #include <malloc.h>
22*4882a593Smuzhiyun #include <ti-usb-phy-uboot.h>
23*4882a593Smuzhiyun #include <linux/ioport.h>
24*4882a593Smuzhiyun #include <asm/io.h>
25*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
26*4882a593Smuzhiyun #include <dm.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include "linux-compat.h"
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define PLL_STATUS		0x00000004
31*4882a593Smuzhiyun #define PLL_GO			0x00000008
32*4882a593Smuzhiyun #define PLL_CONFIGURATION1	0x0000000C
33*4882a593Smuzhiyun #define PLL_CONFIGURATION2	0x00000010
34*4882a593Smuzhiyun #define PLL_CONFIGURATION3	0x00000014
35*4882a593Smuzhiyun #define PLL_CONFIGURATION4	0x00000020
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define PLL_REGM_MASK		0x001FFE00
38*4882a593Smuzhiyun #define PLL_REGM_SHIFT		0x9
39*4882a593Smuzhiyun #define PLL_REGM_F_MASK		0x0003FFFF
40*4882a593Smuzhiyun #define PLL_REGM_F_SHIFT	0x0
41*4882a593Smuzhiyun #define PLL_REGN_MASK		0x000001FE
42*4882a593Smuzhiyun #define PLL_REGN_SHIFT		0x1
43*4882a593Smuzhiyun #define PLL_SELFREQDCO_MASK	0x0000000E
44*4882a593Smuzhiyun #define PLL_SELFREQDCO_SHIFT	0x1
45*4882a593Smuzhiyun #define PLL_SD_MASK		0x0003FC00
46*4882a593Smuzhiyun #define PLL_SD_SHIFT		10
47*4882a593Smuzhiyun #define SET_PLL_GO		0x1
48*4882a593Smuzhiyun #define PLL_LDOPWDN		BIT(15)
49*4882a593Smuzhiyun #define PLL_TICOPWDN		BIT(16)
50*4882a593Smuzhiyun #define PLL_LOCK		0x2
51*4882a593Smuzhiyun #define PLL_IDLE		0x1
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define OMAP_CTRL_DEV_PHY_PD				BIT(0)
54*4882a593Smuzhiyun #define OMAP_CTRL_USB3_PHY_PWRCTL_CLK_CMD_MASK		0x003FC000
55*4882a593Smuzhiyun #define OMAP_CTRL_USB3_PHY_PWRCTL_CLK_CMD_SHIFT		0xE
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define OMAP_CTRL_USB3_PHY_PWRCTL_CLK_FREQ_MASK		0xFFC00000
58*4882a593Smuzhiyun #define OMAP_CTRL_USB3_PHY_PWRCTL_CLK_FREQ_SHIFT	0x16
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define OMAP_CTRL_USB3_PHY_TX_RX_POWERON	0x3
61*4882a593Smuzhiyun #define OMAP_CTRL_USB3_PHY_TX_RX_POWEROFF	0x0
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define OMAP_CTRL_USB2_PHY_PD			BIT(28)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define AM437X_CTRL_USB2_PHY_PD			BIT(0)
66*4882a593Smuzhiyun #define AM437X_CTRL_USB2_OTG_PD			BIT(1)
67*4882a593Smuzhiyun #define AM437X_CTRL_USB2_OTGVDET_EN		BIT(19)
68*4882a593Smuzhiyun #define AM437X_CTRL_USB2_OTGSESSEND_EN		BIT(20)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun static LIST_HEAD(ti_usb_phy_list);
71*4882a593Smuzhiyun typedef unsigned int u32;
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun struct usb3_dpll_params {
74*4882a593Smuzhiyun 	u16	m;
75*4882a593Smuzhiyun 	u8	n;
76*4882a593Smuzhiyun 	u8	freq:3;
77*4882a593Smuzhiyun 	u8	sd;
78*4882a593Smuzhiyun 	u32	mf;
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun struct usb3_dpll_map {
82*4882a593Smuzhiyun 	unsigned long rate;
83*4882a593Smuzhiyun 	struct usb3_dpll_params params;
84*4882a593Smuzhiyun 	struct usb3_dpll_map *dpll_map;
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun struct ti_usb_phy {
88*4882a593Smuzhiyun 	void __iomem *pll_ctrl_base;
89*4882a593Smuzhiyun 	void __iomem *usb2_phy_power;
90*4882a593Smuzhiyun 	void __iomem *usb3_phy_power;
91*4882a593Smuzhiyun 	struct usb3_dpll_map *dpll_map;
92*4882a593Smuzhiyun 	struct list_head list;
93*4882a593Smuzhiyun 	int index;
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun static struct usb3_dpll_map dpll_map_usb[] = {
97*4882a593Smuzhiyun 	{12000000, {1250, 5, 4, 20, 0} },	/* 12 MHz */
98*4882a593Smuzhiyun 	{16800000, {3125, 20, 4, 20, 0} },	/* 16.8 MHz */
99*4882a593Smuzhiyun 	{19200000, {1172, 8, 4, 20, 65537} },	/* 19.2 MHz */
100*4882a593Smuzhiyun 	{20000000, {1000, 7, 4, 10, 0} },	/* 20 MHz */
101*4882a593Smuzhiyun 	{26000000, {1250, 12, 4, 20, 0} },	/* 26 MHz */
102*4882a593Smuzhiyun 	{38400000, {3125, 47, 4, 20, 92843} },	/* 38.4 MHz */
103*4882a593Smuzhiyun 	{ },					/* Terminator */
104*4882a593Smuzhiyun };
105*4882a593Smuzhiyun 
ti_usb3_readl(void __iomem * base,u32 offset)106*4882a593Smuzhiyun static inline unsigned int ti_usb3_readl(void __iomem *base, u32 offset)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	return readl(base + offset);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun 
ti_usb3_writel(void __iomem * base,u32 offset,u32 value)111*4882a593Smuzhiyun static inline void ti_usb3_writel(void __iomem *base, u32 offset, u32 value)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	writel(value, base + offset);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #ifndef CONFIG_AM43XX
ti_usb3_get_dpll_params(struct ti_usb_phy * phy)117*4882a593Smuzhiyun static struct usb3_dpll_params *ti_usb3_get_dpll_params(struct ti_usb_phy *phy)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun 	unsigned long rate;
120*4882a593Smuzhiyun 	struct usb3_dpll_map *dpll_map = phy->dpll_map;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	rate = get_sys_clk_freq();
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	for (; dpll_map->rate; dpll_map++) {
125*4882a593Smuzhiyun 		if (rate == dpll_map->rate)
126*4882a593Smuzhiyun 			return &dpll_map->params;
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	dev_err(phy->dev, "No DPLL configuration for %lu Hz SYS CLK\n", rate);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	return NULL;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
ti_usb3_dpll_wait_lock(struct ti_usb_phy * phy)134*4882a593Smuzhiyun static int ti_usb3_dpll_wait_lock(struct ti_usb_phy *phy)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	u32 val;
137*4882a593Smuzhiyun 	do {
138*4882a593Smuzhiyun 		val = ti_usb3_readl(phy->pll_ctrl_base, PLL_STATUS);
139*4882a593Smuzhiyun 			if (val & PLL_LOCK)
140*4882a593Smuzhiyun 				break;
141*4882a593Smuzhiyun 	} while (1);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	return 0;
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun 
ti_usb3_dpll_program(struct ti_usb_phy * phy)146*4882a593Smuzhiyun static int ti_usb3_dpll_program(struct ti_usb_phy *phy)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	u32			val;
149*4882a593Smuzhiyun 	struct usb3_dpll_params	*dpll_params;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	if (!phy->pll_ctrl_base)
152*4882a593Smuzhiyun 		return -EINVAL;
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	dpll_params = ti_usb3_get_dpll_params(phy);
155*4882a593Smuzhiyun 	if (!dpll_params)
156*4882a593Smuzhiyun 		return -EINVAL;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	val = ti_usb3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION1);
159*4882a593Smuzhiyun 	val &= ~PLL_REGN_MASK;
160*4882a593Smuzhiyun 	val |= dpll_params->n << PLL_REGN_SHIFT;
161*4882a593Smuzhiyun 	ti_usb3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION1, val);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	val = ti_usb3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION2);
164*4882a593Smuzhiyun 	val &= ~PLL_SELFREQDCO_MASK;
165*4882a593Smuzhiyun 	val |= dpll_params->freq << PLL_SELFREQDCO_SHIFT;
166*4882a593Smuzhiyun 	ti_usb3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION2, val);
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	val = ti_usb3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION1);
169*4882a593Smuzhiyun 	val &= ~PLL_REGM_MASK;
170*4882a593Smuzhiyun 	val |= dpll_params->m << PLL_REGM_SHIFT;
171*4882a593Smuzhiyun 	ti_usb3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION1, val);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	val = ti_usb3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION4);
174*4882a593Smuzhiyun 	val &= ~PLL_REGM_F_MASK;
175*4882a593Smuzhiyun 	val |= dpll_params->mf << PLL_REGM_F_SHIFT;
176*4882a593Smuzhiyun 	ti_usb3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION4, val);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	val = ti_usb3_readl(phy->pll_ctrl_base, PLL_CONFIGURATION3);
179*4882a593Smuzhiyun 	val &= ~PLL_SD_MASK;
180*4882a593Smuzhiyun 	val |= dpll_params->sd << PLL_SD_SHIFT;
181*4882a593Smuzhiyun 	ti_usb3_writel(phy->pll_ctrl_base, PLL_CONFIGURATION3, val);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	ti_usb3_writel(phy->pll_ctrl_base, PLL_GO, SET_PLL_GO);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	return ti_usb3_dpll_wait_lock(phy);
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun #endif
188*4882a593Smuzhiyun 
ti_usb2_phy_power(struct ti_usb_phy * phy,int on)189*4882a593Smuzhiyun void ti_usb2_phy_power(struct ti_usb_phy *phy, int on)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	u32 val;
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	val = readl(phy->usb2_phy_power);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	if (on) {
196*4882a593Smuzhiyun #if defined(CONFIG_DRA7XX)
197*4882a593Smuzhiyun 		if (phy->index == 1)
198*4882a593Smuzhiyun 			val &= ~OMAP_CTRL_USB2_PHY_PD;
199*4882a593Smuzhiyun 		else
200*4882a593Smuzhiyun 			val &= ~OMAP_CTRL_DEV_PHY_PD;
201*4882a593Smuzhiyun #elif defined(CONFIG_AM43XX)
202*4882a593Smuzhiyun 		val &= ~(AM437X_CTRL_USB2_PHY_PD |
203*4882a593Smuzhiyun 			 AM437X_CTRL_USB2_OTG_PD);
204*4882a593Smuzhiyun 		val |= (AM437X_CTRL_USB2_OTGVDET_EN |
205*4882a593Smuzhiyun 			AM437X_CTRL_USB2_OTGSESSEND_EN);
206*4882a593Smuzhiyun #endif
207*4882a593Smuzhiyun 	} else {
208*4882a593Smuzhiyun #if defined(CONFIG_DRA7XX)
209*4882a593Smuzhiyun 		if (phy->index == 1)
210*4882a593Smuzhiyun 			val |= OMAP_CTRL_USB2_PHY_PD;
211*4882a593Smuzhiyun 		else
212*4882a593Smuzhiyun 			val |= OMAP_CTRL_DEV_PHY_PD;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun #elif defined(CONFIG_AM43XX)
215*4882a593Smuzhiyun 		val &= ~(AM437X_CTRL_USB2_OTGVDET_EN |
216*4882a593Smuzhiyun 			 AM437X_CTRL_USB2_OTGSESSEND_EN);
217*4882a593Smuzhiyun 		val |= (AM437X_CTRL_USB2_PHY_PD |
218*4882a593Smuzhiyun 			AM437X_CTRL_USB2_OTG_PD);
219*4882a593Smuzhiyun #endif
220*4882a593Smuzhiyun 	}
221*4882a593Smuzhiyun 	writel(val, phy->usb2_phy_power);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun #ifndef CONFIG_AM43XX
ti_usb3_phy_power(struct ti_usb_phy * phy,int on)225*4882a593Smuzhiyun void ti_usb3_phy_power(struct ti_usb_phy *phy, int on)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	u32 val;
228*4882a593Smuzhiyun 	u32 rate;
229*4882a593Smuzhiyun 	rate = get_sys_clk_freq();
230*4882a593Smuzhiyun 	rate = rate/1000000;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	if (!phy->usb3_phy_power)
233*4882a593Smuzhiyun 		return;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	val = readl(phy->usb3_phy_power);
236*4882a593Smuzhiyun 	if (on) {
237*4882a593Smuzhiyun 		val &= ~(OMAP_CTRL_USB3_PHY_PWRCTL_CLK_CMD_MASK |
238*4882a593Smuzhiyun 			OMAP_CTRL_USB3_PHY_PWRCTL_CLK_FREQ_MASK);
239*4882a593Smuzhiyun 		val |= (OMAP_CTRL_USB3_PHY_TX_RX_POWERON) <<
240*4882a593Smuzhiyun 			OMAP_CTRL_USB3_PHY_PWRCTL_CLK_CMD_SHIFT;
241*4882a593Smuzhiyun 		val |= rate <<
242*4882a593Smuzhiyun 			OMAP_CTRL_USB3_PHY_PWRCTL_CLK_FREQ_SHIFT;
243*4882a593Smuzhiyun 	} else {
244*4882a593Smuzhiyun 		val &= ~OMAP_CTRL_USB3_PHY_PWRCTL_CLK_CMD_MASK;
245*4882a593Smuzhiyun 		val |= OMAP_CTRL_USB3_PHY_TX_RX_POWEROFF <<
246*4882a593Smuzhiyun 			OMAP_CTRL_USB3_PHY_PWRCTL_CLK_CMD_SHIFT;
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 	writel(val, phy->usb3_phy_power);
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun #endif
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun /**
253*4882a593Smuzhiyun  * ti_usb_phy_uboot_init - usb phy uboot initialization code
254*4882a593Smuzhiyun  * @dev: struct ti_usb_phy_device containing initialization data
255*4882a593Smuzhiyun  *
256*4882a593Smuzhiyun  * Entry point for ti usb phy driver. This driver handles initialization
257*4882a593Smuzhiyun  * of both usb2 phy and usb3 phy. Pointer to ti_usb_phy_device should be
258*4882a593Smuzhiyun  * passed containing base address and other initialization data.
259*4882a593Smuzhiyun  * Returns '0' on success and a negative value on failure.
260*4882a593Smuzhiyun  *
261*4882a593Smuzhiyun  * Generally called from board_usb_init() implemented in board file.
262*4882a593Smuzhiyun  */
ti_usb_phy_uboot_init(struct ti_usb_phy_device * dev)263*4882a593Smuzhiyun int ti_usb_phy_uboot_init(struct ti_usb_phy_device *dev)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	struct ti_usb_phy *phy;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	phy = devm_kzalloc(NULL, sizeof(*phy), GFP_KERNEL);
268*4882a593Smuzhiyun 	if (!phy) {
269*4882a593Smuzhiyun 		dev_err(NULL, "unable to alloc mem for TI USB3 PHY\n");
270*4882a593Smuzhiyun 		return -ENOMEM;
271*4882a593Smuzhiyun 	}
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	phy->dpll_map = dpll_map_usb;
274*4882a593Smuzhiyun 	phy->index = dev->index;
275*4882a593Smuzhiyun 	phy->pll_ctrl_base = dev->pll_ctrl_base;
276*4882a593Smuzhiyun 	phy->usb2_phy_power = dev->usb2_phy_power;
277*4882a593Smuzhiyun 	phy->usb3_phy_power = dev->usb3_phy_power;
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun #ifndef CONFIG_AM43XX
280*4882a593Smuzhiyun 	ti_usb3_dpll_program(phy);
281*4882a593Smuzhiyun 	ti_usb3_phy_power(phy, 1);
282*4882a593Smuzhiyun #endif
283*4882a593Smuzhiyun 	ti_usb2_phy_power(phy, 1);
284*4882a593Smuzhiyun 	mdelay(150);
285*4882a593Smuzhiyun 	list_add_tail(&phy->list, &ti_usb_phy_list);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	return 0;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun /**
291*4882a593Smuzhiyun  * ti_usb_phy_uboot_exit - usb phy uboot cleanup code
292*4882a593Smuzhiyun  * @index: index of this controller
293*4882a593Smuzhiyun  *
294*4882a593Smuzhiyun  * Performs cleanup of memory allocated in ti_usb_phy_uboot_init.
295*4882a593Smuzhiyun  * index of _this_ controller should be passed and should match with
296*4882a593Smuzhiyun  * the index passed in ti_usb_phy_device during init.
297*4882a593Smuzhiyun  *
298*4882a593Smuzhiyun  * Generally called from board file.
299*4882a593Smuzhiyun  */
ti_usb_phy_uboot_exit(int index)300*4882a593Smuzhiyun void ti_usb_phy_uboot_exit(int index)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun 	struct ti_usb_phy *phy = NULL;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	list_for_each_entry(phy, &ti_usb_phy_list, list) {
305*4882a593Smuzhiyun 		if (phy->index != index)
306*4882a593Smuzhiyun 			continue;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 		ti_usb2_phy_power(phy, 0);
309*4882a593Smuzhiyun #ifndef CONFIG_AM43XX
310*4882a593Smuzhiyun 		ti_usb3_phy_power(phy, 0);
311*4882a593Smuzhiyun #endif
312*4882a593Smuzhiyun 		list_del(&phy->list);
313*4882a593Smuzhiyun 		kfree(phy);
314*4882a593Smuzhiyun 		break;
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun }
317