1*4882a593Smuzhiyun /**
2*4882a593Smuzhiyun * core.c - DesignWare USB3 DRD Controller Core file
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2015 Texas Instruments Incorporated - http://www.ti.com
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Authors: Felipe Balbi <balbi@ti.com>,
7*4882a593Smuzhiyun * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * Taken from Linux Kernel v3.19-rc1 (drivers/usb/dwc3/core.c) and ported
10*4882a593Smuzhiyun * to uboot.
11*4882a593Smuzhiyun *
12*4882a593Smuzhiyun * commit cd72f890d2 : usb: dwc3: core: enable phy suspend quirk on non-FPGA
13*4882a593Smuzhiyun *
14*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <common.h>
18*4882a593Smuzhiyun #include <malloc.h>
19*4882a593Smuzhiyun #include <fdtdec.h>
20*4882a593Smuzhiyun #include <dwc3-uboot.h>
21*4882a593Smuzhiyun #include <asm/dma-mapping.h>
22*4882a593Smuzhiyun #include <linux/ioport.h>
23*4882a593Smuzhiyun #include <dm.h>
24*4882a593Smuzhiyun #include <generic-phy.h>
25*4882a593Smuzhiyun #include <linux/usb/ch9.h>
26*4882a593Smuzhiyun #include <linux/usb/gadget.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include "core.h"
29*4882a593Smuzhiyun #include "gadget.h"
30*4882a593Smuzhiyun #include "io.h"
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include "linux-compat.h"
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static LIST_HEAD(dwc3_list);
37*4882a593Smuzhiyun /* -------------------------------------------------------------------------- */
38*4882a593Smuzhiyun
dwc3_set_mode(struct dwc3 * dwc,u32 mode)39*4882a593Smuzhiyun static void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun u32 reg;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun reg = dwc3_readl(dwc->regs, DWC3_GCTL);
44*4882a593Smuzhiyun reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
45*4882a593Smuzhiyun reg |= DWC3_GCTL_PRTCAPDIR(mode);
46*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GCTL, reg);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /**
50*4882a593Smuzhiyun * dwc3_core_soft_reset - Issues core soft reset and PHY reset
51*4882a593Smuzhiyun * @dwc: pointer to our context structure
52*4882a593Smuzhiyun */
dwc3_core_soft_reset(struct dwc3 * dwc)53*4882a593Smuzhiyun static int dwc3_core_soft_reset(struct dwc3 *dwc)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun u32 reg;
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Before Resetting PHY, put Core in Reset */
58*4882a593Smuzhiyun reg = dwc3_readl(dwc->regs, DWC3_GCTL);
59*4882a593Smuzhiyun reg |= DWC3_GCTL_CORESOFTRESET;
60*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GCTL, reg);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* Assert USB3 PHY reset */
63*4882a593Smuzhiyun reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
64*4882a593Smuzhiyun reg |= DWC3_GUSB3PIPECTL_PHYSOFTRST;
65*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* Assert USB2 PHY reset */
68*4882a593Smuzhiyun reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
69*4882a593Smuzhiyun reg |= DWC3_GUSB2PHYCFG_PHYSOFTRST;
70*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun mdelay(100);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Clear USB3 PHY reset */
75*4882a593Smuzhiyun reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
76*4882a593Smuzhiyun reg &= ~DWC3_GUSB3PIPECTL_PHYSOFTRST;
77*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Clear USB2 PHY reset */
80*4882a593Smuzhiyun reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
81*4882a593Smuzhiyun reg &= ~DWC3_GUSB2PHYCFG_PHYSOFTRST;
82*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun mdelay(100);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* After PHYs are stable we can take Core out of reset state */
87*4882a593Smuzhiyun reg = dwc3_readl(dwc->regs, DWC3_GCTL);
88*4882a593Smuzhiyun reg &= ~DWC3_GCTL_CORESOFTRESET;
89*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GCTL, reg);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun return 0;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun /**
95*4882a593Smuzhiyun * dwc3_free_one_event_buffer - Frees one event buffer
96*4882a593Smuzhiyun * @dwc: Pointer to our controller context structure
97*4882a593Smuzhiyun * @evt: Pointer to event buffer to be freed
98*4882a593Smuzhiyun */
dwc3_free_one_event_buffer(struct dwc3 * dwc,struct dwc3_event_buffer * evt)99*4882a593Smuzhiyun static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
100*4882a593Smuzhiyun struct dwc3_event_buffer *evt)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun dma_free_coherent(evt->buf);
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /**
106*4882a593Smuzhiyun * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
107*4882a593Smuzhiyun * @dwc: Pointer to our controller context structure
108*4882a593Smuzhiyun * @length: size of the event buffer
109*4882a593Smuzhiyun *
110*4882a593Smuzhiyun * Returns a pointer to the allocated event buffer structure on success
111*4882a593Smuzhiyun * otherwise ERR_PTR(errno).
112*4882a593Smuzhiyun */
dwc3_alloc_one_event_buffer(struct dwc3 * dwc,unsigned length)113*4882a593Smuzhiyun static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
114*4882a593Smuzhiyun unsigned length)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct dwc3_event_buffer *evt;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun evt = devm_kzalloc((struct udevice *)dwc->dev, sizeof(*evt),
119*4882a593Smuzhiyun GFP_KERNEL);
120*4882a593Smuzhiyun if (!evt)
121*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun evt->dwc = dwc;
124*4882a593Smuzhiyun evt->length = length;
125*4882a593Smuzhiyun evt->buf = dma_alloc_coherent(length,
126*4882a593Smuzhiyun (unsigned long *)&evt->dma);
127*4882a593Smuzhiyun if (!evt->buf)
128*4882a593Smuzhiyun return ERR_PTR(-ENOMEM);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun dwc3_flush_cache((uintptr_t)evt->buf, evt->length);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun return evt;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun /**
136*4882a593Smuzhiyun * dwc3_free_event_buffers - frees all allocated event buffers
137*4882a593Smuzhiyun * @dwc: Pointer to our controller context structure
138*4882a593Smuzhiyun */
dwc3_free_event_buffers(struct dwc3 * dwc)139*4882a593Smuzhiyun static void dwc3_free_event_buffers(struct dwc3 *dwc)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun struct dwc3_event_buffer *evt;
142*4882a593Smuzhiyun int i;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun for (i = 0; i < dwc->num_event_buffers; i++) {
145*4882a593Smuzhiyun evt = dwc->ev_buffs[i];
146*4882a593Smuzhiyun if (evt)
147*4882a593Smuzhiyun dwc3_free_one_event_buffer(dwc, evt);
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /**
152*4882a593Smuzhiyun * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
153*4882a593Smuzhiyun * @dwc: pointer to our controller context structure
154*4882a593Smuzhiyun * @length: size of event buffer
155*4882a593Smuzhiyun *
156*4882a593Smuzhiyun * Returns 0 on success otherwise negative errno. In the error case, dwc
157*4882a593Smuzhiyun * may contain some buffers allocated but not all which were requested.
158*4882a593Smuzhiyun */
dwc3_alloc_event_buffers(struct dwc3 * dwc,unsigned length)159*4882a593Smuzhiyun static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun int num;
162*4882a593Smuzhiyun int i;
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
165*4882a593Smuzhiyun dwc->num_event_buffers = num;
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun dwc->ev_buffs = memalign(CONFIG_SYS_CACHELINE_SIZE,
168*4882a593Smuzhiyun sizeof(*dwc->ev_buffs) * num);
169*4882a593Smuzhiyun if (!dwc->ev_buffs)
170*4882a593Smuzhiyun return -ENOMEM;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun for (i = 0; i < num; i++) {
173*4882a593Smuzhiyun struct dwc3_event_buffer *evt;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun evt = dwc3_alloc_one_event_buffer(dwc, length);
176*4882a593Smuzhiyun if (IS_ERR(evt)) {
177*4882a593Smuzhiyun dev_err(dwc->dev, "can't allocate event buffer\n");
178*4882a593Smuzhiyun return PTR_ERR(evt);
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun dwc->ev_buffs[i] = evt;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return 0;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /**
187*4882a593Smuzhiyun * dwc3_event_buffers_setup - setup our allocated event buffers
188*4882a593Smuzhiyun * @dwc: pointer to our controller context structure
189*4882a593Smuzhiyun *
190*4882a593Smuzhiyun * Returns 0 on success otherwise negative errno.
191*4882a593Smuzhiyun */
dwc3_event_buffers_setup(struct dwc3 * dwc)192*4882a593Smuzhiyun static int dwc3_event_buffers_setup(struct dwc3 *dwc)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct dwc3_event_buffer *evt;
195*4882a593Smuzhiyun int n;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun for (n = 0; n < dwc->num_event_buffers; n++) {
198*4882a593Smuzhiyun evt = dwc->ev_buffs[n];
199*4882a593Smuzhiyun dev_dbg(dwc->dev, "Event buf %p dma %08llx length %d\n",
200*4882a593Smuzhiyun evt->buf, (unsigned long long) evt->dma,
201*4882a593Smuzhiyun evt->length);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun evt->lpos = 0;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
206*4882a593Smuzhiyun lower_32_bits(evt->dma));
207*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
208*4882a593Smuzhiyun upper_32_bits(evt->dma));
209*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
210*4882a593Smuzhiyun DWC3_GEVNTSIZ_SIZE(evt->length));
211*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun return 0;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
dwc3_event_buffers_cleanup(struct dwc3 * dwc)217*4882a593Smuzhiyun static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun struct dwc3_event_buffer *evt;
220*4882a593Smuzhiyun int n;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun for (n = 0; n < dwc->num_event_buffers; n++) {
223*4882a593Smuzhiyun evt = dwc->ev_buffs[n];
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun evt->lpos = 0;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
228*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
229*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), DWC3_GEVNTSIZ_INTMASK
230*4882a593Smuzhiyun | DWC3_GEVNTSIZ_SIZE(0));
231*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
dwc3_alloc_scratch_buffers(struct dwc3 * dwc)235*4882a593Smuzhiyun static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun if (!dwc->has_hibernation)
238*4882a593Smuzhiyun return 0;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (!dwc->nr_scratch)
241*4882a593Smuzhiyun return 0;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
244*4882a593Smuzhiyun DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
245*4882a593Smuzhiyun if (!dwc->scratchbuf)
246*4882a593Smuzhiyun return -ENOMEM;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun return 0;
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
dwc3_setup_scratch_buffers(struct dwc3 * dwc)251*4882a593Smuzhiyun static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun dma_addr_t scratch_addr;
254*4882a593Smuzhiyun u32 param;
255*4882a593Smuzhiyun int ret;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun if (!dwc->has_hibernation)
258*4882a593Smuzhiyun return 0;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun if (!dwc->nr_scratch)
261*4882a593Smuzhiyun return 0;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun scratch_addr = dma_map_single(dwc->scratchbuf,
264*4882a593Smuzhiyun dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
265*4882a593Smuzhiyun DMA_BIDIRECTIONAL);
266*4882a593Smuzhiyun if (dma_mapping_error(dwc->dev, scratch_addr)) {
267*4882a593Smuzhiyun dev_err(dwc->dev, "failed to map scratch buffer\n");
268*4882a593Smuzhiyun ret = -EFAULT;
269*4882a593Smuzhiyun goto err0;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun dwc->scratch_addr = scratch_addr;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun param = lower_32_bits(scratch_addr);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun ret = dwc3_send_gadget_generic_command(dwc,
277*4882a593Smuzhiyun DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
278*4882a593Smuzhiyun if (ret < 0)
279*4882a593Smuzhiyun goto err1;
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun param = upper_32_bits(scratch_addr);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun ret = dwc3_send_gadget_generic_command(dwc,
284*4882a593Smuzhiyun DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
285*4882a593Smuzhiyun if (ret < 0)
286*4882a593Smuzhiyun goto err1;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return 0;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun err1:
291*4882a593Smuzhiyun dma_unmap_single((void *)(uintptr_t)dwc->scratch_addr, dwc->nr_scratch *
292*4882a593Smuzhiyun DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun err0:
295*4882a593Smuzhiyun return ret;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
dwc3_free_scratch_buffers(struct dwc3 * dwc)298*4882a593Smuzhiyun static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun if (!dwc->has_hibernation)
301*4882a593Smuzhiyun return;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun if (!dwc->nr_scratch)
304*4882a593Smuzhiyun return;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun dma_unmap_single((void *)(uintptr_t)dwc->scratch_addr, dwc->nr_scratch *
307*4882a593Smuzhiyun DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
308*4882a593Smuzhiyun kfree(dwc->scratchbuf);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
dwc3_core_num_eps(struct dwc3 * dwc)311*4882a593Smuzhiyun static void dwc3_core_num_eps(struct dwc3 *dwc)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun struct dwc3_hwparams *parms = &dwc->hwparams;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
316*4882a593Smuzhiyun dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun dev_vdbg(dwc->dev, "found %d IN and %d OUT endpoints\n",
319*4882a593Smuzhiyun dwc->num_in_eps, dwc->num_out_eps);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
dwc3_cache_hwparams(struct dwc3 * dwc)322*4882a593Smuzhiyun static void dwc3_cache_hwparams(struct dwc3 *dwc)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct dwc3_hwparams *parms = &dwc->hwparams;
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
327*4882a593Smuzhiyun parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
328*4882a593Smuzhiyun parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
329*4882a593Smuzhiyun parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
330*4882a593Smuzhiyun parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
331*4882a593Smuzhiyun parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
332*4882a593Smuzhiyun parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
333*4882a593Smuzhiyun parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
334*4882a593Smuzhiyun parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
dwc3_hsphy_mode_setup(struct dwc3 * dwc)337*4882a593Smuzhiyun static void dwc3_hsphy_mode_setup(struct dwc3 *dwc)
338*4882a593Smuzhiyun {
339*4882a593Smuzhiyun enum usb_phy_interface hsphy_mode = dwc->hsphy_mode;
340*4882a593Smuzhiyun u32 reg;
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* Set dwc3 usb2 phy config */
343*4882a593Smuzhiyun reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun switch (hsphy_mode) {
346*4882a593Smuzhiyun case USBPHY_INTERFACE_MODE_UTMI:
347*4882a593Smuzhiyun reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
348*4882a593Smuzhiyun DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
349*4882a593Smuzhiyun reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_8_BIT) |
350*4882a593Smuzhiyun DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_8_BIT);
351*4882a593Smuzhiyun break;
352*4882a593Smuzhiyun case USBPHY_INTERFACE_MODE_UTMIW:
353*4882a593Smuzhiyun reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
354*4882a593Smuzhiyun DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
355*4882a593Smuzhiyun reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT) |
356*4882a593Smuzhiyun DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
357*4882a593Smuzhiyun break;
358*4882a593Smuzhiyun default:
359*4882a593Smuzhiyun break;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun /**
366*4882a593Smuzhiyun * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
367*4882a593Smuzhiyun * @dwc: Pointer to our controller context structure
368*4882a593Smuzhiyun */
dwc3_phy_setup(struct dwc3 * dwc)369*4882a593Smuzhiyun static void dwc3_phy_setup(struct dwc3 *dwc)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun u32 reg;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /*
376*4882a593Smuzhiyun * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
377*4882a593Smuzhiyun * to '0' during coreConsultant configuration. So default value
378*4882a593Smuzhiyun * will be '0' when the core is reset. Application needs to set it
379*4882a593Smuzhiyun * to '1' after the core initialization is completed.
380*4882a593Smuzhiyun */
381*4882a593Smuzhiyun if (dwc->revision > DWC3_REVISION_194A)
382*4882a593Smuzhiyun reg |= DWC3_GUSB3PIPECTL_SUSPHY;
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun if (dwc->u2ss_inp3_quirk)
385*4882a593Smuzhiyun reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun if (dwc->req_p1p2p3_quirk)
388*4882a593Smuzhiyun reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (dwc->del_p1p2p3_quirk)
391*4882a593Smuzhiyun reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun if (dwc->del_phy_power_chg_quirk)
394*4882a593Smuzhiyun reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun if (dwc->lfps_filter_quirk)
397*4882a593Smuzhiyun reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (dwc->rx_detect_poll_quirk)
400*4882a593Smuzhiyun reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun if (dwc->tx_de_emphasis_quirk)
403*4882a593Smuzhiyun reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /*
406*4882a593Smuzhiyun * For some Rokchip SoCs like RK3588, if the USB3 PHY is suspended
407*4882a593Smuzhiyun * in U-Boot would cause the PHY initialize abortively in Linux Kernel,
408*4882a593Smuzhiyun * so disable the DWC3_GUSB3PIPECTL_SUSPHY feature here to fix it.
409*4882a593Smuzhiyun */
410*4882a593Smuzhiyun if (dwc->dis_u3_susphy_quirk || CONFIG_IS_ENABLED(ARCH_ROCKCHIP))
411*4882a593Smuzhiyun reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun dwc3_hsphy_mode_setup(dwc);
416*4882a593Smuzhiyun
417*4882a593Smuzhiyun mdelay(100);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /*
422*4882a593Smuzhiyun * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
423*4882a593Smuzhiyun * '0' during coreConsultant configuration. So default value will
424*4882a593Smuzhiyun * be '0' when the core is reset. Application needs to set it to
425*4882a593Smuzhiyun * '1' after the core initialization is completed.
426*4882a593Smuzhiyun */
427*4882a593Smuzhiyun if (dwc->revision > DWC3_REVISION_194A)
428*4882a593Smuzhiyun reg |= DWC3_GUSB2PHYCFG_SUSPHY;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun if (dwc->dis_u2_susphy_quirk)
431*4882a593Smuzhiyun reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun if (dwc->dis_enblslpm_quirk)
434*4882a593Smuzhiyun reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun if (dwc->dis_u2_freeclk_exists_quirk)
437*4882a593Smuzhiyun reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS;
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun if (dwc->usb2_phyif_utmi_width == 16) {
440*4882a593Smuzhiyun reg &= ~(DWC3_GUSB2PHYCFG_PHYIF_MASK |
441*4882a593Smuzhiyun DWC3_GUSB2PHYCFG_USBTRDTIM_MASK);
442*4882a593Smuzhiyun reg |= DWC3_GUSB2PHYCFG_USBTRDTIM(USBTRDTIM_UTMI_16_BIT);
443*4882a593Smuzhiyun reg |= DWC3_GUSB2PHYCFG_PHYIF(UTMI_PHYIF_16_BIT);
444*4882a593Smuzhiyun }
445*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun mdelay(100);
448*4882a593Smuzhiyun }
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /**
451*4882a593Smuzhiyun * dwc3_core_init - Low-level initialization of DWC3 Core
452*4882a593Smuzhiyun * @dwc: Pointer to our controller context structure
453*4882a593Smuzhiyun *
454*4882a593Smuzhiyun * Returns 0 on success otherwise negative errno.
455*4882a593Smuzhiyun */
dwc3_core_init(struct dwc3 * dwc)456*4882a593Smuzhiyun static int dwc3_core_init(struct dwc3 *dwc)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun unsigned long timeout;
459*4882a593Smuzhiyun u32 hwparams4 = dwc->hwparams.hwparams4;
460*4882a593Smuzhiyun u32 reg;
461*4882a593Smuzhiyun int ret;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
464*4882a593Smuzhiyun /* This should read as U3 followed by revision number */
465*4882a593Smuzhiyun if ((reg & DWC3_GSNPSID_MASK) != 0x55330000) {
466*4882a593Smuzhiyun dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
467*4882a593Smuzhiyun ret = -ENODEV;
468*4882a593Smuzhiyun goto err0;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun dwc->revision = reg;
471*4882a593Smuzhiyun
472*4882a593Smuzhiyun /* Handle USB2.0-only core configuration */
473*4882a593Smuzhiyun if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
474*4882a593Smuzhiyun DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
475*4882a593Smuzhiyun if (dwc->maximum_speed == USB_SPEED_SUPER)
476*4882a593Smuzhiyun dwc->maximum_speed = USB_SPEED_HIGH;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun /* issue device SoftReset too */
480*4882a593Smuzhiyun timeout = 5000;
481*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
482*4882a593Smuzhiyun while (timeout--) {
483*4882a593Smuzhiyun reg = dwc3_readl(dwc->regs, DWC3_DCTL);
484*4882a593Smuzhiyun if (!(reg & DWC3_DCTL_CSFTRST))
485*4882a593Smuzhiyun break;
486*4882a593Smuzhiyun };
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun if (!timeout) {
489*4882a593Smuzhiyun dev_err(dwc->dev, "Reset Timed Out\n");
490*4882a593Smuzhiyun ret = -ETIMEDOUT;
491*4882a593Smuzhiyun goto err0;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun ret = dwc3_core_soft_reset(dwc);
495*4882a593Smuzhiyun if (ret)
496*4882a593Smuzhiyun goto err0;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun if (dwc->revision >= DWC3_REVISION_250A) {
499*4882a593Smuzhiyun reg = dwc3_readl(dwc->regs, DWC3_GUCTL1);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun if (dwc->maximum_speed == USB_SPEED_HIGH ||
502*4882a593Smuzhiyun dwc->maximum_speed == USB_SPEED_FULL)
503*4882a593Smuzhiyun reg |= DWC3_GUCTL1_DEV_FORCE_20_CLK_FOR_30_CLK;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GUCTL1, reg);
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun reg = dwc3_readl(dwc->regs, DWC3_GCTL);
509*4882a593Smuzhiyun reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
512*4882a593Smuzhiyun case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
513*4882a593Smuzhiyun /**
514*4882a593Smuzhiyun * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
515*4882a593Smuzhiyun * issue which would cause xHCI compliance tests to fail.
516*4882a593Smuzhiyun *
517*4882a593Smuzhiyun * Because of that we cannot enable clock gating on such
518*4882a593Smuzhiyun * configurations.
519*4882a593Smuzhiyun *
520*4882a593Smuzhiyun * Refers to:
521*4882a593Smuzhiyun *
522*4882a593Smuzhiyun * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
523*4882a593Smuzhiyun * SOF/ITP Mode Used
524*4882a593Smuzhiyun */
525*4882a593Smuzhiyun if ((dwc->dr_mode == USB_DR_MODE_HOST ||
526*4882a593Smuzhiyun dwc->dr_mode == USB_DR_MODE_OTG) &&
527*4882a593Smuzhiyun (dwc->revision >= DWC3_REVISION_210A &&
528*4882a593Smuzhiyun dwc->revision <= DWC3_REVISION_250A))
529*4882a593Smuzhiyun reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
530*4882a593Smuzhiyun else
531*4882a593Smuzhiyun reg &= ~DWC3_GCTL_DSBLCLKGTNG;
532*4882a593Smuzhiyun break;
533*4882a593Smuzhiyun case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
534*4882a593Smuzhiyun /* enable hibernation here */
535*4882a593Smuzhiyun dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun /*
538*4882a593Smuzhiyun * REVISIT Enabling this bit so that host-mode hibernation
539*4882a593Smuzhiyun * will work. Device-mode hibernation is not yet implemented.
540*4882a593Smuzhiyun */
541*4882a593Smuzhiyun reg |= DWC3_GCTL_GBLHIBERNATIONEN;
542*4882a593Smuzhiyun break;
543*4882a593Smuzhiyun default:
544*4882a593Smuzhiyun dev_dbg(dwc->dev, "No power optimization available\n");
545*4882a593Smuzhiyun }
546*4882a593Smuzhiyun
547*4882a593Smuzhiyun /* check if current dwc3 is on simulation board */
548*4882a593Smuzhiyun if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
549*4882a593Smuzhiyun dev_dbg(dwc->dev, "it is on FPGA board\n");
550*4882a593Smuzhiyun dwc->is_fpga = true;
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun if(dwc->disable_scramble_quirk && !dwc->is_fpga)
554*4882a593Smuzhiyun WARN(true,
555*4882a593Smuzhiyun "disable_scramble cannot be used on non-FPGA builds\n");
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun if (dwc->disable_scramble_quirk && dwc->is_fpga)
558*4882a593Smuzhiyun reg |= DWC3_GCTL_DISSCRAMBLE;
559*4882a593Smuzhiyun else
560*4882a593Smuzhiyun reg &= ~DWC3_GCTL_DISSCRAMBLE;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun if (dwc->u2exit_lfps_quirk)
563*4882a593Smuzhiyun reg |= DWC3_GCTL_U2EXIT_LFPS;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /*
566*4882a593Smuzhiyun * WORKAROUND: DWC3 revisions <1.90a have a bug
567*4882a593Smuzhiyun * where the device can fail to connect at SuperSpeed
568*4882a593Smuzhiyun * and falls back to high-speed mode which causes
569*4882a593Smuzhiyun * the device to enter a Connect/Disconnect loop
570*4882a593Smuzhiyun */
571*4882a593Smuzhiyun if (dwc->revision < DWC3_REVISION_190A)
572*4882a593Smuzhiyun reg |= DWC3_GCTL_U2RSTECN;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun dwc3_core_num_eps(dwc);
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_GCTL, reg);
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun dwc3_phy_setup(dwc);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun ret = dwc3_alloc_scratch_buffers(dwc);
581*4882a593Smuzhiyun if (ret)
582*4882a593Smuzhiyun goto err0;
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun ret = dwc3_setup_scratch_buffers(dwc);
585*4882a593Smuzhiyun if (ret)
586*4882a593Smuzhiyun goto err1;
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun return 0;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun err1:
591*4882a593Smuzhiyun dwc3_free_scratch_buffers(dwc);
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun err0:
594*4882a593Smuzhiyun return ret;
595*4882a593Smuzhiyun }
596*4882a593Smuzhiyun
dwc3_core_exit(struct dwc3 * dwc)597*4882a593Smuzhiyun static void dwc3_core_exit(struct dwc3 *dwc)
598*4882a593Smuzhiyun {
599*4882a593Smuzhiyun dwc3_free_scratch_buffers(dwc);
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
dwc3_core_init_mode(struct dwc3 * dwc)602*4882a593Smuzhiyun static int dwc3_core_init_mode(struct dwc3 *dwc)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun int ret;
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun switch (dwc->dr_mode) {
607*4882a593Smuzhiyun case USB_DR_MODE_PERIPHERAL:
608*4882a593Smuzhiyun dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
609*4882a593Smuzhiyun ret = dwc3_gadget_init(dwc);
610*4882a593Smuzhiyun if (ret) {
611*4882a593Smuzhiyun dev_err(dev, "failed to initialize gadget\n");
612*4882a593Smuzhiyun return ret;
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun break;
615*4882a593Smuzhiyun case USB_DR_MODE_HOST:
616*4882a593Smuzhiyun dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
617*4882a593Smuzhiyun ret = dwc3_host_init(dwc);
618*4882a593Smuzhiyun if (ret) {
619*4882a593Smuzhiyun dev_err(dev, "failed to initialize host\n");
620*4882a593Smuzhiyun return ret;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun break;
623*4882a593Smuzhiyun case USB_DR_MODE_OTG:
624*4882a593Smuzhiyun dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
625*4882a593Smuzhiyun ret = dwc3_host_init(dwc);
626*4882a593Smuzhiyun if (ret) {
627*4882a593Smuzhiyun dev_err(dev, "failed to initialize host\n");
628*4882a593Smuzhiyun return ret;
629*4882a593Smuzhiyun }
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun ret = dwc3_gadget_init(dwc);
632*4882a593Smuzhiyun if (ret) {
633*4882a593Smuzhiyun dev_err(dev, "failed to initialize gadget\n");
634*4882a593Smuzhiyun return ret;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun break;
637*4882a593Smuzhiyun default:
638*4882a593Smuzhiyun dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
639*4882a593Smuzhiyun return -EINVAL;
640*4882a593Smuzhiyun }
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun return 0;
643*4882a593Smuzhiyun }
644*4882a593Smuzhiyun
dwc3_gadget_run(struct dwc3 * dwc)645*4882a593Smuzhiyun static void dwc3_gadget_run(struct dwc3 *dwc)
646*4882a593Smuzhiyun {
647*4882a593Smuzhiyun dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_RUN_STOP);
648*4882a593Smuzhiyun mdelay(100);
649*4882a593Smuzhiyun }
650*4882a593Smuzhiyun
dwc3_core_exit_mode(struct dwc3 * dwc)651*4882a593Smuzhiyun static void dwc3_core_exit_mode(struct dwc3 *dwc)
652*4882a593Smuzhiyun {
653*4882a593Smuzhiyun switch (dwc->dr_mode) {
654*4882a593Smuzhiyun case USB_DR_MODE_PERIPHERAL:
655*4882a593Smuzhiyun dwc3_gadget_exit(dwc);
656*4882a593Smuzhiyun break;
657*4882a593Smuzhiyun case USB_DR_MODE_HOST:
658*4882a593Smuzhiyun dwc3_host_exit(dwc);
659*4882a593Smuzhiyun break;
660*4882a593Smuzhiyun case USB_DR_MODE_OTG:
661*4882a593Smuzhiyun dwc3_host_exit(dwc);
662*4882a593Smuzhiyun dwc3_gadget_exit(dwc);
663*4882a593Smuzhiyun break;
664*4882a593Smuzhiyun default:
665*4882a593Smuzhiyun /* do nothing */
666*4882a593Smuzhiyun break;
667*4882a593Smuzhiyun }
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun /*
670*4882a593Smuzhiyun * switch back to peripheral mode
671*4882a593Smuzhiyun * This enables the phy to enter idle and then, if enabled, suspend.
672*4882a593Smuzhiyun */
673*4882a593Smuzhiyun dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
674*4882a593Smuzhiyun dwc3_gadget_run(dwc);
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun #define DWC3_ALIGN_MASK (16 - 1)
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun /**
680*4882a593Smuzhiyun * dwc3_uboot_init - dwc3 core uboot initialization code
681*4882a593Smuzhiyun * @dwc3_dev: struct dwc3_device containing initialization data
682*4882a593Smuzhiyun *
683*4882a593Smuzhiyun * Entry point for dwc3 driver (equivalent to dwc3_probe in linux
684*4882a593Smuzhiyun * kernel driver). Pointer to dwc3_device should be passed containing
685*4882a593Smuzhiyun * base address and other initialization data. Returns '0' on success and
686*4882a593Smuzhiyun * a negative value on failure.
687*4882a593Smuzhiyun *
688*4882a593Smuzhiyun * Generally called from board_usb_init() implemented in board file.
689*4882a593Smuzhiyun */
dwc3_uboot_init(struct dwc3_device * dwc3_dev)690*4882a593Smuzhiyun int dwc3_uboot_init(struct dwc3_device *dwc3_dev)
691*4882a593Smuzhiyun {
692*4882a593Smuzhiyun struct dwc3 *dwc;
693*4882a593Smuzhiyun struct device *dev = NULL;
694*4882a593Smuzhiyun u8 lpm_nyet_threshold;
695*4882a593Smuzhiyun u8 tx_de_emphasis;
696*4882a593Smuzhiyun u8 hird_threshold;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun int ret;
699*4882a593Smuzhiyun
700*4882a593Smuzhiyun void *mem;
701*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
702*4882a593Smuzhiyun int node;
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun mem = devm_kzalloc((struct udevice *)dev,
705*4882a593Smuzhiyun sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
706*4882a593Smuzhiyun if (!mem)
707*4882a593Smuzhiyun return -ENOMEM;
708*4882a593Smuzhiyun
709*4882a593Smuzhiyun dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
710*4882a593Smuzhiyun dwc->mem = mem;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun dwc->regs = (void *)(uintptr_t)(dwc3_dev->base +
713*4882a593Smuzhiyun DWC3_GLOBALS_REGS_START);
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun /* default to highest possible threshold */
716*4882a593Smuzhiyun lpm_nyet_threshold = 0xff;
717*4882a593Smuzhiyun
718*4882a593Smuzhiyun /* default to -3.5dB de-emphasis */
719*4882a593Smuzhiyun tx_de_emphasis = 1;
720*4882a593Smuzhiyun
721*4882a593Smuzhiyun /*
722*4882a593Smuzhiyun * default to assert utmi_sleep_n and use maximum allowed HIRD
723*4882a593Smuzhiyun * threshold value of 0b1100
724*4882a593Smuzhiyun */
725*4882a593Smuzhiyun hird_threshold = 12;
726*4882a593Smuzhiyun
727*4882a593Smuzhiyun dwc->maximum_speed = dwc3_dev->maximum_speed;
728*4882a593Smuzhiyun dwc->has_lpm_erratum = dwc3_dev->has_lpm_erratum;
729*4882a593Smuzhiyun if (dwc3_dev->lpm_nyet_threshold)
730*4882a593Smuzhiyun lpm_nyet_threshold = dwc3_dev->lpm_nyet_threshold;
731*4882a593Smuzhiyun dwc->is_utmi_l1_suspend = dwc3_dev->is_utmi_l1_suspend;
732*4882a593Smuzhiyun if (dwc3_dev->hird_threshold)
733*4882a593Smuzhiyun hird_threshold = dwc3_dev->hird_threshold;
734*4882a593Smuzhiyun
735*4882a593Smuzhiyun dwc->needs_fifo_resize = dwc3_dev->tx_fifo_resize;
736*4882a593Smuzhiyun dwc->dr_mode = dwc3_dev->dr_mode;
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun dwc->disable_scramble_quirk = dwc3_dev->disable_scramble_quirk;
739*4882a593Smuzhiyun dwc->u2exit_lfps_quirk = dwc3_dev->u2exit_lfps_quirk;
740*4882a593Smuzhiyun dwc->u2ss_inp3_quirk = dwc3_dev->u2ss_inp3_quirk;
741*4882a593Smuzhiyun dwc->req_p1p2p3_quirk = dwc3_dev->req_p1p2p3_quirk;
742*4882a593Smuzhiyun dwc->del_p1p2p3_quirk = dwc3_dev->del_p1p2p3_quirk;
743*4882a593Smuzhiyun dwc->del_phy_power_chg_quirk = dwc3_dev->del_phy_power_chg_quirk;
744*4882a593Smuzhiyun dwc->lfps_filter_quirk = dwc3_dev->lfps_filter_quirk;
745*4882a593Smuzhiyun dwc->rx_detect_poll_quirk = dwc3_dev->rx_detect_poll_quirk;
746*4882a593Smuzhiyun dwc->dis_u3_susphy_quirk = dwc3_dev->dis_u3_susphy_quirk;
747*4882a593Smuzhiyun dwc->dis_u2_susphy_quirk = dwc3_dev->dis_u2_susphy_quirk;
748*4882a593Smuzhiyun dwc->dis_u1u2_quirk = dwc3_dev->dis_u2_susphy_quirk;
749*4882a593Smuzhiyun
750*4882a593Smuzhiyun dwc->tx_de_emphasis_quirk = dwc3_dev->tx_de_emphasis_quirk;
751*4882a593Smuzhiyun if (dwc3_dev->tx_de_emphasis)
752*4882a593Smuzhiyun tx_de_emphasis = dwc3_dev->tx_de_emphasis;
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun /* default to superspeed if no maximum_speed passed */
755*4882a593Smuzhiyun if (dwc->maximum_speed == USB_SPEED_UNKNOWN)
756*4882a593Smuzhiyun dwc->maximum_speed = USB_SPEED_SUPER;
757*4882a593Smuzhiyun
758*4882a593Smuzhiyun dwc->lpm_nyet_threshold = lpm_nyet_threshold;
759*4882a593Smuzhiyun dwc->tx_de_emphasis = tx_de_emphasis;
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun dwc->hird_threshold = hird_threshold
762*4882a593Smuzhiyun | (dwc->is_utmi_l1_suspend << 4);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun dwc->hsphy_mode = dwc3_dev->hsphy_mode;
765*4882a593Smuzhiyun
766*4882a593Smuzhiyun dwc->index = dwc3_dev->index;
767*4882a593Smuzhiyun
768*4882a593Smuzhiyun if (dwc3_dev->usb2_phyif_utmi_width)
769*4882a593Smuzhiyun dwc->usb2_phyif_utmi_width = dwc3_dev->usb2_phyif_utmi_width;
770*4882a593Smuzhiyun
771*4882a593Smuzhiyun node = fdt_node_offset_by_compatible(blob, -1,
772*4882a593Smuzhiyun "rockchip,rk3399-xhci");
773*4882a593Smuzhiyun if (node < 0)
774*4882a593Smuzhiyun debug("%s dwc3 node not found\n", __func__);
775*4882a593Smuzhiyun else
776*4882a593Smuzhiyun dwc->usb2_phyif_utmi_width =
777*4882a593Smuzhiyun fdtdec_get_int(blob, node, "snps,phyif-utmi-bits", -1);
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun dwc3_cache_hwparams(dwc);
780*4882a593Smuzhiyun
781*4882a593Smuzhiyun ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
782*4882a593Smuzhiyun if (ret) {
783*4882a593Smuzhiyun dev_err(dwc->dev, "failed to allocate event buffers\n");
784*4882a593Smuzhiyun return -ENOMEM;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
788*4882a593Smuzhiyun dwc->dr_mode = USB_DR_MODE_HOST;
789*4882a593Smuzhiyun else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
790*4882a593Smuzhiyun dwc->dr_mode = USB_DR_MODE_PERIPHERAL;
791*4882a593Smuzhiyun
792*4882a593Smuzhiyun if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
793*4882a593Smuzhiyun dwc->dr_mode = USB_DR_MODE_OTG;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun ret = dwc3_core_init(dwc);
796*4882a593Smuzhiyun if (ret) {
797*4882a593Smuzhiyun dev_err(dev, "failed to initialize core\n");
798*4882a593Smuzhiyun goto err0;
799*4882a593Smuzhiyun }
800*4882a593Smuzhiyun
801*4882a593Smuzhiyun ret = dwc3_event_buffers_setup(dwc);
802*4882a593Smuzhiyun if (ret) {
803*4882a593Smuzhiyun dev_err(dwc->dev, "failed to setup event buffers\n");
804*4882a593Smuzhiyun goto err1;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun ret = dwc3_core_init_mode(dwc);
808*4882a593Smuzhiyun if (ret)
809*4882a593Smuzhiyun goto err2;
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun list_add_tail(&dwc->list, &dwc3_list);
812*4882a593Smuzhiyun
813*4882a593Smuzhiyun return 0;
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun err2:
816*4882a593Smuzhiyun dwc3_event_buffers_cleanup(dwc);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun err1:
819*4882a593Smuzhiyun dwc3_core_exit(dwc);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun err0:
822*4882a593Smuzhiyun dwc3_free_event_buffers(dwc);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun return ret;
825*4882a593Smuzhiyun }
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /**
828*4882a593Smuzhiyun * dwc3_uboot_exit - dwc3 core uboot cleanup code
829*4882a593Smuzhiyun * @index: index of this controller
830*4882a593Smuzhiyun *
831*4882a593Smuzhiyun * Performs cleanup of memory allocated in dwc3_uboot_init and other misc
832*4882a593Smuzhiyun * cleanups (equivalent to dwc3_remove in linux). index of _this_ controller
833*4882a593Smuzhiyun * should be passed and should match with the index passed in
834*4882a593Smuzhiyun * dwc3_device during init.
835*4882a593Smuzhiyun *
836*4882a593Smuzhiyun * Generally called from board file.
837*4882a593Smuzhiyun */
dwc3_uboot_exit(int index)838*4882a593Smuzhiyun void dwc3_uboot_exit(int index)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun struct dwc3 *dwc;
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun list_for_each_entry(dwc, &dwc3_list, list) {
843*4882a593Smuzhiyun if (dwc->index != index)
844*4882a593Smuzhiyun continue;
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun dwc3_core_exit_mode(dwc);
847*4882a593Smuzhiyun dwc3_event_buffers_cleanup(dwc);
848*4882a593Smuzhiyun dwc3_free_event_buffers(dwc);
849*4882a593Smuzhiyun dwc3_core_exit(dwc);
850*4882a593Smuzhiyun list_del(&dwc->list);
851*4882a593Smuzhiyun kfree(dwc->mem);
852*4882a593Smuzhiyun break;
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun /**
857*4882a593Smuzhiyun * dwc3_uboot_handle_interrupt - handle dwc3 core interrupt
858*4882a593Smuzhiyun * @index: index of this controller
859*4882a593Smuzhiyun *
860*4882a593Smuzhiyun * Invokes dwc3 gadget interrupts.
861*4882a593Smuzhiyun *
862*4882a593Smuzhiyun * Generally called from board file.
863*4882a593Smuzhiyun */
dwc3_uboot_handle_interrupt(int index)864*4882a593Smuzhiyun void dwc3_uboot_handle_interrupt(int index)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun struct dwc3 *dwc = NULL;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun list_for_each_entry(dwc, &dwc3_list, list) {
869*4882a593Smuzhiyun if (dwc->index != index)
870*4882a593Smuzhiyun continue;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun dwc3_gadget_uboot_handle_interrupt(dwc);
873*4882a593Smuzhiyun break;
874*4882a593Smuzhiyun }
875*4882a593Smuzhiyun }
876*4882a593Smuzhiyun
877*4882a593Smuzhiyun MODULE_ALIAS("platform:dwc3");
878*4882a593Smuzhiyun MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
879*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
880*4882a593Smuzhiyun MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(PHY) && CONFIG_IS_ENABLED(DM_USB)
dwc3_setup_phy(struct udevice * dev,struct phy ** array,int * num_phys)883*4882a593Smuzhiyun int dwc3_setup_phy(struct udevice *dev, struct phy **array, int *num_phys)
884*4882a593Smuzhiyun {
885*4882a593Smuzhiyun int i, ret, count;
886*4882a593Smuzhiyun struct phy *usb_phys;
887*4882a593Smuzhiyun
888*4882a593Smuzhiyun /* Return if no phy declared */
889*4882a593Smuzhiyun if (!dev_read_prop(dev, "phys", NULL))
890*4882a593Smuzhiyun return 0;
891*4882a593Smuzhiyun count = dev_count_phandle_with_args(dev, "phys", "#phy-cells");
892*4882a593Smuzhiyun if (count <= 0)
893*4882a593Smuzhiyun return count;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun usb_phys = devm_kcalloc(dev, count, sizeof(struct phy),
896*4882a593Smuzhiyun GFP_KERNEL);
897*4882a593Smuzhiyun if (!usb_phys)
898*4882a593Smuzhiyun return -ENOMEM;
899*4882a593Smuzhiyun
900*4882a593Smuzhiyun for (i = 0; i < count; i++) {
901*4882a593Smuzhiyun ret = generic_phy_get_by_index(dev, i, &usb_phys[i]);
902*4882a593Smuzhiyun if (ret && ret != -ENOENT) {
903*4882a593Smuzhiyun pr_err("Failed to get USB PHY%d for %s\n",
904*4882a593Smuzhiyun i, dev->name);
905*4882a593Smuzhiyun return ret;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun for (i = 0; i < count; i++) {
910*4882a593Smuzhiyun ret = generic_phy_init(&usb_phys[i]);
911*4882a593Smuzhiyun if (ret) {
912*4882a593Smuzhiyun pr_err("Can't init USB PHY%d for %s\n",
913*4882a593Smuzhiyun i, dev->name);
914*4882a593Smuzhiyun goto phys_init_err;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun for (i = 0; i < count; i++) {
919*4882a593Smuzhiyun ret = generic_phy_power_on(&usb_phys[i]);
920*4882a593Smuzhiyun if (ret) {
921*4882a593Smuzhiyun pr_err("Can't power USB PHY%d for %s\n",
922*4882a593Smuzhiyun i, dev->name);
923*4882a593Smuzhiyun goto phys_poweron_err;
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun }
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun *array = usb_phys;
928*4882a593Smuzhiyun *num_phys = count;
929*4882a593Smuzhiyun return 0;
930*4882a593Smuzhiyun
931*4882a593Smuzhiyun phys_poweron_err:
932*4882a593Smuzhiyun for (i = count - 1; i >= 0; i--)
933*4882a593Smuzhiyun generic_phy_power_off(&usb_phys[i]);
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun for (i = 0; i < count; i++)
936*4882a593Smuzhiyun generic_phy_exit(&usb_phys[i]);
937*4882a593Smuzhiyun
938*4882a593Smuzhiyun return ret;
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun phys_init_err:
941*4882a593Smuzhiyun for (; i >= 0; i--)
942*4882a593Smuzhiyun generic_phy_exit(&usb_phys[i]);
943*4882a593Smuzhiyun
944*4882a593Smuzhiyun return ret;
945*4882a593Smuzhiyun }
946*4882a593Smuzhiyun
dwc3_shutdown_phy(struct udevice * dev,struct phy * usb_phys,int num_phys)947*4882a593Smuzhiyun int dwc3_shutdown_phy(struct udevice *dev, struct phy *usb_phys, int num_phys)
948*4882a593Smuzhiyun {
949*4882a593Smuzhiyun int i, ret;
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun for (i = 0; i < num_phys; i++) {
952*4882a593Smuzhiyun if (!generic_phy_valid(&usb_phys[i]))
953*4882a593Smuzhiyun continue;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun ret = generic_phy_power_off(&usb_phys[i]);
956*4882a593Smuzhiyun ret |= generic_phy_exit(&usb_phys[i]);
957*4882a593Smuzhiyun if (ret) {
958*4882a593Smuzhiyun pr_err("Can't shutdown USB PHY%d for %s\n",
959*4882a593Smuzhiyun i, dev->name);
960*4882a593Smuzhiyun }
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun return 0;
964*4882a593Smuzhiyun }
965*4882a593Smuzhiyun #endif
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(DM_USB)
dwc3_of_parse(struct dwc3 * dwc)968*4882a593Smuzhiyun void dwc3_of_parse(struct dwc3 *dwc)
969*4882a593Smuzhiyun {
970*4882a593Smuzhiyun const u8 *tmp;
971*4882a593Smuzhiyun struct udevice *dev = dwc->dev;
972*4882a593Smuzhiyun u8 lpm_nyet_threshold;
973*4882a593Smuzhiyun u8 tx_de_emphasis;
974*4882a593Smuzhiyun u8 hird_threshold;
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun /* default to highest possible threshold */
977*4882a593Smuzhiyun lpm_nyet_threshold = 0xff;
978*4882a593Smuzhiyun
979*4882a593Smuzhiyun /* default to -3.5dB de-emphasis */
980*4882a593Smuzhiyun tx_de_emphasis = 1;
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun /*
983*4882a593Smuzhiyun * default to assert utmi_sleep_n and use maximum allowed HIRD
984*4882a593Smuzhiyun * threshold value of 0b1100
985*4882a593Smuzhiyun */
986*4882a593Smuzhiyun hird_threshold = 12;
987*4882a593Smuzhiyun
988*4882a593Smuzhiyun dwc->hsphy_mode = usb_get_phy_mode(dev->node);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun dwc->has_lpm_erratum = dev_read_bool(dev,
991*4882a593Smuzhiyun "snps,has-lpm-erratum");
992*4882a593Smuzhiyun tmp = dev_read_u8_array_ptr(dev, "snps,lpm-nyet-threshold", 1);
993*4882a593Smuzhiyun if (tmp)
994*4882a593Smuzhiyun lpm_nyet_threshold = *tmp;
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun dwc->is_utmi_l1_suspend = dev_read_bool(dev,
997*4882a593Smuzhiyun "snps,is-utmi-l1-suspend");
998*4882a593Smuzhiyun tmp = dev_read_u8_array_ptr(dev, "snps,hird-threshold", 1);
999*4882a593Smuzhiyun if (tmp)
1000*4882a593Smuzhiyun hird_threshold = *tmp;
1001*4882a593Smuzhiyun
1002*4882a593Smuzhiyun dwc->disable_scramble_quirk = dev_read_bool(dev,
1003*4882a593Smuzhiyun "snps,disable_scramble_quirk");
1004*4882a593Smuzhiyun dwc->u2exit_lfps_quirk = dev_read_bool(dev,
1005*4882a593Smuzhiyun "snps,u2exit_lfps_quirk");
1006*4882a593Smuzhiyun dwc->u2ss_inp3_quirk = dev_read_bool(dev,
1007*4882a593Smuzhiyun "snps,u2ss_inp3_quirk");
1008*4882a593Smuzhiyun dwc->req_p1p2p3_quirk = dev_read_bool(dev,
1009*4882a593Smuzhiyun "snps,req_p1p2p3_quirk");
1010*4882a593Smuzhiyun dwc->del_p1p2p3_quirk = dev_read_bool(dev,
1011*4882a593Smuzhiyun "snps,del_p1p2p3_quirk");
1012*4882a593Smuzhiyun dwc->del_phy_power_chg_quirk = dev_read_bool(dev,
1013*4882a593Smuzhiyun "snps,del_phy_power_chg_quirk");
1014*4882a593Smuzhiyun dwc->lfps_filter_quirk = dev_read_bool(dev,
1015*4882a593Smuzhiyun "snps,lfps_filter_quirk");
1016*4882a593Smuzhiyun dwc->rx_detect_poll_quirk = dev_read_bool(dev,
1017*4882a593Smuzhiyun "snps,rx_detect_poll_quirk");
1018*4882a593Smuzhiyun dwc->dis_u3_susphy_quirk = dev_read_bool(dev,
1019*4882a593Smuzhiyun "snps,dis_u3_susphy_quirk");
1020*4882a593Smuzhiyun dwc->dis_u2_susphy_quirk = dev_read_bool(dev,
1021*4882a593Smuzhiyun "snps,dis_u2_susphy_quirk");
1022*4882a593Smuzhiyun dwc->dis_enblslpm_quirk = dev_read_bool(dev,
1023*4882a593Smuzhiyun "snps,dis_enblslpm_quirk");
1024*4882a593Smuzhiyun dwc->dis_u2_freeclk_exists_quirk = dev_read_bool(dev,
1025*4882a593Smuzhiyun "snps,dis-u2-freeclk-exists-quirk");
1026*4882a593Smuzhiyun dwc->tx_de_emphasis_quirk = dev_read_bool(dev,
1027*4882a593Smuzhiyun "snps,tx_de_emphasis_quirk");
1028*4882a593Smuzhiyun tmp = dev_read_u8_array_ptr(dev, "snps,tx_de_emphasis", 1);
1029*4882a593Smuzhiyun if (tmp)
1030*4882a593Smuzhiyun tx_de_emphasis = *tmp;
1031*4882a593Smuzhiyun
1032*4882a593Smuzhiyun dwc->lpm_nyet_threshold = lpm_nyet_threshold;
1033*4882a593Smuzhiyun dwc->tx_de_emphasis = tx_de_emphasis;
1034*4882a593Smuzhiyun
1035*4882a593Smuzhiyun dwc->hird_threshold = hird_threshold
1036*4882a593Smuzhiyun | (dwc->is_utmi_l1_suspend << 4);
1037*4882a593Smuzhiyun }
1038*4882a593Smuzhiyun
dwc3_init(struct dwc3 * dwc)1039*4882a593Smuzhiyun int dwc3_init(struct dwc3 *dwc)
1040*4882a593Smuzhiyun {
1041*4882a593Smuzhiyun int ret;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun dwc3_cache_hwparams(dwc);
1044*4882a593Smuzhiyun
1045*4882a593Smuzhiyun ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
1046*4882a593Smuzhiyun if (ret) {
1047*4882a593Smuzhiyun dev_err(dwc->dev, "failed to allocate event buffers\n");
1048*4882a593Smuzhiyun return -ENOMEM;
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun ret = dwc3_core_init(dwc);
1052*4882a593Smuzhiyun if (ret) {
1053*4882a593Smuzhiyun dev_err(dev, "failed to initialize core\n");
1054*4882a593Smuzhiyun goto core_fail;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun ret = dwc3_event_buffers_setup(dwc);
1058*4882a593Smuzhiyun if (ret) {
1059*4882a593Smuzhiyun dev_err(dwc->dev, "failed to setup event buffers\n");
1060*4882a593Smuzhiyun goto event_fail;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun
1063*4882a593Smuzhiyun ret = dwc3_core_init_mode(dwc);
1064*4882a593Smuzhiyun if (ret)
1065*4882a593Smuzhiyun goto mode_fail;
1066*4882a593Smuzhiyun
1067*4882a593Smuzhiyun return 0;
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun mode_fail:
1070*4882a593Smuzhiyun dwc3_event_buffers_cleanup(dwc);
1071*4882a593Smuzhiyun
1072*4882a593Smuzhiyun event_fail:
1073*4882a593Smuzhiyun dwc3_core_exit(dwc);
1074*4882a593Smuzhiyun
1075*4882a593Smuzhiyun core_fail:
1076*4882a593Smuzhiyun dwc3_free_event_buffers(dwc);
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun return ret;
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
dwc3_remove(struct dwc3 * dwc)1081*4882a593Smuzhiyun void dwc3_remove(struct dwc3 *dwc)
1082*4882a593Smuzhiyun {
1083*4882a593Smuzhiyun dwc3_core_exit_mode(dwc);
1084*4882a593Smuzhiyun dwc3_event_buffers_cleanup(dwc);
1085*4882a593Smuzhiyun dwc3_free_event_buffers(dwc);
1086*4882a593Smuzhiyun dwc3_core_exit(dwc);
1087*4882a593Smuzhiyun kfree(dwc->mem);
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun #endif
1090