xref: /OK3568_Linux_fs/u-boot/drivers/usb/cdns3/gadget.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Cadence USBSS DRD Driver - gadget side.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2018-2019 Cadence Design Systems.
6*4882a593Smuzhiyun  * Copyright (C) 2017-2018 NXP
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Authors: Pawel Jez <pjez@cadence.com>,
9*4882a593Smuzhiyun  *          Pawel Laszczak <pawell@cadence.com>
10*4882a593Smuzhiyun  *          Peter Chen <peter.chen@nxp.com>
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun  * Work around 1:
15*4882a593Smuzhiyun  * At some situations, the controller may get stale data address in TRB
16*4882a593Smuzhiyun  * at below sequences:
17*4882a593Smuzhiyun  * 1. Controller read TRB includes data address
18*4882a593Smuzhiyun  * 2. Software updates TRBs includes data address and Cycle bit
19*4882a593Smuzhiyun  * 3. Controller read TRB which includes Cycle bit
20*4882a593Smuzhiyun  * 4. DMA run with stale data address
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * To fix this problem, driver needs to make the first TRB in TD as invalid.
23*4882a593Smuzhiyun  * After preparing all TRBs driver needs to check the position of DMA and
24*4882a593Smuzhiyun  * if the DMA point to the first just added TRB and doorbell is 1,
25*4882a593Smuzhiyun  * then driver must defer making this TRB as valid. This TRB will be make
26*4882a593Smuzhiyun  * as valid during adding next TRB only if DMA is stopped or at TRBERR
27*4882a593Smuzhiyun  * interrupt.
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * Issue has been fixed in DEV_VER_V3 version of controller.
30*4882a593Smuzhiyun  *
31*4882a593Smuzhiyun  * Work around 2:
32*4882a593Smuzhiyun  * Controller for OUT endpoints has shared on-chip buffers for all incoming
33*4882a593Smuzhiyun  * packets, including ep0out. It's FIFO buffer, so packets must be handle by DMA
34*4882a593Smuzhiyun  * in correct order. If the first packet in the buffer will not be handled,
35*4882a593Smuzhiyun  * then the following packets directed for other endpoints and  functions
36*4882a593Smuzhiyun  * will be blocked.
37*4882a593Smuzhiyun  * Additionally the packets directed to one endpoint can block entire on-chip
38*4882a593Smuzhiyun  * buffers. In this case transfer to other endpoints also will blocked.
39*4882a593Smuzhiyun  *
40*4882a593Smuzhiyun  * To resolve this issue after raising the descriptor missing interrupt
41*4882a593Smuzhiyun  * driver prepares internal usb_request object and use it to arm DMA transfer.
42*4882a593Smuzhiyun  *
43*4882a593Smuzhiyun  * The problematic situation was observed in case when endpoint has been enabled
44*4882a593Smuzhiyun  * but no usb_request were queued. Driver try detects such endpoints and will
45*4882a593Smuzhiyun  * use this workaround only for these endpoint.
46*4882a593Smuzhiyun  *
47*4882a593Smuzhiyun  * Driver use limited number of buffer. This number can be set by macro
48*4882a593Smuzhiyun  * CDNS3_WA2_NUM_BUFFERS.
49*4882a593Smuzhiyun  *
50*4882a593Smuzhiyun  * Such blocking situation was observed on ACM gadget. For this function
51*4882a593Smuzhiyun  * host send OUT data packet but ACM function is not prepared for this packet.
52*4882a593Smuzhiyun  * It's cause that buffer placed in on chip memory block transfer to other
53*4882a593Smuzhiyun  * endpoints.
54*4882a593Smuzhiyun  *
55*4882a593Smuzhiyun  * Issue has been fixed in DEV_VER_V2 version of controller.
56*4882a593Smuzhiyun  *
57*4882a593Smuzhiyun  */
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #include <dm.h>
60*4882a593Smuzhiyun #include <linux/usb/gadget.h>
61*4882a593Smuzhiyun #include <linux/compat.h>
62*4882a593Smuzhiyun #include <linux/iopoll.h>
63*4882a593Smuzhiyun #include <asm/dma-mapping.h>
64*4882a593Smuzhiyun #include <linux/bitmap.h>
65*4882a593Smuzhiyun #include <linux/bug.h>
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #include "core.h"
68*4882a593Smuzhiyun #include "gadget-export.h"
69*4882a593Smuzhiyun #include "gadget.h"
70*4882a593Smuzhiyun #include "trace.h"
71*4882a593Smuzhiyun #include "drd.h"
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun #define readl_poll_timeout_atomic readl_poll_timeout
74*4882a593Smuzhiyun #define usleep_range(a, b) udelay((b))
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun static int __cdns3_gadget_ep_queue(struct usb_ep *ep,
77*4882a593Smuzhiyun 				   struct usb_request *request,
78*4882a593Smuzhiyun 				   gfp_t gfp_flags);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /**
81*4882a593Smuzhiyun  * cdns3_set_register_bit - set bit in given register.
82*4882a593Smuzhiyun  * @ptr: address of device controller register to be read and changed
83*4882a593Smuzhiyun  * @mask: bits requested to set
84*4882a593Smuzhiyun  */
cdns3_set_register_bit(void __iomem * ptr,u32 mask)85*4882a593Smuzhiyun void cdns3_set_register_bit(void __iomem *ptr, u32 mask)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	mask = readl(ptr) | mask;
88*4882a593Smuzhiyun 	writel(mask, ptr);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun /**
92*4882a593Smuzhiyun  * cdns3_ep_addr_to_index - Macro converts endpoint address to
93*4882a593Smuzhiyun  * index of endpoint object in cdns3_device.eps[] container
94*4882a593Smuzhiyun  * @ep_addr: endpoint address for which endpoint object is required
95*4882a593Smuzhiyun  *
96*4882a593Smuzhiyun  */
cdns3_ep_addr_to_index(u8 ep_addr)97*4882a593Smuzhiyun u8 cdns3_ep_addr_to_index(u8 ep_addr)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	return (((ep_addr & 0x7F)) + ((ep_addr & USB_DIR_IN) ? 16 : 0));
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
cdns3_get_dma_pos(struct cdns3_device * priv_dev,struct cdns3_endpoint * priv_ep)102*4882a593Smuzhiyun static int cdns3_get_dma_pos(struct cdns3_device *priv_dev,
103*4882a593Smuzhiyun 			     struct cdns3_endpoint *priv_ep)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	int dma_index;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	dma_index = readl(&priv_dev->regs->ep_traddr) - priv_ep->trb_pool_dma;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	return dma_index / TRB_SIZE;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /**
113*4882a593Smuzhiyun  * cdns3_next_request - returns next request from list
114*4882a593Smuzhiyun  * @list: list containing requests
115*4882a593Smuzhiyun  *
116*4882a593Smuzhiyun  * Returns request or NULL if no requests in list
117*4882a593Smuzhiyun  */
cdns3_next_request(struct list_head * list)118*4882a593Smuzhiyun struct usb_request *cdns3_next_request(struct list_head *list)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	return list_first_entry_or_null(list, struct usb_request, list);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun /**
124*4882a593Smuzhiyun  * cdns3_next_align_buf - returns next buffer from list
125*4882a593Smuzhiyun  * @list: list containing buffers
126*4882a593Smuzhiyun  *
127*4882a593Smuzhiyun  * Returns buffer or NULL if no buffers in list
128*4882a593Smuzhiyun  */
cdns3_next_align_buf(struct list_head * list)129*4882a593Smuzhiyun struct cdns3_aligned_buf *cdns3_next_align_buf(struct list_head *list)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	return list_first_entry_or_null(list, struct cdns3_aligned_buf, list);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun /**
135*4882a593Smuzhiyun  * cdns3_next_priv_request - returns next request from list
136*4882a593Smuzhiyun  * @list: list containing requests
137*4882a593Smuzhiyun  *
138*4882a593Smuzhiyun  * Returns request or NULL if no requests in list
139*4882a593Smuzhiyun  */
cdns3_next_priv_request(struct list_head * list)140*4882a593Smuzhiyun struct cdns3_request *cdns3_next_priv_request(struct list_head *list)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	return list_first_entry_or_null(list, struct cdns3_request, list);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun /**
146*4882a593Smuzhiyun  * select_ep - selects endpoint
147*4882a593Smuzhiyun  * @priv_dev:  extended gadget object
148*4882a593Smuzhiyun  * @ep: endpoint address
149*4882a593Smuzhiyun  */
cdns3_select_ep(struct cdns3_device * priv_dev,u32 ep)150*4882a593Smuzhiyun void cdns3_select_ep(struct cdns3_device *priv_dev, u32 ep)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	if (priv_dev->selected_ep == ep)
153*4882a593Smuzhiyun 		return;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	priv_dev->selected_ep = ep;
156*4882a593Smuzhiyun 	writel(ep, &priv_dev->regs->ep_sel);
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun 
cdns3_trb_virt_to_dma(struct cdns3_endpoint * priv_ep,struct cdns3_trb * trb)159*4882a593Smuzhiyun dma_addr_t cdns3_trb_virt_to_dma(struct cdns3_endpoint *priv_ep,
160*4882a593Smuzhiyun 				 struct cdns3_trb *trb)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	u32 offset = (char *)trb - (char *)priv_ep->trb_pool;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	return priv_ep->trb_pool_dma + offset;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun 
cdns3_ring_size(struct cdns3_endpoint * priv_ep)167*4882a593Smuzhiyun int cdns3_ring_size(struct cdns3_endpoint *priv_ep)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	switch (priv_ep->type) {
170*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_ISOC:
171*4882a593Smuzhiyun 		return TRB_ISO_RING_SIZE;
172*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_CONTROL:
173*4882a593Smuzhiyun 		return TRB_CTRL_RING_SIZE;
174*4882a593Smuzhiyun 	default:
175*4882a593Smuzhiyun 		return TRB_RING_SIZE;
176*4882a593Smuzhiyun 	}
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun /**
180*4882a593Smuzhiyun  * cdns3_allocate_trb_pool - Allocates TRB's pool for selected endpoint
181*4882a593Smuzhiyun  * @priv_ep:  endpoint object
182*4882a593Smuzhiyun  *
183*4882a593Smuzhiyun  * Function will return 0 on success or -ENOMEM on allocation error
184*4882a593Smuzhiyun  */
cdns3_allocate_trb_pool(struct cdns3_endpoint * priv_ep)185*4882a593Smuzhiyun int cdns3_allocate_trb_pool(struct cdns3_endpoint *priv_ep)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	int ring_size = cdns3_ring_size(priv_ep);
188*4882a593Smuzhiyun 	struct cdns3_trb *link_trb;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	if (!priv_ep->trb_pool) {
191*4882a593Smuzhiyun 		priv_ep->trb_pool =
192*4882a593Smuzhiyun 		dma_alloc_coherent(ring_size,
193*4882a593Smuzhiyun 				   (unsigned long *)&priv_ep->trb_pool_dma);
194*4882a593Smuzhiyun 		if (!priv_ep->trb_pool)
195*4882a593Smuzhiyun 			return -ENOMEM;
196*4882a593Smuzhiyun 	} else {
197*4882a593Smuzhiyun 		memset(priv_ep->trb_pool, 0, ring_size);
198*4882a593Smuzhiyun 	}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	if (!priv_ep->num)
201*4882a593Smuzhiyun 		return 0;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	priv_ep->num_trbs = ring_size / TRB_SIZE;
204*4882a593Smuzhiyun 	/* Initialize the last TRB as Link TRB. */
205*4882a593Smuzhiyun 	link_trb = (priv_ep->trb_pool + (priv_ep->num_trbs - 1));
206*4882a593Smuzhiyun 	link_trb->buffer = TRB_BUFFER(priv_ep->trb_pool_dma);
207*4882a593Smuzhiyun 	link_trb->control = TRB_CYCLE | TRB_TYPE(TRB_LINK) | TRB_TOGGLE;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
cdns3_free_trb_pool(struct cdns3_endpoint * priv_ep)212*4882a593Smuzhiyun static void cdns3_free_trb_pool(struct cdns3_endpoint *priv_ep)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	if (priv_ep->trb_pool) {
215*4882a593Smuzhiyun 		dma_free_coherent(priv_ep->trb_pool);
216*4882a593Smuzhiyun 		priv_ep->trb_pool = NULL;
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /**
221*4882a593Smuzhiyun  * cdns3_ep_stall_flush - Stalls and flushes selected endpoint
222*4882a593Smuzhiyun  * @priv_ep: endpoint object
223*4882a593Smuzhiyun  *
224*4882a593Smuzhiyun  * Endpoint must be selected before call to this function
225*4882a593Smuzhiyun  */
cdns3_ep_stall_flush(struct cdns3_endpoint * priv_ep)226*4882a593Smuzhiyun static void cdns3_ep_stall_flush(struct cdns3_endpoint *priv_ep)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
229*4882a593Smuzhiyun 	int val;
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	trace_cdns3_halt(priv_ep, 1, 1);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	writel(EP_CMD_DFLUSH | EP_CMD_ERDY | EP_CMD_SSTALL,
234*4882a593Smuzhiyun 	       &priv_dev->regs->ep_cmd);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	/* wait for DFLUSH cleared */
237*4882a593Smuzhiyun 	readl_poll_timeout_atomic(&priv_dev->regs->ep_cmd, val,
238*4882a593Smuzhiyun 				  !(val & EP_CMD_DFLUSH), 1000);
239*4882a593Smuzhiyun 	priv_ep->flags |= EP_STALLED;
240*4882a593Smuzhiyun 	priv_ep->flags &= ~EP_STALL_PENDING;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun /**
244*4882a593Smuzhiyun  * cdns3_hw_reset_eps_config - reset endpoints configuration kept by controller.
245*4882a593Smuzhiyun  * @priv_dev: extended gadget object
246*4882a593Smuzhiyun  */
cdns3_hw_reset_eps_config(struct cdns3_device * priv_dev)247*4882a593Smuzhiyun void cdns3_hw_reset_eps_config(struct cdns3_device *priv_dev)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	writel(USB_CONF_CFGRST, &priv_dev->regs->usb_conf);
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	cdns3_allow_enable_l1(priv_dev, 0);
252*4882a593Smuzhiyun 	priv_dev->hw_configured_flag = 0;
253*4882a593Smuzhiyun 	priv_dev->onchip_used_size = 0;
254*4882a593Smuzhiyun 	priv_dev->out_mem_is_allocated = 0;
255*4882a593Smuzhiyun 	priv_dev->wait_for_setup = 0;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun /**
259*4882a593Smuzhiyun  * cdns3_ep_inc_trb - increment a trb index.
260*4882a593Smuzhiyun  * @index: Pointer to the TRB index to increment.
261*4882a593Smuzhiyun  * @cs: Cycle state
262*4882a593Smuzhiyun  * @trb_in_seg: number of TRBs in segment
263*4882a593Smuzhiyun  *
264*4882a593Smuzhiyun  * The index should never point to the link TRB. After incrementing,
265*4882a593Smuzhiyun  * if it is point to the link TRB, wrap around to the beginning and revert
266*4882a593Smuzhiyun  * cycle state bit The
267*4882a593Smuzhiyun  * link TRB is always at the last TRB entry.
268*4882a593Smuzhiyun  */
cdns3_ep_inc_trb(int * index,u8 * cs,int trb_in_seg)269*4882a593Smuzhiyun static void cdns3_ep_inc_trb(int *index, u8 *cs, int trb_in_seg)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun 	(*index)++;
272*4882a593Smuzhiyun 	if (*index == (trb_in_seg - 1)) {
273*4882a593Smuzhiyun 		*index = 0;
274*4882a593Smuzhiyun 		*cs ^=  1;
275*4882a593Smuzhiyun 	}
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /**
279*4882a593Smuzhiyun  * cdns3_ep_inc_enq - increment endpoint's enqueue pointer
280*4882a593Smuzhiyun  * @priv_ep: The endpoint whose enqueue pointer we're incrementing
281*4882a593Smuzhiyun  */
cdns3_ep_inc_enq(struct cdns3_endpoint * priv_ep)282*4882a593Smuzhiyun static void cdns3_ep_inc_enq(struct cdns3_endpoint *priv_ep)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun 	priv_ep->free_trbs--;
285*4882a593Smuzhiyun 	cdns3_ep_inc_trb(&priv_ep->enqueue, &priv_ep->pcs, priv_ep->num_trbs);
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun /**
289*4882a593Smuzhiyun  * cdns3_ep_inc_deq - increment endpoint's dequeue pointer
290*4882a593Smuzhiyun  * @priv_ep: The endpoint whose dequeue pointer we're incrementing
291*4882a593Smuzhiyun  */
cdns3_ep_inc_deq(struct cdns3_endpoint * priv_ep)292*4882a593Smuzhiyun static void cdns3_ep_inc_deq(struct cdns3_endpoint *priv_ep)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	priv_ep->free_trbs++;
295*4882a593Smuzhiyun 	cdns3_ep_inc_trb(&priv_ep->dequeue, &priv_ep->ccs, priv_ep->num_trbs);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
cdns3_move_deq_to_next_trb(struct cdns3_request * priv_req)298*4882a593Smuzhiyun void cdns3_move_deq_to_next_trb(struct cdns3_request *priv_req)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	struct cdns3_endpoint *priv_ep = priv_req->priv_ep;
301*4882a593Smuzhiyun 	int current_trb = priv_req->start_trb;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	while (current_trb != priv_req->end_trb) {
304*4882a593Smuzhiyun 		cdns3_ep_inc_deq(priv_ep);
305*4882a593Smuzhiyun 		current_trb = priv_ep->dequeue;
306*4882a593Smuzhiyun 	}
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	cdns3_ep_inc_deq(priv_ep);
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun /**
312*4882a593Smuzhiyun  * cdns3_allow_enable_l1 - enable/disable permits to transition to L1.
313*4882a593Smuzhiyun  * @priv_dev: Extended gadget object
314*4882a593Smuzhiyun  * @enable: Enable/disable permit to transition to L1.
315*4882a593Smuzhiyun  *
316*4882a593Smuzhiyun  * If bit USB_CONF_L1EN is set and device receive Extended Token packet,
317*4882a593Smuzhiyun  * then controller answer with ACK handshake.
318*4882a593Smuzhiyun  * If bit USB_CONF_L1DS is set and device receive Extended Token packet,
319*4882a593Smuzhiyun  * then controller answer with NYET handshake.
320*4882a593Smuzhiyun  */
cdns3_allow_enable_l1(struct cdns3_device * priv_dev,int enable)321*4882a593Smuzhiyun void cdns3_allow_enable_l1(struct cdns3_device *priv_dev, int enable)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun 	if (enable)
324*4882a593Smuzhiyun 		writel(USB_CONF_L1EN, &priv_dev->regs->usb_conf);
325*4882a593Smuzhiyun 	else
326*4882a593Smuzhiyun 		writel(USB_CONF_L1DS, &priv_dev->regs->usb_conf);
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
cdns3_get_speed(struct cdns3_device * priv_dev)329*4882a593Smuzhiyun enum usb_device_speed cdns3_get_speed(struct cdns3_device *priv_dev)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun 	u32 reg;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	reg = readl(&priv_dev->regs->usb_sts);
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	if (DEV_SUPERSPEED(reg))
336*4882a593Smuzhiyun 		return USB_SPEED_SUPER;
337*4882a593Smuzhiyun 	else if (DEV_HIGHSPEED(reg))
338*4882a593Smuzhiyun 		return USB_SPEED_HIGH;
339*4882a593Smuzhiyun 	else if (DEV_FULLSPEED(reg))
340*4882a593Smuzhiyun 		return USB_SPEED_FULL;
341*4882a593Smuzhiyun 	else if (DEV_LOWSPEED(reg))
342*4882a593Smuzhiyun 		return USB_SPEED_LOW;
343*4882a593Smuzhiyun 	return USB_SPEED_UNKNOWN;
344*4882a593Smuzhiyun }
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun /**
347*4882a593Smuzhiyun  * cdns3_start_all_request - add to ring all request not started
348*4882a593Smuzhiyun  * @priv_dev: Extended gadget object
349*4882a593Smuzhiyun  * @priv_ep: The endpoint for whom request will be started.
350*4882a593Smuzhiyun  *
351*4882a593Smuzhiyun  * Returns return ENOMEM if transfer ring i not enough TRBs to start
352*4882a593Smuzhiyun  *         all requests.
353*4882a593Smuzhiyun  */
cdns3_start_all_request(struct cdns3_device * priv_dev,struct cdns3_endpoint * priv_ep)354*4882a593Smuzhiyun static int cdns3_start_all_request(struct cdns3_device *priv_dev,
355*4882a593Smuzhiyun 				   struct cdns3_endpoint *priv_ep)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	struct usb_request *request;
358*4882a593Smuzhiyun 	int ret = 0;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	while (!list_empty(&priv_ep->deferred_req_list)) {
361*4882a593Smuzhiyun 		request = cdns3_next_request(&priv_ep->deferred_req_list);
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 		ret = cdns3_ep_run_transfer(priv_ep, request);
364*4882a593Smuzhiyun 		if (ret)
365*4882a593Smuzhiyun 			return ret;
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 		list_del(&request->list);
368*4882a593Smuzhiyun 		list_add_tail(&request->list,
369*4882a593Smuzhiyun 			      &priv_ep->pending_req_list);
370*4882a593Smuzhiyun 	}
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	priv_ep->flags &= ~EP_RING_FULL;
373*4882a593Smuzhiyun 	return ret;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun /*
377*4882a593Smuzhiyun  * WA2: Set flag for all not ISOC OUT endpoints. If this flag is set
378*4882a593Smuzhiyun  * driver try to detect whether endpoint need additional internal
379*4882a593Smuzhiyun  * buffer for unblocking on-chip FIFO buffer. This flag will be cleared
380*4882a593Smuzhiyun  * if before first DESCMISS interrupt the DMA will be armed.
381*4882a593Smuzhiyun  */
382*4882a593Smuzhiyun #define cdns3_wa2_enable_detection(priv_dev, ep_priv, reg) do { \
383*4882a593Smuzhiyun 	if (!priv_ep->dir && priv_ep->type != USB_ENDPOINT_XFER_ISOC) { \
384*4882a593Smuzhiyun 		priv_ep->flags |= EP_QUIRK_EXTRA_BUF_DET; \
385*4882a593Smuzhiyun 		(reg) |= EP_STS_EN_DESCMISEN; \
386*4882a593Smuzhiyun 	} } while (0)
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun /**
389*4882a593Smuzhiyun  * cdns3_wa2_descmiss_copy_data copy data from internal requests to
390*4882a593Smuzhiyun  * request queued by class driver.
391*4882a593Smuzhiyun  * @priv_ep: extended endpoint object
392*4882a593Smuzhiyun  * @request: request object
393*4882a593Smuzhiyun  */
cdns3_wa2_descmiss_copy_data(struct cdns3_endpoint * priv_ep,struct usb_request * request)394*4882a593Smuzhiyun static void cdns3_wa2_descmiss_copy_data(struct cdns3_endpoint *priv_ep,
395*4882a593Smuzhiyun 					 struct usb_request *request)
396*4882a593Smuzhiyun {
397*4882a593Smuzhiyun 	struct usb_request *descmiss_req;
398*4882a593Smuzhiyun 	struct cdns3_request *descmiss_priv_req;
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	while (!list_empty(&priv_ep->wa2_descmiss_req_list)) {
401*4882a593Smuzhiyun 		int chunk_end;
402*4882a593Smuzhiyun 		int length;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 		descmiss_priv_req =
405*4882a593Smuzhiyun 			cdns3_next_priv_request(&priv_ep->wa2_descmiss_req_list);
406*4882a593Smuzhiyun 		descmiss_req = &descmiss_priv_req->request;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 		/* driver can't touch pending request */
409*4882a593Smuzhiyun 		if (descmiss_priv_req->flags & REQUEST_PENDING)
410*4882a593Smuzhiyun 			break;
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 		chunk_end = descmiss_priv_req->flags & REQUEST_INTERNAL_CH;
413*4882a593Smuzhiyun 		length = request->actual + descmiss_req->actual;
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 		request->status = descmiss_req->status;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 		if (length <= request->length) {
418*4882a593Smuzhiyun 			memcpy(&((u8 *)request->buf)[request->actual],
419*4882a593Smuzhiyun 			       descmiss_req->buf,
420*4882a593Smuzhiyun 			       descmiss_req->actual);
421*4882a593Smuzhiyun 			request->actual = length;
422*4882a593Smuzhiyun 		} else {
423*4882a593Smuzhiyun 			/* It should never occur */
424*4882a593Smuzhiyun 			request->status = -ENOMEM;
425*4882a593Smuzhiyun 		}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 		list_del_init(&descmiss_priv_req->list);
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 		kfree(descmiss_req->buf);
430*4882a593Smuzhiyun 		cdns3_gadget_ep_free_request(&priv_ep->endpoint, descmiss_req);
431*4882a593Smuzhiyun 		--priv_ep->wa2_counter;
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 		if (!chunk_end)
434*4882a593Smuzhiyun 			break;
435*4882a593Smuzhiyun 	}
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
cdns3_wa2_gadget_giveback(struct cdns3_device * priv_dev,struct cdns3_endpoint * priv_ep,struct cdns3_request * priv_req)438*4882a593Smuzhiyun struct usb_request *cdns3_wa2_gadget_giveback(struct cdns3_device *priv_dev,
439*4882a593Smuzhiyun 					      struct cdns3_endpoint *priv_ep,
440*4882a593Smuzhiyun 					      struct cdns3_request *priv_req)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	if (priv_ep->flags & EP_QUIRK_EXTRA_BUF_EN &&
443*4882a593Smuzhiyun 	    priv_req->flags & REQUEST_INTERNAL) {
444*4882a593Smuzhiyun 		struct usb_request *req;
445*4882a593Smuzhiyun 
446*4882a593Smuzhiyun 		req = cdns3_next_request(&priv_ep->deferred_req_list);
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 		priv_ep->descmis_req = NULL;
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 		if (!req)
451*4882a593Smuzhiyun 			return NULL;
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 		cdns3_wa2_descmiss_copy_data(priv_ep, req);
454*4882a593Smuzhiyun 		if (!(priv_ep->flags & EP_QUIRK_END_TRANSFER) &&
455*4882a593Smuzhiyun 		    req->length != req->actual) {
456*4882a593Smuzhiyun 			/* wait for next part of transfer */
457*4882a593Smuzhiyun 			return NULL;
458*4882a593Smuzhiyun 		}
459*4882a593Smuzhiyun 
460*4882a593Smuzhiyun 		if (req->status == -EINPROGRESS)
461*4882a593Smuzhiyun 			req->status = 0;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 		list_del_init(&req->list);
464*4882a593Smuzhiyun 		cdns3_start_all_request(priv_dev, priv_ep);
465*4882a593Smuzhiyun 		return req;
466*4882a593Smuzhiyun 	}
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	return &priv_req->request;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun 
cdns3_wa2_gadget_ep_queue(struct cdns3_device * priv_dev,struct cdns3_endpoint * priv_ep,struct cdns3_request * priv_req)471*4882a593Smuzhiyun int cdns3_wa2_gadget_ep_queue(struct cdns3_device *priv_dev,
472*4882a593Smuzhiyun 			      struct cdns3_endpoint *priv_ep,
473*4882a593Smuzhiyun 			      struct cdns3_request *priv_req)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	int deferred = 0;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	/*
478*4882a593Smuzhiyun 	 * If transfer was queued before DESCMISS appear than we
479*4882a593Smuzhiyun 	 * can disable handling of DESCMISS interrupt. Driver assumes that it
480*4882a593Smuzhiyun 	 * can disable special treatment for this endpoint.
481*4882a593Smuzhiyun 	 */
482*4882a593Smuzhiyun 	if (priv_ep->flags & EP_QUIRK_EXTRA_BUF_DET) {
483*4882a593Smuzhiyun 		u32 reg;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 		cdns3_select_ep(priv_dev, priv_ep->num | priv_ep->dir);
486*4882a593Smuzhiyun 		priv_ep->flags &= ~EP_QUIRK_EXTRA_BUF_DET;
487*4882a593Smuzhiyun 		reg = readl(&priv_dev->regs->ep_sts_en);
488*4882a593Smuzhiyun 		reg &= ~EP_STS_EN_DESCMISEN;
489*4882a593Smuzhiyun 		trace_cdns3_wa2(priv_ep, "workaround disabled\n");
490*4882a593Smuzhiyun 		writel(reg, &priv_dev->regs->ep_sts_en);
491*4882a593Smuzhiyun 	}
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 	if (priv_ep->flags & EP_QUIRK_EXTRA_BUF_EN) {
494*4882a593Smuzhiyun 		u8 pending_empty = list_empty(&priv_ep->pending_req_list);
495*4882a593Smuzhiyun 		u8 descmiss_empty = list_empty(&priv_ep->wa2_descmiss_req_list);
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 		/*
498*4882a593Smuzhiyun 		 *  DESCMISS transfer has been finished, so data will be
499*4882a593Smuzhiyun 		 *  directly copied from internal allocated usb_request
500*4882a593Smuzhiyun 		 *  objects.
501*4882a593Smuzhiyun 		 */
502*4882a593Smuzhiyun 		if (pending_empty && !descmiss_empty &&
503*4882a593Smuzhiyun 		    !(priv_req->flags & REQUEST_INTERNAL)) {
504*4882a593Smuzhiyun 			cdns3_wa2_descmiss_copy_data(priv_ep,
505*4882a593Smuzhiyun 						     &priv_req->request);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 			trace_cdns3_wa2(priv_ep, "get internal stored data");
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 			list_add_tail(&priv_req->request.list,
510*4882a593Smuzhiyun 				      &priv_ep->pending_req_list);
511*4882a593Smuzhiyun 			cdns3_gadget_giveback(priv_ep, priv_req,
512*4882a593Smuzhiyun 					      priv_req->request.status);
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 			/*
515*4882a593Smuzhiyun 			 * Intentionally driver returns positive value as
516*4882a593Smuzhiyun 			 * correct value. It informs that transfer has
517*4882a593Smuzhiyun 			 * been finished.
518*4882a593Smuzhiyun 			 */
519*4882a593Smuzhiyun 			return EINPROGRESS;
520*4882a593Smuzhiyun 		}
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 		/*
523*4882a593Smuzhiyun 		 * Driver will wait for completion DESCMISS transfer,
524*4882a593Smuzhiyun 		 * before starts new, not DESCMISS transfer.
525*4882a593Smuzhiyun 		 */
526*4882a593Smuzhiyun 		if (!pending_empty && !descmiss_empty) {
527*4882a593Smuzhiyun 			trace_cdns3_wa2(priv_ep, "wait for pending transfer\n");
528*4882a593Smuzhiyun 			deferred = 1;
529*4882a593Smuzhiyun 		}
530*4882a593Smuzhiyun 
531*4882a593Smuzhiyun 		if (priv_req->flags & REQUEST_INTERNAL)
532*4882a593Smuzhiyun 			list_add_tail(&priv_req->list,
533*4882a593Smuzhiyun 				      &priv_ep->wa2_descmiss_req_list);
534*4882a593Smuzhiyun 	}
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	return deferred;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun 
cdns3_wa2_remove_old_request(struct cdns3_endpoint * priv_ep)539*4882a593Smuzhiyun static void cdns3_wa2_remove_old_request(struct cdns3_endpoint *priv_ep)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun 	struct cdns3_request *priv_req;
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	while (!list_empty(&priv_ep->wa2_descmiss_req_list)) {
544*4882a593Smuzhiyun 		u8 chain;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 		priv_req = cdns3_next_priv_request(&priv_ep->wa2_descmiss_req_list);
547*4882a593Smuzhiyun 		chain = !!(priv_req->flags & REQUEST_INTERNAL_CH);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 		trace_cdns3_wa2(priv_ep, "removes eldest request");
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 		kfree(priv_req->request.buf);
552*4882a593Smuzhiyun 		cdns3_gadget_ep_free_request(&priv_ep->endpoint,
553*4882a593Smuzhiyun 					     &priv_req->request);
554*4882a593Smuzhiyun 		list_del_init(&priv_req->list);
555*4882a593Smuzhiyun 		--priv_ep->wa2_counter;
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 		if (!chain)
558*4882a593Smuzhiyun 			break;
559*4882a593Smuzhiyun 	}
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun /**
563*4882a593Smuzhiyun  * cdns3_wa2_descmissing_packet - handles descriptor missing event.
564*4882a593Smuzhiyun  * @priv_dev: extended gadget object
565*4882a593Smuzhiyun  *
566*4882a593Smuzhiyun  * This function is used only for WA2. For more information see Work around 2
567*4882a593Smuzhiyun  * description.
568*4882a593Smuzhiyun  */
cdns3_wa2_descmissing_packet(struct cdns3_endpoint * priv_ep)569*4882a593Smuzhiyun static void cdns3_wa2_descmissing_packet(struct cdns3_endpoint *priv_ep)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun 	struct cdns3_request *priv_req;
572*4882a593Smuzhiyun 	struct usb_request *request;
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	if (priv_ep->flags & EP_QUIRK_EXTRA_BUF_DET) {
575*4882a593Smuzhiyun 		priv_ep->flags &= ~EP_QUIRK_EXTRA_BUF_DET;
576*4882a593Smuzhiyun 		priv_ep->flags |= EP_QUIRK_EXTRA_BUF_EN;
577*4882a593Smuzhiyun 	}
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	trace_cdns3_wa2(priv_ep, "Description Missing detected\n");
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	if (priv_ep->wa2_counter >= CDNS3_WA2_NUM_BUFFERS)
582*4882a593Smuzhiyun 		cdns3_wa2_remove_old_request(priv_ep);
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	request = cdns3_gadget_ep_alloc_request(&priv_ep->endpoint,
585*4882a593Smuzhiyun 						GFP_ATOMIC);
586*4882a593Smuzhiyun 	if (!request)
587*4882a593Smuzhiyun 		goto err;
588*4882a593Smuzhiyun 
589*4882a593Smuzhiyun 	priv_req = to_cdns3_request(request);
590*4882a593Smuzhiyun 	priv_req->flags |= REQUEST_INTERNAL;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 	/* if this field is still assigned it indicate that transfer related
593*4882a593Smuzhiyun 	 * with this request has not been finished yet. Driver in this
594*4882a593Smuzhiyun 	 * case simply allocate next request and assign flag REQUEST_INTERNAL_CH
595*4882a593Smuzhiyun 	 * flag to previous one. It will indicate that current request is
596*4882a593Smuzhiyun 	 * part of the previous one.
597*4882a593Smuzhiyun 	 */
598*4882a593Smuzhiyun 	if (priv_ep->descmis_req)
599*4882a593Smuzhiyun 		priv_ep->descmis_req->flags |= REQUEST_INTERNAL_CH;
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 	priv_req->request.buf = kzalloc(CDNS3_DESCMIS_BUF_SIZE,
602*4882a593Smuzhiyun 					GFP_ATOMIC);
603*4882a593Smuzhiyun 	priv_ep->wa2_counter++;
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 	if (!priv_req->request.buf) {
606*4882a593Smuzhiyun 		cdns3_gadget_ep_free_request(&priv_ep->endpoint, request);
607*4882a593Smuzhiyun 		goto err;
608*4882a593Smuzhiyun 	}
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 	priv_req->request.length = CDNS3_DESCMIS_BUF_SIZE;
611*4882a593Smuzhiyun 	priv_ep->descmis_req = priv_req;
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun 	__cdns3_gadget_ep_queue(&priv_ep->endpoint,
614*4882a593Smuzhiyun 				&priv_ep->descmis_req->request,
615*4882a593Smuzhiyun 				GFP_ATOMIC);
616*4882a593Smuzhiyun 
617*4882a593Smuzhiyun 	return;
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun err:
620*4882a593Smuzhiyun 	dev_err(priv_ep->cdns3_dev->dev,
621*4882a593Smuzhiyun 		"Failed: No sufficient memory for DESCMIS\n");
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun /**
625*4882a593Smuzhiyun  * cdns3_gadget_giveback - call struct usb_request's ->complete callback
626*4882a593Smuzhiyun  * @priv_ep: The endpoint to whom the request belongs to
627*4882a593Smuzhiyun  * @priv_req: The request we're giving back
628*4882a593Smuzhiyun  * @status: completion code for the request
629*4882a593Smuzhiyun  *
630*4882a593Smuzhiyun  * Must be called with controller's lock held and interrupts disabled. This
631*4882a593Smuzhiyun  * function will unmap @req and call its ->complete() callback to notify upper
632*4882a593Smuzhiyun  * layers that it has completed.
633*4882a593Smuzhiyun  */
cdns3_gadget_giveback(struct cdns3_endpoint * priv_ep,struct cdns3_request * priv_req,int status)634*4882a593Smuzhiyun void cdns3_gadget_giveback(struct cdns3_endpoint *priv_ep,
635*4882a593Smuzhiyun 			   struct cdns3_request *priv_req,
636*4882a593Smuzhiyun 			   int status)
637*4882a593Smuzhiyun {
638*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
639*4882a593Smuzhiyun 	struct usb_request *request = &priv_req->request;
640*4882a593Smuzhiyun 
641*4882a593Smuzhiyun 	list_del_init(&request->list);
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	if (request->status == -EINPROGRESS)
644*4882a593Smuzhiyun 		request->status = status;
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun 	usb_gadget_unmap_request(&priv_dev->gadget, request,
647*4882a593Smuzhiyun 				 priv_ep->dir);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	if ((priv_req->flags & REQUEST_UNALIGNED) &&
650*4882a593Smuzhiyun 	    priv_ep->dir == USB_DIR_OUT && !request->status)
651*4882a593Smuzhiyun 		memcpy(request->buf, priv_req->aligned_buf->buf,
652*4882a593Smuzhiyun 		       request->length);
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun 	priv_req->flags &= ~(REQUEST_PENDING | REQUEST_UNALIGNED);
655*4882a593Smuzhiyun 	trace_cdns3_gadget_giveback(priv_req);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	if (priv_dev->dev_ver < DEV_VER_V2) {
658*4882a593Smuzhiyun 		request = cdns3_wa2_gadget_giveback(priv_dev, priv_ep,
659*4882a593Smuzhiyun 						    priv_req);
660*4882a593Smuzhiyun 		if (!request)
661*4882a593Smuzhiyun 			return;
662*4882a593Smuzhiyun 	}
663*4882a593Smuzhiyun 
664*4882a593Smuzhiyun 	if (request->complete) {
665*4882a593Smuzhiyun 		spin_unlock(&priv_dev->lock);
666*4882a593Smuzhiyun 		usb_gadget_giveback_request(&priv_ep->endpoint,
667*4882a593Smuzhiyun 					    request);
668*4882a593Smuzhiyun 		spin_lock(&priv_dev->lock);
669*4882a593Smuzhiyun 	}
670*4882a593Smuzhiyun 
671*4882a593Smuzhiyun 	if (request->buf == priv_dev->zlp_buf)
672*4882a593Smuzhiyun 		cdns3_gadget_ep_free_request(&priv_ep->endpoint, request);
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun 
cdns3_wa1_restore_cycle_bit(struct cdns3_endpoint * priv_ep)675*4882a593Smuzhiyun void cdns3_wa1_restore_cycle_bit(struct cdns3_endpoint *priv_ep)
676*4882a593Smuzhiyun {
677*4882a593Smuzhiyun 	/* Work around for stale data address in TRB*/
678*4882a593Smuzhiyun 	if (priv_ep->wa1_set) {
679*4882a593Smuzhiyun 		trace_cdns3_wa1(priv_ep, "restore cycle bit");
680*4882a593Smuzhiyun 
681*4882a593Smuzhiyun 		priv_ep->wa1_set = 0;
682*4882a593Smuzhiyun 		priv_ep->wa1_trb_index = 0xFFFF;
683*4882a593Smuzhiyun 		if (priv_ep->wa1_cycle_bit) {
684*4882a593Smuzhiyun 			priv_ep->wa1_trb->control =
685*4882a593Smuzhiyun 				priv_ep->wa1_trb->control | 0x1;
686*4882a593Smuzhiyun 		} else {
687*4882a593Smuzhiyun 			priv_ep->wa1_trb->control =
688*4882a593Smuzhiyun 				priv_ep->wa1_trb->control & ~0x1;
689*4882a593Smuzhiyun 		}
690*4882a593Smuzhiyun 	}
691*4882a593Smuzhiyun }
692*4882a593Smuzhiyun 
cdns3_free_aligned_request_buf(struct cdns3_device * priv_dev)693*4882a593Smuzhiyun static void cdns3_free_aligned_request_buf(struct cdns3_device *priv_dev)
694*4882a593Smuzhiyun {
695*4882a593Smuzhiyun 	struct cdns3_aligned_buf *buf, *tmp;
696*4882a593Smuzhiyun 	unsigned long flags;
697*4882a593Smuzhiyun 
698*4882a593Smuzhiyun 	spin_lock_irqsave(&priv_dev->lock, flags);
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	list_for_each_entry_safe(buf, tmp, &priv_dev->aligned_buf_list, list) {
701*4882a593Smuzhiyun 		if (!buf->in_use) {
702*4882a593Smuzhiyun 			list_del(&buf->list);
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 			/*
705*4882a593Smuzhiyun 			 * Re-enable interrupts to free DMA capable memory.
706*4882a593Smuzhiyun 			 * Driver can't free this memory with disabled
707*4882a593Smuzhiyun 			 * interrupts.
708*4882a593Smuzhiyun 			 */
709*4882a593Smuzhiyun 			spin_unlock_irqrestore(&priv_dev->lock, flags);
710*4882a593Smuzhiyun 			dma_free_coherent(buf->buf);
711*4882a593Smuzhiyun 			kfree(buf);
712*4882a593Smuzhiyun 			spin_lock_irqsave(&priv_dev->lock, flags);
713*4882a593Smuzhiyun 		}
714*4882a593Smuzhiyun 	}
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv_dev->lock, flags);
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun 
cdns3_prepare_aligned_request_buf(struct cdns3_request * priv_req)719*4882a593Smuzhiyun static int cdns3_prepare_aligned_request_buf(struct cdns3_request *priv_req)
720*4882a593Smuzhiyun {
721*4882a593Smuzhiyun 	struct cdns3_endpoint *priv_ep = priv_req->priv_ep;
722*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
723*4882a593Smuzhiyun 	struct cdns3_aligned_buf *buf;
724*4882a593Smuzhiyun 
725*4882a593Smuzhiyun 	/* check if buffer is aligned to 8. */
726*4882a593Smuzhiyun 	if (!((uintptr_t)priv_req->request.buf & 0x7))
727*4882a593Smuzhiyun 		return 0;
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun 	buf = priv_req->aligned_buf;
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 	if (!buf || priv_req->request.length > buf->size) {
732*4882a593Smuzhiyun 		buf = kzalloc(sizeof(*buf), GFP_ATOMIC);
733*4882a593Smuzhiyun 		if (!buf)
734*4882a593Smuzhiyun 			return -ENOMEM;
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 		buf->size = priv_req->request.length;
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun 		buf->buf = dma_alloc_coherent(buf->size,
739*4882a593Smuzhiyun 					      (unsigned long *)&buf->dma);
740*4882a593Smuzhiyun 		if (!buf->buf) {
741*4882a593Smuzhiyun 			kfree(buf);
742*4882a593Smuzhiyun 			return -ENOMEM;
743*4882a593Smuzhiyun 		}
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 		if (priv_req->aligned_buf) {
746*4882a593Smuzhiyun 			trace_cdns3_free_aligned_request(priv_req);
747*4882a593Smuzhiyun 			priv_req->aligned_buf->in_use = 0;
748*4882a593Smuzhiyun #ifndef __UBOOT__
749*4882a593Smuzhiyun 			queue_work(system_freezable_wq,
750*4882a593Smuzhiyun 				   &priv_dev->aligned_buf_wq);
751*4882a593Smuzhiyun #else
752*4882a593Smuzhiyun 			cdns3_free_aligned_request_buf(priv_dev);
753*4882a593Smuzhiyun #endif
754*4882a593Smuzhiyun 		}
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 		buf->in_use = 1;
757*4882a593Smuzhiyun 		priv_req->aligned_buf = buf;
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun 		list_add_tail(&buf->list,
760*4882a593Smuzhiyun 			      &priv_dev->aligned_buf_list);
761*4882a593Smuzhiyun 	}
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	if (priv_ep->dir == USB_DIR_IN) {
764*4882a593Smuzhiyun 		memcpy(buf->buf, priv_req->request.buf,
765*4882a593Smuzhiyun 		       priv_req->request.length);
766*4882a593Smuzhiyun 	}
767*4882a593Smuzhiyun 
768*4882a593Smuzhiyun 	priv_req->flags |= REQUEST_UNALIGNED;
769*4882a593Smuzhiyun 	trace_cdns3_prepare_aligned_request(priv_req);
770*4882a593Smuzhiyun 
771*4882a593Smuzhiyun 	return 0;
772*4882a593Smuzhiyun }
773*4882a593Smuzhiyun 
cdns3_wa1_update_guard(struct cdns3_endpoint * priv_ep,struct cdns3_trb * trb)774*4882a593Smuzhiyun static int cdns3_wa1_update_guard(struct cdns3_endpoint *priv_ep,
775*4882a593Smuzhiyun 				  struct cdns3_trb *trb)
776*4882a593Smuzhiyun {
777*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
778*4882a593Smuzhiyun 
779*4882a593Smuzhiyun 	if (!priv_ep->wa1_set) {
780*4882a593Smuzhiyun 		u32 doorbell;
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 		doorbell = !!(readl(&priv_dev->regs->ep_cmd) & EP_CMD_DRDY);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 		if (doorbell) {
785*4882a593Smuzhiyun 			priv_ep->wa1_cycle_bit = priv_ep->pcs ? TRB_CYCLE : 0;
786*4882a593Smuzhiyun 			priv_ep->wa1_set = 1;
787*4882a593Smuzhiyun 			priv_ep->wa1_trb = trb;
788*4882a593Smuzhiyun 			priv_ep->wa1_trb_index = priv_ep->enqueue;
789*4882a593Smuzhiyun 			trace_cdns3_wa1(priv_ep, "set guard");
790*4882a593Smuzhiyun 			return 0;
791*4882a593Smuzhiyun 		}
792*4882a593Smuzhiyun 	}
793*4882a593Smuzhiyun 	return 1;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun 
cdns3_wa1_tray_restore_cycle_bit(struct cdns3_device * priv_dev,struct cdns3_endpoint * priv_ep)796*4882a593Smuzhiyun static void cdns3_wa1_tray_restore_cycle_bit(struct cdns3_device *priv_dev,
797*4882a593Smuzhiyun 					     struct cdns3_endpoint *priv_ep)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun 	int dma_index;
800*4882a593Smuzhiyun 	u32 doorbell;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	doorbell = !!(readl(&priv_dev->regs->ep_cmd) & EP_CMD_DRDY);
803*4882a593Smuzhiyun 	dma_index = cdns3_get_dma_pos(priv_dev, priv_ep);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	if (!doorbell || dma_index != priv_ep->wa1_trb_index)
806*4882a593Smuzhiyun 		cdns3_wa1_restore_cycle_bit(priv_ep);
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun /**
810*4882a593Smuzhiyun  * cdns3_ep_run_transfer - start transfer on no-default endpoint hardware
811*4882a593Smuzhiyun  * @priv_ep: endpoint object
812*4882a593Smuzhiyun  *
813*4882a593Smuzhiyun  * Returns zero on success or negative value on failure
814*4882a593Smuzhiyun  */
cdns3_ep_run_transfer(struct cdns3_endpoint * priv_ep,struct usb_request * request)815*4882a593Smuzhiyun int cdns3_ep_run_transfer(struct cdns3_endpoint *priv_ep,
816*4882a593Smuzhiyun 			  struct usb_request *request)
817*4882a593Smuzhiyun {
818*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
819*4882a593Smuzhiyun 	struct cdns3_request *priv_req;
820*4882a593Smuzhiyun 	struct cdns3_trb *trb;
821*4882a593Smuzhiyun 	dma_addr_t trb_dma;
822*4882a593Smuzhiyun 	u32 togle_pcs = 1;
823*4882a593Smuzhiyun 	int sg_iter = 0;
824*4882a593Smuzhiyun 	int num_trb = 1;
825*4882a593Smuzhiyun 	int address;
826*4882a593Smuzhiyun 	u32 control;
827*4882a593Smuzhiyun 	int pcs;
828*4882a593Smuzhiyun 
829*4882a593Smuzhiyun 	if (num_trb > priv_ep->free_trbs) {
830*4882a593Smuzhiyun 		priv_ep->flags |= EP_RING_FULL;
831*4882a593Smuzhiyun 		return -ENOBUFS;
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	priv_req = to_cdns3_request(request);
835*4882a593Smuzhiyun 	address = priv_ep->endpoint.desc->bEndpointAddress;
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun 	priv_ep->flags |= EP_PENDING_REQUEST;
838*4882a593Smuzhiyun 
839*4882a593Smuzhiyun 	/* must allocate buffer aligned to 8 */
840*4882a593Smuzhiyun 	if (priv_req->flags & REQUEST_UNALIGNED)
841*4882a593Smuzhiyun 		trb_dma = priv_req->aligned_buf->dma;
842*4882a593Smuzhiyun 	else
843*4882a593Smuzhiyun 		trb_dma = request->dma;
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun 	trb = priv_ep->trb_pool + priv_ep->enqueue;
846*4882a593Smuzhiyun 	priv_req->start_trb = priv_ep->enqueue;
847*4882a593Smuzhiyun 	priv_req->trb = trb;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	cdns3_select_ep(priv_ep->cdns3_dev, address);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	/* prepare ring */
852*4882a593Smuzhiyun 	if ((priv_ep->enqueue + num_trb)  >= (priv_ep->num_trbs - 1)) {
853*4882a593Smuzhiyun 		struct cdns3_trb *link_trb;
854*4882a593Smuzhiyun 		int doorbell, dma_index;
855*4882a593Smuzhiyun 		u32 ch_bit = 0;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 		doorbell = !!(readl(&priv_dev->regs->ep_cmd) & EP_CMD_DRDY);
858*4882a593Smuzhiyun 		dma_index = cdns3_get_dma_pos(priv_dev, priv_ep);
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 		/* Driver can't update LINK TRB if it is current processed. */
861*4882a593Smuzhiyun 		if (doorbell && dma_index == priv_ep->num_trbs - 1) {
862*4882a593Smuzhiyun 			priv_ep->flags |= EP_DEFERRED_DRDY;
863*4882a593Smuzhiyun 			return -ENOBUFS;
864*4882a593Smuzhiyun 		}
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 		/*updating C bt in  Link TRB before starting DMA*/
867*4882a593Smuzhiyun 		link_trb = priv_ep->trb_pool + (priv_ep->num_trbs - 1);
868*4882a593Smuzhiyun 		/*
869*4882a593Smuzhiyun 		 * For TRs size equal 2 enabling TRB_CHAIN for epXin causes
870*4882a593Smuzhiyun 		 * that DMA stuck at the LINK TRB.
871*4882a593Smuzhiyun 		 * On the other hand, removing TRB_CHAIN for longer TRs for
872*4882a593Smuzhiyun 		 * epXout cause that DMA stuck after handling LINK TRB.
873*4882a593Smuzhiyun 		 * To eliminate this strange behavioral driver set TRB_CHAIN
874*4882a593Smuzhiyun 		 * bit only for TR size > 2.
875*4882a593Smuzhiyun 		 */
876*4882a593Smuzhiyun 		if (priv_ep->type == USB_ENDPOINT_XFER_ISOC ||
877*4882a593Smuzhiyun 		    TRBS_PER_SEGMENT > 2)
878*4882a593Smuzhiyun 			ch_bit = TRB_CHAIN;
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun 		link_trb->control = ((priv_ep->pcs) ? TRB_CYCLE : 0) |
881*4882a593Smuzhiyun 				    TRB_TYPE(TRB_LINK) | TRB_TOGGLE | ch_bit;
882*4882a593Smuzhiyun 	}
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	if (priv_dev->dev_ver <= DEV_VER_V2)
885*4882a593Smuzhiyun 		togle_pcs = cdns3_wa1_update_guard(priv_ep, trb);
886*4882a593Smuzhiyun 
887*4882a593Smuzhiyun 	/* set incorrect Cycle Bit for first trb*/
888*4882a593Smuzhiyun 	control = priv_ep->pcs ? 0 : TRB_CYCLE;
889*4882a593Smuzhiyun 
890*4882a593Smuzhiyun 	do {
891*4882a593Smuzhiyun 		u32 length;
892*4882a593Smuzhiyun 		u16 td_size = 0;
893*4882a593Smuzhiyun 
894*4882a593Smuzhiyun 		/* fill TRB */
895*4882a593Smuzhiyun 		control |= TRB_TYPE(TRB_NORMAL);
896*4882a593Smuzhiyun 		trb->buffer = TRB_BUFFER(trb_dma);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 		length = request->length;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 		if (likely(priv_dev->dev_ver >= DEV_VER_V2))
901*4882a593Smuzhiyun 			td_size = DIV_ROUND_UP(length,
902*4882a593Smuzhiyun 					       priv_ep->endpoint.maxpacket);
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 		trb->length = TRB_BURST_LEN(priv_ep->trb_burst_size) |
905*4882a593Smuzhiyun 					TRB_LEN(length);
906*4882a593Smuzhiyun 		if (priv_dev->gadget.speed == USB_SPEED_SUPER)
907*4882a593Smuzhiyun 			trb->length |= TRB_TDL_SS_SIZE(td_size);
908*4882a593Smuzhiyun 		else
909*4882a593Smuzhiyun 			control |= TRB_TDL_HS_SIZE(td_size);
910*4882a593Smuzhiyun 
911*4882a593Smuzhiyun 		pcs = priv_ep->pcs ? TRB_CYCLE : 0;
912*4882a593Smuzhiyun 
913*4882a593Smuzhiyun 		/*
914*4882a593Smuzhiyun 		 * first trb should be prepared as last to avoid processing
915*4882a593Smuzhiyun 		 *  transfer to early
916*4882a593Smuzhiyun 		 */
917*4882a593Smuzhiyun 		if (sg_iter != 0)
918*4882a593Smuzhiyun 			control |= pcs;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 		if (priv_ep->type == USB_ENDPOINT_XFER_ISOC  && !priv_ep->dir) {
921*4882a593Smuzhiyun 			control |= TRB_IOC | TRB_ISP;
922*4882a593Smuzhiyun 		} else {
923*4882a593Smuzhiyun 			/* for last element in TD or in SG list */
924*4882a593Smuzhiyun 			if (sg_iter == (num_trb - 1) && sg_iter != 0)
925*4882a593Smuzhiyun 				control |= pcs | TRB_IOC | TRB_ISP;
926*4882a593Smuzhiyun 		}
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 		if (sg_iter)
929*4882a593Smuzhiyun 			trb->control = control;
930*4882a593Smuzhiyun 		else
931*4882a593Smuzhiyun 			priv_req->trb->control = control;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 		control = 0;
934*4882a593Smuzhiyun 		++sg_iter;
935*4882a593Smuzhiyun 		priv_req->end_trb = priv_ep->enqueue;
936*4882a593Smuzhiyun 		cdns3_ep_inc_enq(priv_ep);
937*4882a593Smuzhiyun 		trb = priv_ep->trb_pool + priv_ep->enqueue;
938*4882a593Smuzhiyun 	} while (sg_iter < num_trb);
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	trb = priv_req->trb;
941*4882a593Smuzhiyun 
942*4882a593Smuzhiyun 	priv_req->flags |= REQUEST_PENDING;
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun 	if (sg_iter == 1)
945*4882a593Smuzhiyun 		trb->control |= TRB_IOC | TRB_ISP;
946*4882a593Smuzhiyun 
947*4882a593Smuzhiyun 	/*
948*4882a593Smuzhiyun 	 * Memory barrier - cycle bit must be set before other filds in trb.
949*4882a593Smuzhiyun 	 */
950*4882a593Smuzhiyun 	dmb();
951*4882a593Smuzhiyun 
952*4882a593Smuzhiyun 	/* give the TD to the consumer*/
953*4882a593Smuzhiyun 	if (togle_pcs)
954*4882a593Smuzhiyun 		trb->control =  trb->control ^ 1;
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	if (priv_dev->dev_ver <= DEV_VER_V2)
957*4882a593Smuzhiyun 		cdns3_wa1_tray_restore_cycle_bit(priv_dev, priv_ep);
958*4882a593Smuzhiyun 
959*4882a593Smuzhiyun 	trace_cdns3_prepare_trb(priv_ep, priv_req->trb);
960*4882a593Smuzhiyun 
961*4882a593Smuzhiyun 	/*
962*4882a593Smuzhiyun 	 * Memory barrier - Cycle Bit must be set before trb->length  and
963*4882a593Smuzhiyun 	 * trb->buffer fields.
964*4882a593Smuzhiyun 	 */
965*4882a593Smuzhiyun 	dmb();
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	/*
968*4882a593Smuzhiyun 	 * For DMULT mode we can set address to transfer ring only once after
969*4882a593Smuzhiyun 	 * enabling endpoint.
970*4882a593Smuzhiyun 	 */
971*4882a593Smuzhiyun 	if (priv_ep->flags & EP_UPDATE_EP_TRBADDR) {
972*4882a593Smuzhiyun 		/*
973*4882a593Smuzhiyun 		 * Until SW is not ready to handle the OUT transfer the ISO OUT
974*4882a593Smuzhiyun 		 * Endpoint should be disabled (EP_CFG.ENABLE = 0).
975*4882a593Smuzhiyun 		 * EP_CFG_ENABLE must be set before updating ep_traddr.
976*4882a593Smuzhiyun 		 */
977*4882a593Smuzhiyun 		if (priv_ep->type == USB_ENDPOINT_XFER_ISOC  && !priv_ep->dir &&
978*4882a593Smuzhiyun 		    !(priv_ep->flags & EP_QUIRK_ISO_OUT_EN)) {
979*4882a593Smuzhiyun 			priv_ep->flags |= EP_QUIRK_ISO_OUT_EN;
980*4882a593Smuzhiyun 			cdns3_set_register_bit(&priv_dev->regs->ep_cfg,
981*4882a593Smuzhiyun 					       EP_CFG_ENABLE);
982*4882a593Smuzhiyun 		}
983*4882a593Smuzhiyun 
984*4882a593Smuzhiyun 		writel(EP_TRADDR_TRADDR(priv_ep->trb_pool_dma +
985*4882a593Smuzhiyun 					priv_req->start_trb * TRB_SIZE),
986*4882a593Smuzhiyun 					&priv_dev->regs->ep_traddr);
987*4882a593Smuzhiyun 
988*4882a593Smuzhiyun 		priv_ep->flags &= ~EP_UPDATE_EP_TRBADDR;
989*4882a593Smuzhiyun 	}
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun 	if (!priv_ep->wa1_set && !(priv_ep->flags & EP_STALLED)) {
992*4882a593Smuzhiyun 		trace_cdns3_ring(priv_ep);
993*4882a593Smuzhiyun 		/*clearing TRBERR and EP_STS_DESCMIS before seting DRDY*/
994*4882a593Smuzhiyun 		writel(EP_STS_TRBERR | EP_STS_DESCMIS, &priv_dev->regs->ep_sts);
995*4882a593Smuzhiyun 		writel(EP_CMD_DRDY, &priv_dev->regs->ep_cmd);
996*4882a593Smuzhiyun 		trace_cdns3_doorbell_epx(priv_ep->name,
997*4882a593Smuzhiyun 					 readl(&priv_dev->regs->ep_traddr));
998*4882a593Smuzhiyun 	}
999*4882a593Smuzhiyun 
1000*4882a593Smuzhiyun 	/* WORKAROUND for transition to L0 */
1001*4882a593Smuzhiyun 	__cdns3_gadget_wakeup(priv_dev);
1002*4882a593Smuzhiyun 
1003*4882a593Smuzhiyun 	return 0;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun 
cdns3_set_hw_configuration(struct cdns3_device * priv_dev)1006*4882a593Smuzhiyun void cdns3_set_hw_configuration(struct cdns3_device *priv_dev)
1007*4882a593Smuzhiyun {
1008*4882a593Smuzhiyun 	struct cdns3_endpoint *priv_ep;
1009*4882a593Smuzhiyun 	struct usb_ep *ep;
1010*4882a593Smuzhiyun 	int val;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	if (priv_dev->hw_configured_flag)
1013*4882a593Smuzhiyun 		return;
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun 	writel(USB_CONF_CFGSET, &priv_dev->regs->usb_conf);
1016*4882a593Smuzhiyun 	writel(EP_CMD_ERDY | EP_CMD_REQ_CMPL, &priv_dev->regs->ep_cmd);
1017*4882a593Smuzhiyun 
1018*4882a593Smuzhiyun 	cdns3_set_register_bit(&priv_dev->regs->usb_conf,
1019*4882a593Smuzhiyun 			       USB_CONF_U1EN | USB_CONF_U2EN);
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	/* wait until configuration set */
1022*4882a593Smuzhiyun 	readl_poll_timeout_atomic(&priv_dev->regs->usb_sts, val,
1023*4882a593Smuzhiyun 				  val & USB_STS_CFGSTS_MASK, 100);
1024*4882a593Smuzhiyun 
1025*4882a593Smuzhiyun 	priv_dev->hw_configured_flag = 1;
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	list_for_each_entry(ep, &priv_dev->gadget.ep_list, ep_list) {
1028*4882a593Smuzhiyun 		priv_ep = ep_to_cdns3_ep(ep);
1029*4882a593Smuzhiyun 		if (priv_ep->flags & EP_ENABLED)
1030*4882a593Smuzhiyun 			cdns3_start_all_request(priv_dev, priv_ep);
1031*4882a593Smuzhiyun 	}
1032*4882a593Smuzhiyun }
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun /**
1035*4882a593Smuzhiyun  * cdns3_request_handled - check whether request has been handled by DMA
1036*4882a593Smuzhiyun  *
1037*4882a593Smuzhiyun  * @priv_ep: extended endpoint object.
1038*4882a593Smuzhiyun  * @priv_req: request object for checking
1039*4882a593Smuzhiyun  *
1040*4882a593Smuzhiyun  * Endpoint must be selected before invoking this function.
1041*4882a593Smuzhiyun  *
1042*4882a593Smuzhiyun  * Returns false if request has not been handled by DMA, else returns true.
1043*4882a593Smuzhiyun  *
1044*4882a593Smuzhiyun  * SR - start ring
1045*4882a593Smuzhiyun  * ER -  end ring
1046*4882a593Smuzhiyun  * DQ = priv_ep->dequeue - dequeue position
1047*4882a593Smuzhiyun  * EQ = priv_ep->enqueue -  enqueue position
1048*4882a593Smuzhiyun  * ST = priv_req->start_trb - index of first TRB in transfer ring
1049*4882a593Smuzhiyun  * ET = priv_req->end_trb - index of last TRB in transfer ring
1050*4882a593Smuzhiyun  * CI = current_index - index of processed TRB by DMA.
1051*4882a593Smuzhiyun  *
1052*4882a593Smuzhiyun  * As first step, function checks if cycle bit for priv_req->start_trb is
1053*4882a593Smuzhiyun  * correct.
1054*4882a593Smuzhiyun  *
1055*4882a593Smuzhiyun  * some rules:
1056*4882a593Smuzhiyun  * 1. priv_ep->dequeue never exceed current_index.
1057*4882a593Smuzhiyun  * 2  priv_ep->enqueue never exceed priv_ep->dequeue
1058*4882a593Smuzhiyun  * 3. exception: priv_ep->enqueue == priv_ep->dequeue
1059*4882a593Smuzhiyun  *    and priv_ep->free_trbs is zero.
1060*4882a593Smuzhiyun  *    This case indicate that TR is full.
1061*4882a593Smuzhiyun  *
1062*4882a593Smuzhiyun  * Then We can split recognition into two parts:
1063*4882a593Smuzhiyun  * Case 1 - priv_ep->dequeue < current_index
1064*4882a593Smuzhiyun  *      SR ... EQ ... DQ ... CI ... ER
1065*4882a593Smuzhiyun  *      SR ... DQ ... CI ... EQ ... ER
1066*4882a593Smuzhiyun  *
1067*4882a593Smuzhiyun  *      Request has been handled by DMA if ST and ET is between DQ and CI.
1068*4882a593Smuzhiyun  *
1069*4882a593Smuzhiyun  * Case 2 - priv_ep->dequeue > current_index
1070*4882a593Smuzhiyun  * This situation take place when CI go through the LINK TRB at the end of
1071*4882a593Smuzhiyun  * transfer ring.
1072*4882a593Smuzhiyun  *      SR ... CI ... EQ ... DQ ... ER
1073*4882a593Smuzhiyun  *
1074*4882a593Smuzhiyun  *      Request has been handled by DMA if ET is less then CI or
1075*4882a593Smuzhiyun  *      ET is greater or equal DQ.
1076*4882a593Smuzhiyun  */
cdns3_request_handled(struct cdns3_endpoint * priv_ep,struct cdns3_request * priv_req)1077*4882a593Smuzhiyun static bool cdns3_request_handled(struct cdns3_endpoint *priv_ep,
1078*4882a593Smuzhiyun 				  struct cdns3_request *priv_req)
1079*4882a593Smuzhiyun {
1080*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
1081*4882a593Smuzhiyun 	struct cdns3_trb *trb = priv_req->trb;
1082*4882a593Smuzhiyun 	int current_index = 0;
1083*4882a593Smuzhiyun 	int handled = 0;
1084*4882a593Smuzhiyun 	int doorbell;
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 	current_index = cdns3_get_dma_pos(priv_dev, priv_ep);
1087*4882a593Smuzhiyun 	doorbell = !!(readl(&priv_dev->regs->ep_cmd) & EP_CMD_DRDY);
1088*4882a593Smuzhiyun 
1089*4882a593Smuzhiyun 	trb = &priv_ep->trb_pool[priv_req->start_trb];
1090*4882a593Smuzhiyun 
1091*4882a593Smuzhiyun 	if ((trb->control  & TRB_CYCLE) != priv_ep->ccs)
1092*4882a593Smuzhiyun 		goto finish;
1093*4882a593Smuzhiyun 
1094*4882a593Smuzhiyun 	if (doorbell == 1 && current_index == priv_ep->dequeue)
1095*4882a593Smuzhiyun 		goto finish;
1096*4882a593Smuzhiyun 
1097*4882a593Smuzhiyun 	/* The corner case for TRBS_PER_SEGMENT equal 2). */
1098*4882a593Smuzhiyun 	if (TRBS_PER_SEGMENT == 2 && priv_ep->type != USB_ENDPOINT_XFER_ISOC) {
1099*4882a593Smuzhiyun 		handled = 1;
1100*4882a593Smuzhiyun 		goto finish;
1101*4882a593Smuzhiyun 	}
1102*4882a593Smuzhiyun 
1103*4882a593Smuzhiyun 	if (priv_ep->enqueue == priv_ep->dequeue &&
1104*4882a593Smuzhiyun 	    priv_ep->free_trbs == 0) {
1105*4882a593Smuzhiyun 		handled = 1;
1106*4882a593Smuzhiyun 	} else if (priv_ep->dequeue < current_index) {
1107*4882a593Smuzhiyun 		if ((current_index == (priv_ep->num_trbs - 1)) &&
1108*4882a593Smuzhiyun 		    !priv_ep->dequeue)
1109*4882a593Smuzhiyun 			goto finish;
1110*4882a593Smuzhiyun 
1111*4882a593Smuzhiyun 		if (priv_req->end_trb >= priv_ep->dequeue &&
1112*4882a593Smuzhiyun 		    priv_req->end_trb < current_index)
1113*4882a593Smuzhiyun 			handled = 1;
1114*4882a593Smuzhiyun 	} else if (priv_ep->dequeue  > current_index) {
1115*4882a593Smuzhiyun 		if (priv_req->end_trb  < current_index ||
1116*4882a593Smuzhiyun 		    priv_req->end_trb >= priv_ep->dequeue)
1117*4882a593Smuzhiyun 			handled = 1;
1118*4882a593Smuzhiyun 	}
1119*4882a593Smuzhiyun 
1120*4882a593Smuzhiyun finish:
1121*4882a593Smuzhiyun 	trace_cdns3_request_handled(priv_req, current_index, handled);
1122*4882a593Smuzhiyun 
1123*4882a593Smuzhiyun 	return handled;
1124*4882a593Smuzhiyun }
1125*4882a593Smuzhiyun 
cdns3_transfer_completed(struct cdns3_device * priv_dev,struct cdns3_endpoint * priv_ep)1126*4882a593Smuzhiyun static void cdns3_transfer_completed(struct cdns3_device *priv_dev,
1127*4882a593Smuzhiyun 				     struct cdns3_endpoint *priv_ep)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun 	struct cdns3_request *priv_req;
1130*4882a593Smuzhiyun 	struct usb_request *request;
1131*4882a593Smuzhiyun 	struct cdns3_trb *trb;
1132*4882a593Smuzhiyun 
1133*4882a593Smuzhiyun 	while (!list_empty(&priv_ep->pending_req_list)) {
1134*4882a593Smuzhiyun 		request = cdns3_next_request(&priv_ep->pending_req_list);
1135*4882a593Smuzhiyun 		priv_req = to_cdns3_request(request);
1136*4882a593Smuzhiyun 
1137*4882a593Smuzhiyun 		/* Re-select endpoint. It could be changed by other CPU during
1138*4882a593Smuzhiyun 		 * handling usb_gadget_giveback_request.
1139*4882a593Smuzhiyun 		 */
1140*4882a593Smuzhiyun #ifndef __UBOOT__
1141*4882a593Smuzhiyun 		cdns3_select_ep(priv_dev, priv_ep->endpoint.address);
1142*4882a593Smuzhiyun #else
1143*4882a593Smuzhiyun 		cdns3_select_ep(priv_dev,
1144*4882a593Smuzhiyun 				priv_ep->endpoint.desc->bEndpointAddress);
1145*4882a593Smuzhiyun #endif
1146*4882a593Smuzhiyun 
1147*4882a593Smuzhiyun 		if (!cdns3_request_handled(priv_ep, priv_req))
1148*4882a593Smuzhiyun 			goto prepare_next_td;
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 		trb = priv_ep->trb_pool + priv_ep->dequeue;
1151*4882a593Smuzhiyun 		trace_cdns3_complete_trb(priv_ep, trb);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 		if (trb != priv_req->trb)
1154*4882a593Smuzhiyun 			dev_warn(priv_dev->dev,
1155*4882a593Smuzhiyun 				 "request_trb=0x%p, queue_trb=0x%p\n",
1156*4882a593Smuzhiyun 				 priv_req->trb, trb);
1157*4882a593Smuzhiyun 
1158*4882a593Smuzhiyun 		request->actual = TRB_LEN(le32_to_cpu(trb->length));
1159*4882a593Smuzhiyun 		cdns3_move_deq_to_next_trb(priv_req);
1160*4882a593Smuzhiyun 		cdns3_gadget_giveback(priv_ep, priv_req, 0);
1161*4882a593Smuzhiyun 
1162*4882a593Smuzhiyun 		if (priv_ep->type != USB_ENDPOINT_XFER_ISOC &&
1163*4882a593Smuzhiyun 		    TRBS_PER_SEGMENT == 2)
1164*4882a593Smuzhiyun 			break;
1165*4882a593Smuzhiyun 	}
1166*4882a593Smuzhiyun 	priv_ep->flags &= ~EP_PENDING_REQUEST;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun prepare_next_td:
1169*4882a593Smuzhiyun 	if (!(priv_ep->flags & EP_STALLED) &&
1170*4882a593Smuzhiyun 	    !(priv_ep->flags & EP_STALL_PENDING))
1171*4882a593Smuzhiyun 		cdns3_start_all_request(priv_dev, priv_ep);
1172*4882a593Smuzhiyun }
1173*4882a593Smuzhiyun 
cdns3_rearm_transfer(struct cdns3_endpoint * priv_ep,u8 rearm)1174*4882a593Smuzhiyun void cdns3_rearm_transfer(struct cdns3_endpoint *priv_ep, u8 rearm)
1175*4882a593Smuzhiyun {
1176*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 	cdns3_wa1_restore_cycle_bit(priv_ep);
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 	if (rearm) {
1181*4882a593Smuzhiyun 		trace_cdns3_ring(priv_ep);
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun 		/* Cycle Bit must be updated before arming DMA. */
1184*4882a593Smuzhiyun 		dmb();
1185*4882a593Smuzhiyun 		writel(EP_CMD_DRDY, &priv_dev->regs->ep_cmd);
1186*4882a593Smuzhiyun 
1187*4882a593Smuzhiyun 		__cdns3_gadget_wakeup(priv_dev);
1188*4882a593Smuzhiyun 
1189*4882a593Smuzhiyun 		trace_cdns3_doorbell_epx(priv_ep->name,
1190*4882a593Smuzhiyun 					 readl(&priv_dev->regs->ep_traddr));
1191*4882a593Smuzhiyun 	}
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun 
1194*4882a593Smuzhiyun /**
1195*4882a593Smuzhiyun  * cdns3_check_ep_interrupt_proceed - Processes interrupt related to endpoint
1196*4882a593Smuzhiyun  * @priv_ep: endpoint object
1197*4882a593Smuzhiyun  *
1198*4882a593Smuzhiyun  * Returns 0
1199*4882a593Smuzhiyun  */
cdns3_check_ep_interrupt_proceed(struct cdns3_endpoint * priv_ep)1200*4882a593Smuzhiyun static int cdns3_check_ep_interrupt_proceed(struct cdns3_endpoint *priv_ep)
1201*4882a593Smuzhiyun {
1202*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
1203*4882a593Smuzhiyun 	u32 ep_sts_reg;
1204*4882a593Smuzhiyun 
1205*4882a593Smuzhiyun #ifndef __UBOOT__
1206*4882a593Smuzhiyun 	cdns3_select_ep(priv_dev, priv_ep->endpoint.address);
1207*4882a593Smuzhiyun #else
1208*4882a593Smuzhiyun 	cdns3_select_ep(priv_dev, priv_ep->endpoint.desc->bEndpointAddress);
1209*4882a593Smuzhiyun #endif
1210*4882a593Smuzhiyun 
1211*4882a593Smuzhiyun 	trace_cdns3_epx_irq(priv_dev, priv_ep);
1212*4882a593Smuzhiyun 
1213*4882a593Smuzhiyun 	ep_sts_reg = readl(&priv_dev->regs->ep_sts);
1214*4882a593Smuzhiyun 	writel(ep_sts_reg, &priv_dev->regs->ep_sts);
1215*4882a593Smuzhiyun 
1216*4882a593Smuzhiyun 	if (ep_sts_reg & EP_STS_TRBERR) {
1217*4882a593Smuzhiyun 		if (priv_ep->flags & EP_STALL_PENDING &&
1218*4882a593Smuzhiyun 		    !(ep_sts_reg & EP_STS_DESCMIS &&
1219*4882a593Smuzhiyun 		    priv_dev->dev_ver < DEV_VER_V2)) {
1220*4882a593Smuzhiyun 			cdns3_ep_stall_flush(priv_ep);
1221*4882a593Smuzhiyun 		}
1222*4882a593Smuzhiyun 
1223*4882a593Smuzhiyun 		/*
1224*4882a593Smuzhiyun 		 * For isochronous transfer driver completes request on
1225*4882a593Smuzhiyun 		 * IOC or on TRBERR. IOC appears only when device receive
1226*4882a593Smuzhiyun 		 * OUT data packet. If host disable stream or lost some packet
1227*4882a593Smuzhiyun 		 * then the only way to finish all queued transfer is to do it
1228*4882a593Smuzhiyun 		 * on TRBERR event.
1229*4882a593Smuzhiyun 		 */
1230*4882a593Smuzhiyun 		if (priv_ep->type == USB_ENDPOINT_XFER_ISOC &&
1231*4882a593Smuzhiyun 		    !priv_ep->wa1_set) {
1232*4882a593Smuzhiyun 			if (!priv_ep->dir) {
1233*4882a593Smuzhiyun 				u32 ep_cfg = readl(&priv_dev->regs->ep_cfg);
1234*4882a593Smuzhiyun 
1235*4882a593Smuzhiyun 				ep_cfg &= ~EP_CFG_ENABLE;
1236*4882a593Smuzhiyun 				writel(ep_cfg, &priv_dev->regs->ep_cfg);
1237*4882a593Smuzhiyun 				priv_ep->flags &= ~EP_QUIRK_ISO_OUT_EN;
1238*4882a593Smuzhiyun 			}
1239*4882a593Smuzhiyun 			cdns3_transfer_completed(priv_dev, priv_ep);
1240*4882a593Smuzhiyun 		} else if (!(priv_ep->flags & EP_STALLED) &&
1241*4882a593Smuzhiyun 			  !(priv_ep->flags & EP_STALL_PENDING)) {
1242*4882a593Smuzhiyun 			if (priv_ep->flags & EP_DEFERRED_DRDY) {
1243*4882a593Smuzhiyun 				priv_ep->flags &= ~EP_DEFERRED_DRDY;
1244*4882a593Smuzhiyun 				cdns3_start_all_request(priv_dev, priv_ep);
1245*4882a593Smuzhiyun 			} else {
1246*4882a593Smuzhiyun 				cdns3_rearm_transfer(priv_ep,
1247*4882a593Smuzhiyun 						     priv_ep->wa1_set);
1248*4882a593Smuzhiyun 			}
1249*4882a593Smuzhiyun 		}
1250*4882a593Smuzhiyun 	}
1251*4882a593Smuzhiyun 
1252*4882a593Smuzhiyun 	if ((ep_sts_reg & EP_STS_IOC) || (ep_sts_reg & EP_STS_ISP)) {
1253*4882a593Smuzhiyun 		if (priv_ep->flags & EP_QUIRK_EXTRA_BUF_EN) {
1254*4882a593Smuzhiyun 			if (ep_sts_reg & EP_STS_ISP)
1255*4882a593Smuzhiyun 				priv_ep->flags |= EP_QUIRK_END_TRANSFER;
1256*4882a593Smuzhiyun 			else
1257*4882a593Smuzhiyun 				priv_ep->flags &= ~EP_QUIRK_END_TRANSFER;
1258*4882a593Smuzhiyun 		}
1259*4882a593Smuzhiyun 
1260*4882a593Smuzhiyun 		cdns3_transfer_completed(priv_dev, priv_ep);
1261*4882a593Smuzhiyun 	}
1262*4882a593Smuzhiyun 
1263*4882a593Smuzhiyun 	/*
1264*4882a593Smuzhiyun 	 * WA2: this condition should only be meet when
1265*4882a593Smuzhiyun 	 * priv_ep->flags & EP_QUIRK_EXTRA_BUF_DET or
1266*4882a593Smuzhiyun 	 * priv_ep->flags & EP_QUIRK_EXTRA_BUF_EN.
1267*4882a593Smuzhiyun 	 * In other cases this interrupt will be disabled/
1268*4882a593Smuzhiyun 	 */
1269*4882a593Smuzhiyun 	if (ep_sts_reg & EP_STS_DESCMIS && priv_dev->dev_ver < DEV_VER_V2 &&
1270*4882a593Smuzhiyun 	    !(priv_ep->flags & EP_STALLED))
1271*4882a593Smuzhiyun 		cdns3_wa2_descmissing_packet(priv_ep);
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	return 0;
1274*4882a593Smuzhiyun }
1275*4882a593Smuzhiyun 
cdns3_disconnect_gadget(struct cdns3_device * priv_dev)1276*4882a593Smuzhiyun static void cdns3_disconnect_gadget(struct cdns3_device *priv_dev)
1277*4882a593Smuzhiyun {
1278*4882a593Smuzhiyun 	if (priv_dev->gadget_driver && priv_dev->gadget_driver->disconnect) {
1279*4882a593Smuzhiyun 		spin_unlock(&priv_dev->lock);
1280*4882a593Smuzhiyun 		priv_dev->gadget_driver->disconnect(&priv_dev->gadget);
1281*4882a593Smuzhiyun 		spin_lock(&priv_dev->lock);
1282*4882a593Smuzhiyun 	}
1283*4882a593Smuzhiyun }
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun /**
1286*4882a593Smuzhiyun  * cdns3_check_usb_interrupt_proceed - Processes interrupt related to device
1287*4882a593Smuzhiyun  * @priv_dev: extended gadget object
1288*4882a593Smuzhiyun  * @usb_ists: bitmap representation of device's reported interrupts
1289*4882a593Smuzhiyun  * (usb_ists register value)
1290*4882a593Smuzhiyun  */
cdns3_check_usb_interrupt_proceed(struct cdns3_device * priv_dev,u32 usb_ists)1291*4882a593Smuzhiyun static void cdns3_check_usb_interrupt_proceed(struct cdns3_device *priv_dev,
1292*4882a593Smuzhiyun 					      u32 usb_ists)
1293*4882a593Smuzhiyun {
1294*4882a593Smuzhiyun 	int speed = 0;
1295*4882a593Smuzhiyun 
1296*4882a593Smuzhiyun 	trace_cdns3_usb_irq(priv_dev, usb_ists);
1297*4882a593Smuzhiyun 	if (usb_ists & USB_ISTS_L1ENTI) {
1298*4882a593Smuzhiyun 		/*
1299*4882a593Smuzhiyun 		 * WORKAROUND: CDNS3 controller has issue with hardware resuming
1300*4882a593Smuzhiyun 		 * from L1. To fix it, if any DMA transfer is pending driver
1301*4882a593Smuzhiyun 		 * must starts driving resume signal immediately.
1302*4882a593Smuzhiyun 		 */
1303*4882a593Smuzhiyun 		if (readl(&priv_dev->regs->drbl))
1304*4882a593Smuzhiyun 			__cdns3_gadget_wakeup(priv_dev);
1305*4882a593Smuzhiyun 	}
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 	/* Connection detected */
1308*4882a593Smuzhiyun 	if (usb_ists & (USB_ISTS_CON2I | USB_ISTS_CONI)) {
1309*4882a593Smuzhiyun 		speed = cdns3_get_speed(priv_dev);
1310*4882a593Smuzhiyun 		priv_dev->gadget.speed = speed;
1311*4882a593Smuzhiyun 		usb_gadget_set_state(&priv_dev->gadget, USB_STATE_POWERED);
1312*4882a593Smuzhiyun 		cdns3_ep0_config(priv_dev);
1313*4882a593Smuzhiyun 	}
1314*4882a593Smuzhiyun 
1315*4882a593Smuzhiyun 	/* Disconnection detected */
1316*4882a593Smuzhiyun 	if (usb_ists & (USB_ISTS_DIS2I | USB_ISTS_DISI)) {
1317*4882a593Smuzhiyun 		cdns3_disconnect_gadget(priv_dev);
1318*4882a593Smuzhiyun 		priv_dev->gadget.speed = USB_SPEED_UNKNOWN;
1319*4882a593Smuzhiyun 		usb_gadget_set_state(&priv_dev->gadget, USB_STATE_NOTATTACHED);
1320*4882a593Smuzhiyun 		cdns3_hw_reset_eps_config(priv_dev);
1321*4882a593Smuzhiyun 	}
1322*4882a593Smuzhiyun 
1323*4882a593Smuzhiyun 	if (usb_ists & (USB_ISTS_L2ENTI | USB_ISTS_U3ENTI)) {
1324*4882a593Smuzhiyun 		if (priv_dev->gadget_driver &&
1325*4882a593Smuzhiyun 		    priv_dev->gadget_driver->suspend) {
1326*4882a593Smuzhiyun 			spin_unlock(&priv_dev->lock);
1327*4882a593Smuzhiyun 			priv_dev->gadget_driver->suspend(&priv_dev->gadget);
1328*4882a593Smuzhiyun 			spin_lock(&priv_dev->lock);
1329*4882a593Smuzhiyun 		}
1330*4882a593Smuzhiyun 	}
1331*4882a593Smuzhiyun 
1332*4882a593Smuzhiyun 	if (usb_ists & (USB_ISTS_L2EXTI | USB_ISTS_U3EXTI)) {
1333*4882a593Smuzhiyun 		if (priv_dev->gadget_driver &&
1334*4882a593Smuzhiyun 		    priv_dev->gadget_driver->resume) {
1335*4882a593Smuzhiyun 			spin_unlock(&priv_dev->lock);
1336*4882a593Smuzhiyun 			priv_dev->gadget_driver->resume(&priv_dev->gadget);
1337*4882a593Smuzhiyun 			spin_lock(&priv_dev->lock);
1338*4882a593Smuzhiyun 		}
1339*4882a593Smuzhiyun 	}
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	/* reset*/
1342*4882a593Smuzhiyun 	if (usb_ists & (USB_ISTS_UWRESI | USB_ISTS_UHRESI | USB_ISTS_U2RESI)) {
1343*4882a593Smuzhiyun 		if (priv_dev->gadget_driver) {
1344*4882a593Smuzhiyun 			spin_unlock(&priv_dev->lock);
1345*4882a593Smuzhiyun 			usb_gadget_udc_reset(&priv_dev->gadget,
1346*4882a593Smuzhiyun 					     priv_dev->gadget_driver);
1347*4882a593Smuzhiyun 			spin_lock(&priv_dev->lock);
1348*4882a593Smuzhiyun 
1349*4882a593Smuzhiyun 			/*read again to check the actual speed*/
1350*4882a593Smuzhiyun 			speed = cdns3_get_speed(priv_dev);
1351*4882a593Smuzhiyun 			priv_dev->gadget.speed = speed;
1352*4882a593Smuzhiyun 			cdns3_hw_reset_eps_config(priv_dev);
1353*4882a593Smuzhiyun 			cdns3_ep0_config(priv_dev);
1354*4882a593Smuzhiyun 		}
1355*4882a593Smuzhiyun 	}
1356*4882a593Smuzhiyun }
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun /**
1359*4882a593Smuzhiyun  * cdns3_device_irq_handler- interrupt handler for device part of controller
1360*4882a593Smuzhiyun  *
1361*4882a593Smuzhiyun  * @irq: irq number for cdns3 core device
1362*4882a593Smuzhiyun  * @data: structure of cdns3
1363*4882a593Smuzhiyun  *
1364*4882a593Smuzhiyun  * Returns IRQ_HANDLED or IRQ_NONE
1365*4882a593Smuzhiyun  */
cdns3_device_irq_handler(int irq,void * data)1366*4882a593Smuzhiyun static irqreturn_t cdns3_device_irq_handler(int irq, void *data)
1367*4882a593Smuzhiyun {
1368*4882a593Smuzhiyun 	struct cdns3_device *priv_dev;
1369*4882a593Smuzhiyun 	struct cdns3 *cdns = data;
1370*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
1371*4882a593Smuzhiyun 	u32 reg;
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	priv_dev = cdns->gadget_dev;
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun 	/* check USB device interrupt */
1376*4882a593Smuzhiyun 	reg = readl(&priv_dev->regs->usb_ists);
1377*4882a593Smuzhiyun 	if (reg) {
1378*4882a593Smuzhiyun 		/* After masking interrupts the new interrupts won't be
1379*4882a593Smuzhiyun 		 * reported in usb_ists/ep_ists. In order to not lose some
1380*4882a593Smuzhiyun 		 * of them driver disables only detected interrupts.
1381*4882a593Smuzhiyun 		 * They will be enabled ASAP after clearing source of
1382*4882a593Smuzhiyun 		 * interrupt. This an unusual behavior only applies to
1383*4882a593Smuzhiyun 		 * usb_ists register.
1384*4882a593Smuzhiyun 		 */
1385*4882a593Smuzhiyun 		reg = ~reg & readl(&priv_dev->regs->usb_ien);
1386*4882a593Smuzhiyun 		/* mask deferred interrupt. */
1387*4882a593Smuzhiyun 		writel(reg, &priv_dev->regs->usb_ien);
1388*4882a593Smuzhiyun 		ret = IRQ_WAKE_THREAD;
1389*4882a593Smuzhiyun 	}
1390*4882a593Smuzhiyun 
1391*4882a593Smuzhiyun 	/* check endpoint interrupt */
1392*4882a593Smuzhiyun 	reg = readl(&priv_dev->regs->ep_ists);
1393*4882a593Smuzhiyun 	if (reg) {
1394*4882a593Smuzhiyun 		writel(0, &priv_dev->regs->ep_ien);
1395*4882a593Smuzhiyun 		ret = IRQ_WAKE_THREAD;
1396*4882a593Smuzhiyun 	}
1397*4882a593Smuzhiyun 
1398*4882a593Smuzhiyun 	return ret;
1399*4882a593Smuzhiyun }
1400*4882a593Smuzhiyun 
1401*4882a593Smuzhiyun /**
1402*4882a593Smuzhiyun  * cdns3_device_thread_irq_handler- interrupt handler for device part
1403*4882a593Smuzhiyun  * of controller
1404*4882a593Smuzhiyun  *
1405*4882a593Smuzhiyun  * @irq: irq number for cdns3 core device
1406*4882a593Smuzhiyun  * @data: structure of cdns3
1407*4882a593Smuzhiyun  *
1408*4882a593Smuzhiyun  * Returns IRQ_HANDLED or IRQ_NONE
1409*4882a593Smuzhiyun  */
cdns3_device_thread_irq_handler(int irq,void * data)1410*4882a593Smuzhiyun static irqreturn_t cdns3_device_thread_irq_handler(int irq, void *data)
1411*4882a593Smuzhiyun {
1412*4882a593Smuzhiyun 	struct cdns3_device *priv_dev;
1413*4882a593Smuzhiyun 	struct cdns3 *cdns = data;
1414*4882a593Smuzhiyun 	irqreturn_t ret = IRQ_NONE;
1415*4882a593Smuzhiyun 	unsigned long flags;
1416*4882a593Smuzhiyun 	int bit;
1417*4882a593Smuzhiyun 	u32 reg;
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	priv_dev = cdns->gadget_dev;
1420*4882a593Smuzhiyun 	spin_lock_irqsave(&priv_dev->lock, flags);
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun 	reg = readl(&priv_dev->regs->usb_ists);
1423*4882a593Smuzhiyun 	if (reg) {
1424*4882a593Smuzhiyun 		writel(reg, &priv_dev->regs->usb_ists);
1425*4882a593Smuzhiyun 		writel(USB_IEN_INIT, &priv_dev->regs->usb_ien);
1426*4882a593Smuzhiyun 		cdns3_check_usb_interrupt_proceed(priv_dev, reg);
1427*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
1428*4882a593Smuzhiyun 	}
1429*4882a593Smuzhiyun 
1430*4882a593Smuzhiyun 	reg = readl(&priv_dev->regs->ep_ists);
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	/* handle default endpoint OUT */
1433*4882a593Smuzhiyun 	if (reg & EP_ISTS_EP_OUT0) {
1434*4882a593Smuzhiyun 		cdns3_check_ep0_interrupt_proceed(priv_dev, USB_DIR_OUT);
1435*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
1436*4882a593Smuzhiyun 	}
1437*4882a593Smuzhiyun 
1438*4882a593Smuzhiyun 	/* handle default endpoint IN */
1439*4882a593Smuzhiyun 	if (reg & EP_ISTS_EP_IN0) {
1440*4882a593Smuzhiyun 		cdns3_check_ep0_interrupt_proceed(priv_dev, USB_DIR_IN);
1441*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
1442*4882a593Smuzhiyun 	}
1443*4882a593Smuzhiyun 
1444*4882a593Smuzhiyun 	/* check if interrupt from non default endpoint, if no exit */
1445*4882a593Smuzhiyun 	reg &= ~(EP_ISTS_EP_OUT0 | EP_ISTS_EP_IN0);
1446*4882a593Smuzhiyun 	if (!reg)
1447*4882a593Smuzhiyun 		goto irqend;
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	for_each_set_bit(bit, (unsigned long *)&reg,
1450*4882a593Smuzhiyun 			 sizeof(u32) * BITS_PER_BYTE) {
1451*4882a593Smuzhiyun 		cdns3_check_ep_interrupt_proceed(priv_dev->eps[bit]);
1452*4882a593Smuzhiyun 		ret = IRQ_HANDLED;
1453*4882a593Smuzhiyun 	}
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun irqend:
1456*4882a593Smuzhiyun 	writel(~0, &priv_dev->regs->ep_ien);
1457*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv_dev->lock, flags);
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	return ret;
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun /**
1463*4882a593Smuzhiyun  * cdns3_ep_onchip_buffer_reserve - Try to reserve onchip buf for EP
1464*4882a593Smuzhiyun  *
1465*4882a593Smuzhiyun  * The real reservation will occur during write to EP_CFG register,
1466*4882a593Smuzhiyun  * this function is used to check if the 'size' reservation is allowed.
1467*4882a593Smuzhiyun  *
1468*4882a593Smuzhiyun  * @priv_dev: extended gadget object
1469*4882a593Smuzhiyun  * @size: the size (KB) for EP would like to allocate
1470*4882a593Smuzhiyun  * @is_in: endpoint direction
1471*4882a593Smuzhiyun  *
1472*4882a593Smuzhiyun  * Return 0 if the required size can met or negative value on failure
1473*4882a593Smuzhiyun  */
cdns3_ep_onchip_buffer_reserve(struct cdns3_device * priv_dev,int size,int is_in)1474*4882a593Smuzhiyun static int cdns3_ep_onchip_buffer_reserve(struct cdns3_device *priv_dev,
1475*4882a593Smuzhiyun 					  int size, int is_in)
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun 	int remained;
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	/* 2KB are reserved for EP0*/
1480*4882a593Smuzhiyun 	remained = priv_dev->onchip_buffers - priv_dev->onchip_used_size - 2;
1481*4882a593Smuzhiyun 
1482*4882a593Smuzhiyun 	if (is_in) {
1483*4882a593Smuzhiyun 		if (remained < size)
1484*4882a593Smuzhiyun 			return -EPERM;
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 		priv_dev->onchip_used_size += size;
1487*4882a593Smuzhiyun 	} else {
1488*4882a593Smuzhiyun 		int required;
1489*4882a593Smuzhiyun 
1490*4882a593Smuzhiyun 		/**
1491*4882a593Smuzhiyun 		 *  ALL OUT EPs are shared the same chunk onchip memory, so
1492*4882a593Smuzhiyun 		 * driver checks if it already has assigned enough buffers
1493*4882a593Smuzhiyun 		 */
1494*4882a593Smuzhiyun 		if (priv_dev->out_mem_is_allocated >= size)
1495*4882a593Smuzhiyun 			return 0;
1496*4882a593Smuzhiyun 
1497*4882a593Smuzhiyun 		required = size - priv_dev->out_mem_is_allocated;
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 		if (required > remained)
1500*4882a593Smuzhiyun 			return -EPERM;
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun 		priv_dev->out_mem_is_allocated += required;
1503*4882a593Smuzhiyun 		priv_dev->onchip_used_size += required;
1504*4882a593Smuzhiyun 	}
1505*4882a593Smuzhiyun 
1506*4882a593Smuzhiyun 	return 0;
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun 
cdns3_configure_dmult(struct cdns3_device * priv_dev,struct cdns3_endpoint * priv_ep)1509*4882a593Smuzhiyun void cdns3_configure_dmult(struct cdns3_device *priv_dev,
1510*4882a593Smuzhiyun 			   struct cdns3_endpoint *priv_ep)
1511*4882a593Smuzhiyun {
1512*4882a593Smuzhiyun 	struct cdns3_usb_regs __iomem *regs = priv_dev->regs;
1513*4882a593Smuzhiyun 
1514*4882a593Smuzhiyun 	/* For dev_ver > DEV_VER_V2 DMULT is configured per endpoint */
1515*4882a593Smuzhiyun 	if (priv_dev->dev_ver <= DEV_VER_V2)
1516*4882a593Smuzhiyun 		writel(USB_CONF_DMULT, &regs->usb_conf);
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	if (priv_dev->dev_ver == DEV_VER_V2)
1519*4882a593Smuzhiyun 		writel(USB_CONF2_EN_TDL_TRB, &regs->usb_conf2);
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	if (priv_dev->dev_ver >= DEV_VER_V3 && priv_ep) {
1522*4882a593Smuzhiyun 		u32 mask;
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 		if (priv_ep->dir)
1525*4882a593Smuzhiyun 			mask = BIT(priv_ep->num + 16);
1526*4882a593Smuzhiyun 		else
1527*4882a593Smuzhiyun 			mask = BIT(priv_ep->num);
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 		if (priv_ep->type != USB_ENDPOINT_XFER_ISOC) {
1530*4882a593Smuzhiyun 			cdns3_set_register_bit(&regs->tdl_from_trb, mask);
1531*4882a593Smuzhiyun 			cdns3_set_register_bit(&regs->tdl_beh, mask);
1532*4882a593Smuzhiyun 			cdns3_set_register_bit(&regs->tdl_beh2, mask);
1533*4882a593Smuzhiyun 			cdns3_set_register_bit(&regs->dma_adv_td, mask);
1534*4882a593Smuzhiyun 		}
1535*4882a593Smuzhiyun 
1536*4882a593Smuzhiyun 		if (priv_ep->type == USB_ENDPOINT_XFER_ISOC && !priv_ep->dir)
1537*4882a593Smuzhiyun 			cdns3_set_register_bit(&regs->tdl_from_trb, mask);
1538*4882a593Smuzhiyun 
1539*4882a593Smuzhiyun 		cdns3_set_register_bit(&regs->dtrans, mask);
1540*4882a593Smuzhiyun 	}
1541*4882a593Smuzhiyun }
1542*4882a593Smuzhiyun 
1543*4882a593Smuzhiyun /**
1544*4882a593Smuzhiyun  * cdns3_ep_config Configure hardware endpoint
1545*4882a593Smuzhiyun  * @priv_ep: extended endpoint object
1546*4882a593Smuzhiyun  */
cdns3_ep_config(struct cdns3_endpoint * priv_ep)1547*4882a593Smuzhiyun void cdns3_ep_config(struct cdns3_endpoint *priv_ep)
1548*4882a593Smuzhiyun {
1549*4882a593Smuzhiyun 	bool is_iso_ep = (priv_ep->type == USB_ENDPOINT_XFER_ISOC);
1550*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
1551*4882a593Smuzhiyun 	u32 bEndpointAddress = priv_ep->num | priv_ep->dir;
1552*4882a593Smuzhiyun 	u32 max_packet_size = 0;
1553*4882a593Smuzhiyun 	u8 maxburst = 0;
1554*4882a593Smuzhiyun 	u32 ep_cfg = 0;
1555*4882a593Smuzhiyun 	u8 buffering;
1556*4882a593Smuzhiyun 	u8 mult = 0;
1557*4882a593Smuzhiyun 	int ret;
1558*4882a593Smuzhiyun 
1559*4882a593Smuzhiyun 	buffering = CDNS3_EP_BUF_SIZE - 1;
1560*4882a593Smuzhiyun 
1561*4882a593Smuzhiyun 	cdns3_configure_dmult(priv_dev, priv_ep);
1562*4882a593Smuzhiyun 
1563*4882a593Smuzhiyun 	switch (priv_ep->type) {
1564*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_INT:
1565*4882a593Smuzhiyun 		ep_cfg = EP_CFG_EPTYPE(USB_ENDPOINT_XFER_INT);
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 		if ((priv_dev->dev_ver == DEV_VER_V2 && !priv_ep->dir) ||
1568*4882a593Smuzhiyun 		    priv_dev->dev_ver > DEV_VER_V2)
1569*4882a593Smuzhiyun 			ep_cfg |= EP_CFG_TDL_CHK;
1570*4882a593Smuzhiyun 		break;
1571*4882a593Smuzhiyun 	case USB_ENDPOINT_XFER_BULK:
1572*4882a593Smuzhiyun 		ep_cfg = EP_CFG_EPTYPE(USB_ENDPOINT_XFER_BULK);
1573*4882a593Smuzhiyun 
1574*4882a593Smuzhiyun 		if ((priv_dev->dev_ver == DEV_VER_V2  && !priv_ep->dir) ||
1575*4882a593Smuzhiyun 		    priv_dev->dev_ver > DEV_VER_V2)
1576*4882a593Smuzhiyun 			ep_cfg |= EP_CFG_TDL_CHK;
1577*4882a593Smuzhiyun 		break;
1578*4882a593Smuzhiyun 	default:
1579*4882a593Smuzhiyun 		ep_cfg = EP_CFG_EPTYPE(USB_ENDPOINT_XFER_ISOC);
1580*4882a593Smuzhiyun 		mult = CDNS3_EP_ISO_HS_MULT - 1;
1581*4882a593Smuzhiyun 		buffering = mult + 1;
1582*4882a593Smuzhiyun 	}
1583*4882a593Smuzhiyun 
1584*4882a593Smuzhiyun 	switch (priv_dev->gadget.speed) {
1585*4882a593Smuzhiyun 	case USB_SPEED_FULL:
1586*4882a593Smuzhiyun 		max_packet_size = is_iso_ep ? 1023 : 64;
1587*4882a593Smuzhiyun 		break;
1588*4882a593Smuzhiyun 	case USB_SPEED_HIGH:
1589*4882a593Smuzhiyun 		max_packet_size = is_iso_ep ? 1024 : 512;
1590*4882a593Smuzhiyun 		break;
1591*4882a593Smuzhiyun 	case USB_SPEED_SUPER:
1592*4882a593Smuzhiyun 		/* It's limitation that driver assumes in driver. */
1593*4882a593Smuzhiyun 		mult = 0;
1594*4882a593Smuzhiyun 		max_packet_size = 1024;
1595*4882a593Smuzhiyun 		if (priv_ep->type == USB_ENDPOINT_XFER_ISOC) {
1596*4882a593Smuzhiyun 			maxburst = CDNS3_EP_ISO_SS_BURST - 1;
1597*4882a593Smuzhiyun 			buffering = (mult + 1) *
1598*4882a593Smuzhiyun 				    (maxburst + 1);
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun 			if (priv_ep->interval > 1)
1601*4882a593Smuzhiyun 				buffering++;
1602*4882a593Smuzhiyun 		} else {
1603*4882a593Smuzhiyun 			maxburst = CDNS3_EP_BUF_SIZE - 1;
1604*4882a593Smuzhiyun 		}
1605*4882a593Smuzhiyun 		break;
1606*4882a593Smuzhiyun 	default:
1607*4882a593Smuzhiyun 		/* all other speed are not supported */
1608*4882a593Smuzhiyun 		return;
1609*4882a593Smuzhiyun 	}
1610*4882a593Smuzhiyun 
1611*4882a593Smuzhiyun 	if (max_packet_size == 1024)
1612*4882a593Smuzhiyun 		priv_ep->trb_burst_size = 128;
1613*4882a593Smuzhiyun 	else if (max_packet_size >= 512)
1614*4882a593Smuzhiyun 		priv_ep->trb_burst_size = 64;
1615*4882a593Smuzhiyun 	else
1616*4882a593Smuzhiyun 		priv_ep->trb_burst_size = 16;
1617*4882a593Smuzhiyun 
1618*4882a593Smuzhiyun 	ret = cdns3_ep_onchip_buffer_reserve(priv_dev, buffering + 1,
1619*4882a593Smuzhiyun 					     !!priv_ep->dir);
1620*4882a593Smuzhiyun 	if (ret) {
1621*4882a593Smuzhiyun 		dev_err(priv_dev->dev, "onchip mem is full, ep is invalid\n");
1622*4882a593Smuzhiyun 		return;
1623*4882a593Smuzhiyun 	}
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 	ep_cfg |= EP_CFG_MAXPKTSIZE(max_packet_size) |
1626*4882a593Smuzhiyun 		  EP_CFG_MULT(mult) |
1627*4882a593Smuzhiyun 		  EP_CFG_BUFFERING(buffering) |
1628*4882a593Smuzhiyun 		  EP_CFG_MAXBURST(maxburst);
1629*4882a593Smuzhiyun 
1630*4882a593Smuzhiyun 	cdns3_select_ep(priv_dev, bEndpointAddress);
1631*4882a593Smuzhiyun 	writel(ep_cfg, &priv_dev->regs->ep_cfg);
1632*4882a593Smuzhiyun 
1633*4882a593Smuzhiyun 	dev_dbg(priv_dev->dev, "Configure %s: with val %08x\n",
1634*4882a593Smuzhiyun 		priv_ep->name, ep_cfg);
1635*4882a593Smuzhiyun }
1636*4882a593Smuzhiyun 
1637*4882a593Smuzhiyun /* Find correct direction for HW endpoint according to description */
cdns3_ep_dir_is_correct(struct usb_endpoint_descriptor * desc,struct cdns3_endpoint * priv_ep)1638*4882a593Smuzhiyun static int cdns3_ep_dir_is_correct(struct usb_endpoint_descriptor *desc,
1639*4882a593Smuzhiyun 				   struct cdns3_endpoint *priv_ep)
1640*4882a593Smuzhiyun {
1641*4882a593Smuzhiyun 	return (priv_ep->endpoint.caps.dir_in && usb_endpoint_dir_in(desc)) ||
1642*4882a593Smuzhiyun 	       (priv_ep->endpoint.caps.dir_out && usb_endpoint_dir_out(desc));
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun 
1645*4882a593Smuzhiyun static struct
cdns3_find_available_ep(struct cdns3_device * priv_dev,struct usb_endpoint_descriptor * desc)1646*4882a593Smuzhiyun cdns3_endpoint *cdns3_find_available_ep(struct cdns3_device *priv_dev,
1647*4882a593Smuzhiyun 					struct usb_endpoint_descriptor *desc)
1648*4882a593Smuzhiyun {
1649*4882a593Smuzhiyun 	struct usb_ep *ep;
1650*4882a593Smuzhiyun 	struct cdns3_endpoint *priv_ep;
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 	list_for_each_entry(ep, &priv_dev->gadget.ep_list, ep_list) {
1653*4882a593Smuzhiyun 		unsigned long num;
1654*4882a593Smuzhiyun 		/* ep name pattern likes epXin or epXout */
1655*4882a593Smuzhiyun 		char c[2] = {ep->name[2], '\0'};
1656*4882a593Smuzhiyun 
1657*4882a593Smuzhiyun 		num = simple_strtoul(c, NULL, 10);
1658*4882a593Smuzhiyun 
1659*4882a593Smuzhiyun 		priv_ep = ep_to_cdns3_ep(ep);
1660*4882a593Smuzhiyun 		if (cdns3_ep_dir_is_correct(desc, priv_ep)) {
1661*4882a593Smuzhiyun 			if (!(priv_ep->flags & EP_CLAIMED)) {
1662*4882a593Smuzhiyun 				priv_ep->num  = num;
1663*4882a593Smuzhiyun 				return priv_ep;
1664*4882a593Smuzhiyun 			}
1665*4882a593Smuzhiyun 		}
1666*4882a593Smuzhiyun 	}
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	return ERR_PTR(-ENOENT);
1669*4882a593Smuzhiyun }
1670*4882a593Smuzhiyun 
1671*4882a593Smuzhiyun /*
1672*4882a593Smuzhiyun  *  Cadence IP has one limitation that all endpoints must be configured
1673*4882a593Smuzhiyun  * (Type & MaxPacketSize) before setting configuration through hardware
1674*4882a593Smuzhiyun  * register, it means we can't change endpoints configuration after
1675*4882a593Smuzhiyun  * set_configuration.
1676*4882a593Smuzhiyun  *
1677*4882a593Smuzhiyun  * This function set EP_CLAIMED flag which is added when the gadget driver
1678*4882a593Smuzhiyun  * uses usb_ep_autoconfig to configure specific endpoint;
1679*4882a593Smuzhiyun  * When the udc driver receives set_configurion request,
1680*4882a593Smuzhiyun  * it goes through all claimed endpoints, and configure all endpoints
1681*4882a593Smuzhiyun  * accordingly.
1682*4882a593Smuzhiyun  *
1683*4882a593Smuzhiyun  * At usb_ep_ops.enable/disable, we only enable and disable endpoint through
1684*4882a593Smuzhiyun  * ep_cfg register which can be changed after set_configuration, and do
1685*4882a593Smuzhiyun  * some software operation accordingly.
1686*4882a593Smuzhiyun  */
1687*4882a593Smuzhiyun static struct
cdns3_gadget_match_ep(struct usb_gadget * gadget,struct usb_endpoint_descriptor * desc,struct usb_ss_ep_comp_descriptor * comp_desc)1688*4882a593Smuzhiyun usb_ep *cdns3_gadget_match_ep(struct usb_gadget *gadget,
1689*4882a593Smuzhiyun 			      struct usb_endpoint_descriptor *desc,
1690*4882a593Smuzhiyun 			      struct usb_ss_ep_comp_descriptor *comp_desc)
1691*4882a593Smuzhiyun {
1692*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = gadget_to_cdns3_device(gadget);
1693*4882a593Smuzhiyun 	struct cdns3_endpoint *priv_ep;
1694*4882a593Smuzhiyun 	unsigned long flags;
1695*4882a593Smuzhiyun 
1696*4882a593Smuzhiyun 	priv_ep = cdns3_find_available_ep(priv_dev, desc);
1697*4882a593Smuzhiyun 	if (IS_ERR(priv_ep)) {
1698*4882a593Smuzhiyun 		dev_err(priv_dev->dev, "no available ep\n");
1699*4882a593Smuzhiyun 		return NULL;
1700*4882a593Smuzhiyun 	}
1701*4882a593Smuzhiyun 
1702*4882a593Smuzhiyun 	dev_dbg(priv_dev->dev, "match endpoint: %s\n", priv_ep->name);
1703*4882a593Smuzhiyun 
1704*4882a593Smuzhiyun 	spin_lock_irqsave(&priv_dev->lock, flags);
1705*4882a593Smuzhiyun 	priv_ep->endpoint.desc = desc;
1706*4882a593Smuzhiyun 	priv_ep->dir  = usb_endpoint_dir_in(desc) ? USB_DIR_IN : USB_DIR_OUT;
1707*4882a593Smuzhiyun 	priv_ep->type = usb_endpoint_type(desc);
1708*4882a593Smuzhiyun 	priv_ep->flags |= EP_CLAIMED;
1709*4882a593Smuzhiyun 	priv_ep->interval = desc->bInterval ? BIT(desc->bInterval - 1) : 0;
1710*4882a593Smuzhiyun 
1711*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv_dev->lock, flags);
1712*4882a593Smuzhiyun 	return &priv_ep->endpoint;
1713*4882a593Smuzhiyun }
1714*4882a593Smuzhiyun 
1715*4882a593Smuzhiyun /**
1716*4882a593Smuzhiyun  * cdns3_gadget_ep_alloc_request Allocates request
1717*4882a593Smuzhiyun  * @ep: endpoint object associated with request
1718*4882a593Smuzhiyun  * @gfp_flags: gfp flags
1719*4882a593Smuzhiyun  *
1720*4882a593Smuzhiyun  * Returns allocated request address, NULL on allocation error
1721*4882a593Smuzhiyun  */
cdns3_gadget_ep_alloc_request(struct usb_ep * ep,gfp_t gfp_flags)1722*4882a593Smuzhiyun struct usb_request *cdns3_gadget_ep_alloc_request(struct usb_ep *ep,
1723*4882a593Smuzhiyun 						  gfp_t gfp_flags)
1724*4882a593Smuzhiyun {
1725*4882a593Smuzhiyun 	struct cdns3_endpoint *priv_ep = ep_to_cdns3_ep(ep);
1726*4882a593Smuzhiyun 	struct cdns3_request *priv_req;
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	priv_req = kzalloc(sizeof(*priv_req), gfp_flags);
1729*4882a593Smuzhiyun 	if (!priv_req)
1730*4882a593Smuzhiyun 		return NULL;
1731*4882a593Smuzhiyun 
1732*4882a593Smuzhiyun 	priv_req->priv_ep = priv_ep;
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	trace_cdns3_alloc_request(priv_req);
1735*4882a593Smuzhiyun 	return &priv_req->request;
1736*4882a593Smuzhiyun }
1737*4882a593Smuzhiyun 
1738*4882a593Smuzhiyun /**
1739*4882a593Smuzhiyun  * cdns3_gadget_ep_free_request Free memory occupied by request
1740*4882a593Smuzhiyun  * @ep: endpoint object associated with request
1741*4882a593Smuzhiyun  * @request: request to free memory
1742*4882a593Smuzhiyun  */
cdns3_gadget_ep_free_request(struct usb_ep * ep,struct usb_request * request)1743*4882a593Smuzhiyun void cdns3_gadget_ep_free_request(struct usb_ep *ep,
1744*4882a593Smuzhiyun 				  struct usb_request *request)
1745*4882a593Smuzhiyun {
1746*4882a593Smuzhiyun 	struct cdns3_request *priv_req = to_cdns3_request(request);
1747*4882a593Smuzhiyun 
1748*4882a593Smuzhiyun 	if (priv_req->aligned_buf)
1749*4882a593Smuzhiyun 		priv_req->aligned_buf->in_use = 0;
1750*4882a593Smuzhiyun 
1751*4882a593Smuzhiyun 	trace_cdns3_free_request(priv_req);
1752*4882a593Smuzhiyun 	kfree(priv_req);
1753*4882a593Smuzhiyun }
1754*4882a593Smuzhiyun 
1755*4882a593Smuzhiyun /**
1756*4882a593Smuzhiyun  * cdns3_gadget_ep_enable Enable endpoint
1757*4882a593Smuzhiyun  * @ep: endpoint object
1758*4882a593Smuzhiyun  * @desc: endpoint descriptor
1759*4882a593Smuzhiyun  *
1760*4882a593Smuzhiyun  * Returns 0 on success, error code elsewhere
1761*4882a593Smuzhiyun  */
cdns3_gadget_ep_enable(struct usb_ep * ep,const struct usb_endpoint_descriptor * desc)1762*4882a593Smuzhiyun static int cdns3_gadget_ep_enable(struct usb_ep *ep,
1763*4882a593Smuzhiyun 				  const struct usb_endpoint_descriptor *desc)
1764*4882a593Smuzhiyun {
1765*4882a593Smuzhiyun 	struct cdns3_endpoint *priv_ep;
1766*4882a593Smuzhiyun 	struct cdns3_device *priv_dev;
1767*4882a593Smuzhiyun 	u32 reg = EP_STS_EN_TRBERREN;
1768*4882a593Smuzhiyun 	u32 bEndpointAddress;
1769*4882a593Smuzhiyun 	unsigned long flags;
1770*4882a593Smuzhiyun 	int enable = 1;
1771*4882a593Smuzhiyun 	int ret;
1772*4882a593Smuzhiyun 	int val;
1773*4882a593Smuzhiyun 
1774*4882a593Smuzhiyun 	priv_ep = ep_to_cdns3_ep(ep);
1775*4882a593Smuzhiyun 	priv_dev = priv_ep->cdns3_dev;
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun 	if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
1778*4882a593Smuzhiyun 		dev_dbg(priv_dev->dev, "usbss: invalid parameters\n");
1779*4882a593Smuzhiyun 		return -EINVAL;
1780*4882a593Smuzhiyun 	}
1781*4882a593Smuzhiyun 
1782*4882a593Smuzhiyun 	if (!desc->wMaxPacketSize) {
1783*4882a593Smuzhiyun 		dev_err(priv_dev->dev, "usbss: missing wMaxPacketSize\n");
1784*4882a593Smuzhiyun 		return -EINVAL;
1785*4882a593Smuzhiyun 	}
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 	if (WARN_ON(priv_ep->flags & EP_ENABLED))
1788*4882a593Smuzhiyun 		return 0;
1789*4882a593Smuzhiyun 
1790*4882a593Smuzhiyun 	spin_lock_irqsave(&priv_dev->lock, flags);
1791*4882a593Smuzhiyun 
1792*4882a593Smuzhiyun 	priv_ep->endpoint.desc = desc;
1793*4882a593Smuzhiyun 	priv_ep->type = usb_endpoint_type(desc);
1794*4882a593Smuzhiyun 	priv_ep->interval = desc->bInterval ? BIT(desc->bInterval - 1) : 0;
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	if (priv_ep->interval > ISO_MAX_INTERVAL &&
1797*4882a593Smuzhiyun 	    priv_ep->type == USB_ENDPOINT_XFER_ISOC) {
1798*4882a593Smuzhiyun 		dev_err(priv_dev->dev, "Driver is limited to %d period\n",
1799*4882a593Smuzhiyun 			ISO_MAX_INTERVAL);
1800*4882a593Smuzhiyun 
1801*4882a593Smuzhiyun 		ret =  -EINVAL;
1802*4882a593Smuzhiyun 		goto exit;
1803*4882a593Smuzhiyun 	}
1804*4882a593Smuzhiyun 
1805*4882a593Smuzhiyun 	ret = cdns3_allocate_trb_pool(priv_ep);
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	if (ret)
1808*4882a593Smuzhiyun 		goto exit;
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun 	bEndpointAddress = priv_ep->num | priv_ep->dir;
1811*4882a593Smuzhiyun 	cdns3_select_ep(priv_dev, bEndpointAddress);
1812*4882a593Smuzhiyun 
1813*4882a593Smuzhiyun 	trace_cdns3_gadget_ep_enable(priv_ep);
1814*4882a593Smuzhiyun 
1815*4882a593Smuzhiyun 	writel(EP_CMD_EPRST, &priv_dev->regs->ep_cmd);
1816*4882a593Smuzhiyun 
1817*4882a593Smuzhiyun 	ret = readl_poll_timeout_atomic(&priv_dev->regs->ep_cmd, val,
1818*4882a593Smuzhiyun 					!(val & (EP_CMD_CSTALL | EP_CMD_EPRST)),
1819*4882a593Smuzhiyun 					1000);
1820*4882a593Smuzhiyun 
1821*4882a593Smuzhiyun 	if (unlikely(ret)) {
1822*4882a593Smuzhiyun 		cdns3_free_trb_pool(priv_ep);
1823*4882a593Smuzhiyun 		ret =  -EINVAL;
1824*4882a593Smuzhiyun 		goto exit;
1825*4882a593Smuzhiyun 	}
1826*4882a593Smuzhiyun 
1827*4882a593Smuzhiyun 	/* enable interrupt for selected endpoint */
1828*4882a593Smuzhiyun 	cdns3_set_register_bit(&priv_dev->regs->ep_ien,
1829*4882a593Smuzhiyun 			       BIT(cdns3_ep_addr_to_index(bEndpointAddress)));
1830*4882a593Smuzhiyun 
1831*4882a593Smuzhiyun 	if (priv_dev->dev_ver < DEV_VER_V2)
1832*4882a593Smuzhiyun 		cdns3_wa2_enable_detection(priv_dev, priv_ep, reg);
1833*4882a593Smuzhiyun 
1834*4882a593Smuzhiyun 	writel(reg, &priv_dev->regs->ep_sts_en);
1835*4882a593Smuzhiyun 
1836*4882a593Smuzhiyun 	/*
1837*4882a593Smuzhiyun 	 * For some versions of controller at some point during ISO OUT traffic
1838*4882a593Smuzhiyun 	 * DMA reads Transfer Ring for the EP which has never got doorbell.
1839*4882a593Smuzhiyun 	 * This issue was detected only on simulation, but to avoid this issue
1840*4882a593Smuzhiyun 	 * driver add protection against it. To fix it driver enable ISO OUT
1841*4882a593Smuzhiyun 	 * endpoint before setting DRBL. This special treatment of ISO OUT
1842*4882a593Smuzhiyun 	 * endpoints are recommended by controller specification.
1843*4882a593Smuzhiyun 	 */
1844*4882a593Smuzhiyun 	if (priv_ep->type == USB_ENDPOINT_XFER_ISOC  && !priv_ep->dir)
1845*4882a593Smuzhiyun 		enable = 0;
1846*4882a593Smuzhiyun 
1847*4882a593Smuzhiyun 	if (enable)
1848*4882a593Smuzhiyun 		cdns3_set_register_bit(&priv_dev->regs->ep_cfg, EP_CFG_ENABLE);
1849*4882a593Smuzhiyun 
1850*4882a593Smuzhiyun 	ep->desc = desc;
1851*4882a593Smuzhiyun 	priv_ep->flags &= ~(EP_PENDING_REQUEST | EP_STALLED | EP_STALL_PENDING |
1852*4882a593Smuzhiyun 			    EP_QUIRK_ISO_OUT_EN | EP_QUIRK_EXTRA_BUF_EN);
1853*4882a593Smuzhiyun 	priv_ep->flags |= EP_ENABLED | EP_UPDATE_EP_TRBADDR;
1854*4882a593Smuzhiyun 	priv_ep->wa1_set = 0;
1855*4882a593Smuzhiyun 	priv_ep->enqueue = 0;
1856*4882a593Smuzhiyun 	priv_ep->dequeue = 0;
1857*4882a593Smuzhiyun 	reg = readl(&priv_dev->regs->ep_sts);
1858*4882a593Smuzhiyun 	priv_ep->pcs = !!EP_STS_CCS(reg);
1859*4882a593Smuzhiyun 	priv_ep->ccs = !!EP_STS_CCS(reg);
1860*4882a593Smuzhiyun 	/* one TRB is reserved for link TRB used in DMULT mode*/
1861*4882a593Smuzhiyun 	priv_ep->free_trbs = priv_ep->num_trbs - 1;
1862*4882a593Smuzhiyun exit:
1863*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv_dev->lock, flags);
1864*4882a593Smuzhiyun 
1865*4882a593Smuzhiyun 	return ret;
1866*4882a593Smuzhiyun }
1867*4882a593Smuzhiyun 
1868*4882a593Smuzhiyun /**
1869*4882a593Smuzhiyun  * cdns3_gadget_ep_disable Disable endpoint
1870*4882a593Smuzhiyun  * @ep: endpoint object
1871*4882a593Smuzhiyun  *
1872*4882a593Smuzhiyun  * Returns 0 on success, error code elsewhere
1873*4882a593Smuzhiyun  */
cdns3_gadget_ep_disable(struct usb_ep * ep)1874*4882a593Smuzhiyun static int cdns3_gadget_ep_disable(struct usb_ep *ep)
1875*4882a593Smuzhiyun {
1876*4882a593Smuzhiyun 	struct cdns3_endpoint *priv_ep;
1877*4882a593Smuzhiyun 	struct cdns3_request *priv_req;
1878*4882a593Smuzhiyun 	struct cdns3_device *priv_dev;
1879*4882a593Smuzhiyun 	struct usb_request *request;
1880*4882a593Smuzhiyun 	unsigned long flags;
1881*4882a593Smuzhiyun 	int ret = 0;
1882*4882a593Smuzhiyun 	u32 ep_cfg;
1883*4882a593Smuzhiyun 	int val;
1884*4882a593Smuzhiyun 
1885*4882a593Smuzhiyun 	if (!ep) {
1886*4882a593Smuzhiyun 		pr_err("usbss: invalid parameters\n");
1887*4882a593Smuzhiyun 		return -EINVAL;
1888*4882a593Smuzhiyun 	}
1889*4882a593Smuzhiyun 
1890*4882a593Smuzhiyun 	priv_ep = ep_to_cdns3_ep(ep);
1891*4882a593Smuzhiyun 	priv_dev = priv_ep->cdns3_dev;
1892*4882a593Smuzhiyun 
1893*4882a593Smuzhiyun 	if (WARN_ON(!(priv_ep->flags & EP_ENABLED)))
1894*4882a593Smuzhiyun 		return 0;
1895*4882a593Smuzhiyun 
1896*4882a593Smuzhiyun 	spin_lock_irqsave(&priv_dev->lock, flags);
1897*4882a593Smuzhiyun 
1898*4882a593Smuzhiyun 	trace_cdns3_gadget_ep_disable(priv_ep);
1899*4882a593Smuzhiyun 
1900*4882a593Smuzhiyun 	cdns3_select_ep(priv_dev, ep->desc->bEndpointAddress);
1901*4882a593Smuzhiyun 
1902*4882a593Smuzhiyun 	ep_cfg = readl(&priv_dev->regs->ep_cfg);
1903*4882a593Smuzhiyun 	ep_cfg &= ~EP_CFG_ENABLE;
1904*4882a593Smuzhiyun 	writel(ep_cfg, &priv_dev->regs->ep_cfg);
1905*4882a593Smuzhiyun 
1906*4882a593Smuzhiyun 	/**
1907*4882a593Smuzhiyun 	 * Driver needs some time before resetting endpoint.
1908*4882a593Smuzhiyun 	 * It need waits for clearing DBUSY bit or for timeout expired.
1909*4882a593Smuzhiyun 	 * 10us is enough time for controller to stop transfer.
1910*4882a593Smuzhiyun 	 */
1911*4882a593Smuzhiyun 	readl_poll_timeout_atomic(&priv_dev->regs->ep_sts, val,
1912*4882a593Smuzhiyun 				  !(val & EP_STS_DBUSY), 10);
1913*4882a593Smuzhiyun 	writel(EP_CMD_EPRST, &priv_dev->regs->ep_cmd);
1914*4882a593Smuzhiyun 
1915*4882a593Smuzhiyun 	readl_poll_timeout_atomic(&priv_dev->regs->ep_cmd, val,
1916*4882a593Smuzhiyun 				  !(val & (EP_CMD_CSTALL | EP_CMD_EPRST)),
1917*4882a593Smuzhiyun 				  1000);
1918*4882a593Smuzhiyun 	if (unlikely(ret))
1919*4882a593Smuzhiyun 		dev_err(priv_dev->dev, "Timeout: %s resetting failed.\n",
1920*4882a593Smuzhiyun 			priv_ep->name);
1921*4882a593Smuzhiyun 
1922*4882a593Smuzhiyun 	while (!list_empty(&priv_ep->pending_req_list)) {
1923*4882a593Smuzhiyun 		request = cdns3_next_request(&priv_ep->pending_req_list);
1924*4882a593Smuzhiyun 
1925*4882a593Smuzhiyun 		cdns3_gadget_giveback(priv_ep, to_cdns3_request(request),
1926*4882a593Smuzhiyun 				      -ESHUTDOWN);
1927*4882a593Smuzhiyun 	}
1928*4882a593Smuzhiyun 
1929*4882a593Smuzhiyun 	while (!list_empty(&priv_ep->wa2_descmiss_req_list)) {
1930*4882a593Smuzhiyun 		priv_req = cdns3_next_priv_request(&priv_ep->wa2_descmiss_req_list);
1931*4882a593Smuzhiyun 
1932*4882a593Smuzhiyun 		kfree(priv_req->request.buf);
1933*4882a593Smuzhiyun 		cdns3_gadget_ep_free_request(&priv_ep->endpoint,
1934*4882a593Smuzhiyun 					     &priv_req->request);
1935*4882a593Smuzhiyun 		list_del_init(&priv_req->list);
1936*4882a593Smuzhiyun 		--priv_ep->wa2_counter;
1937*4882a593Smuzhiyun 	}
1938*4882a593Smuzhiyun 
1939*4882a593Smuzhiyun 	while (!list_empty(&priv_ep->deferred_req_list)) {
1940*4882a593Smuzhiyun 		request = cdns3_next_request(&priv_ep->deferred_req_list);
1941*4882a593Smuzhiyun 
1942*4882a593Smuzhiyun 		cdns3_gadget_giveback(priv_ep, to_cdns3_request(request),
1943*4882a593Smuzhiyun 				      -ESHUTDOWN);
1944*4882a593Smuzhiyun 	}
1945*4882a593Smuzhiyun 
1946*4882a593Smuzhiyun 	priv_ep->descmis_req = NULL;
1947*4882a593Smuzhiyun 
1948*4882a593Smuzhiyun 	ep->desc = NULL;
1949*4882a593Smuzhiyun 	priv_ep->flags &= ~EP_ENABLED;
1950*4882a593Smuzhiyun 
1951*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv_dev->lock, flags);
1952*4882a593Smuzhiyun 
1953*4882a593Smuzhiyun 	return ret;
1954*4882a593Smuzhiyun }
1955*4882a593Smuzhiyun 
1956*4882a593Smuzhiyun /**
1957*4882a593Smuzhiyun  * cdns3_gadget_ep_queue Transfer data on endpoint
1958*4882a593Smuzhiyun  * @ep: endpoint object
1959*4882a593Smuzhiyun  * @request: request object
1960*4882a593Smuzhiyun  * @gfp_flags: gfp flags
1961*4882a593Smuzhiyun  *
1962*4882a593Smuzhiyun  * Returns 0 on success, error code elsewhere
1963*4882a593Smuzhiyun  */
__cdns3_gadget_ep_queue(struct usb_ep * ep,struct usb_request * request,gfp_t gfp_flags)1964*4882a593Smuzhiyun static int __cdns3_gadget_ep_queue(struct usb_ep *ep,
1965*4882a593Smuzhiyun 				   struct usb_request *request,
1966*4882a593Smuzhiyun 				   gfp_t gfp_flags)
1967*4882a593Smuzhiyun {
1968*4882a593Smuzhiyun 	struct cdns3_endpoint *priv_ep = ep_to_cdns3_ep(ep);
1969*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
1970*4882a593Smuzhiyun 	struct cdns3_request *priv_req;
1971*4882a593Smuzhiyun 	int ret = 0;
1972*4882a593Smuzhiyun 
1973*4882a593Smuzhiyun 	request->actual = 0;
1974*4882a593Smuzhiyun 	request->status = -EINPROGRESS;
1975*4882a593Smuzhiyun 	priv_req = to_cdns3_request(request);
1976*4882a593Smuzhiyun 	trace_cdns3_ep_queue(priv_req);
1977*4882a593Smuzhiyun 
1978*4882a593Smuzhiyun 	if (priv_dev->dev_ver < DEV_VER_V2) {
1979*4882a593Smuzhiyun 		ret = cdns3_wa2_gadget_ep_queue(priv_dev, priv_ep,
1980*4882a593Smuzhiyun 						priv_req);
1981*4882a593Smuzhiyun 
1982*4882a593Smuzhiyun 		if (ret == EINPROGRESS)
1983*4882a593Smuzhiyun 			return 0;
1984*4882a593Smuzhiyun 	}
1985*4882a593Smuzhiyun 
1986*4882a593Smuzhiyun 	ret = cdns3_prepare_aligned_request_buf(priv_req);
1987*4882a593Smuzhiyun 	if (ret < 0)
1988*4882a593Smuzhiyun 		return ret;
1989*4882a593Smuzhiyun 
1990*4882a593Smuzhiyun 	ret = usb_gadget_map_request(&priv_dev->gadget, request,
1991*4882a593Smuzhiyun 				     usb_endpoint_dir_in(ep->desc));
1992*4882a593Smuzhiyun 	if (ret)
1993*4882a593Smuzhiyun 		return ret;
1994*4882a593Smuzhiyun 
1995*4882a593Smuzhiyun 	list_add_tail(&request->list, &priv_ep->deferred_req_list);
1996*4882a593Smuzhiyun 
1997*4882a593Smuzhiyun 	/*
1998*4882a593Smuzhiyun 	 * If hardware endpoint configuration has not been set yet then
1999*4882a593Smuzhiyun 	 * just queue request in deferred list. Transfer will be started in
2000*4882a593Smuzhiyun 	 * cdns3_set_hw_configuration.
2001*4882a593Smuzhiyun 	 */
2002*4882a593Smuzhiyun 	if (priv_dev->hw_configured_flag && !(priv_ep->flags & EP_STALLED) &&
2003*4882a593Smuzhiyun 	    !(priv_ep->flags & EP_STALL_PENDING))
2004*4882a593Smuzhiyun 		cdns3_start_all_request(priv_dev, priv_ep);
2005*4882a593Smuzhiyun 
2006*4882a593Smuzhiyun 	return 0;
2007*4882a593Smuzhiyun }
2008*4882a593Smuzhiyun 
cdns3_gadget_ep_queue(struct usb_ep * ep,struct usb_request * request,gfp_t gfp_flags)2009*4882a593Smuzhiyun static int cdns3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
2010*4882a593Smuzhiyun 				 gfp_t gfp_flags)
2011*4882a593Smuzhiyun {
2012*4882a593Smuzhiyun 	struct usb_request *zlp_request;
2013*4882a593Smuzhiyun 	struct cdns3_endpoint *priv_ep;
2014*4882a593Smuzhiyun 	struct cdns3_device *priv_dev;
2015*4882a593Smuzhiyun 	unsigned long flags;
2016*4882a593Smuzhiyun 	int ret;
2017*4882a593Smuzhiyun 
2018*4882a593Smuzhiyun 	if (!request || !ep)
2019*4882a593Smuzhiyun 		return -EINVAL;
2020*4882a593Smuzhiyun 
2021*4882a593Smuzhiyun 	priv_ep = ep_to_cdns3_ep(ep);
2022*4882a593Smuzhiyun 	priv_dev = priv_ep->cdns3_dev;
2023*4882a593Smuzhiyun 
2024*4882a593Smuzhiyun 	spin_lock_irqsave(&priv_dev->lock, flags);
2025*4882a593Smuzhiyun 
2026*4882a593Smuzhiyun 	ret = __cdns3_gadget_ep_queue(ep, request, gfp_flags);
2027*4882a593Smuzhiyun 
2028*4882a593Smuzhiyun 	if (ret == 0 && request->zero && request->length &&
2029*4882a593Smuzhiyun 	    (request->length % ep->maxpacket == 0)) {
2030*4882a593Smuzhiyun 		struct cdns3_request *priv_req;
2031*4882a593Smuzhiyun 
2032*4882a593Smuzhiyun 		zlp_request = cdns3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
2033*4882a593Smuzhiyun 		zlp_request->buf = priv_dev->zlp_buf;
2034*4882a593Smuzhiyun 		zlp_request->length = 0;
2035*4882a593Smuzhiyun 
2036*4882a593Smuzhiyun 		priv_req = to_cdns3_request(zlp_request);
2037*4882a593Smuzhiyun 		priv_req->flags |= REQUEST_ZLP;
2038*4882a593Smuzhiyun 
2039*4882a593Smuzhiyun 		dev_dbg(priv_dev->dev, "Queuing ZLP for endpoint: %s\n",
2040*4882a593Smuzhiyun 			priv_ep->name);
2041*4882a593Smuzhiyun 		ret = __cdns3_gadget_ep_queue(ep, zlp_request, gfp_flags);
2042*4882a593Smuzhiyun 	}
2043*4882a593Smuzhiyun 
2044*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv_dev->lock, flags);
2045*4882a593Smuzhiyun 	return ret;
2046*4882a593Smuzhiyun }
2047*4882a593Smuzhiyun 
2048*4882a593Smuzhiyun /**
2049*4882a593Smuzhiyun  * cdns3_gadget_ep_dequeue Remove request from transfer queue
2050*4882a593Smuzhiyun  * @ep: endpoint object associated with request
2051*4882a593Smuzhiyun  * @request: request object
2052*4882a593Smuzhiyun  *
2053*4882a593Smuzhiyun  * Returns 0 on success, error code elsewhere
2054*4882a593Smuzhiyun  */
cdns3_gadget_ep_dequeue(struct usb_ep * ep,struct usb_request * request)2055*4882a593Smuzhiyun int cdns3_gadget_ep_dequeue(struct usb_ep *ep,
2056*4882a593Smuzhiyun 			    struct usb_request *request)
2057*4882a593Smuzhiyun {
2058*4882a593Smuzhiyun 	struct cdns3_endpoint *priv_ep = ep_to_cdns3_ep(ep);
2059*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
2060*4882a593Smuzhiyun 	struct usb_request *req, *req_temp;
2061*4882a593Smuzhiyun 	struct cdns3_request *priv_req;
2062*4882a593Smuzhiyun 	struct cdns3_trb *link_trb;
2063*4882a593Smuzhiyun 	unsigned long flags;
2064*4882a593Smuzhiyun 	int ret = 0;
2065*4882a593Smuzhiyun 
2066*4882a593Smuzhiyun 	if (!ep || !request || !ep->desc)
2067*4882a593Smuzhiyun 		return -EINVAL;
2068*4882a593Smuzhiyun 
2069*4882a593Smuzhiyun 	spin_lock_irqsave(&priv_dev->lock, flags);
2070*4882a593Smuzhiyun 
2071*4882a593Smuzhiyun 	priv_req = to_cdns3_request(request);
2072*4882a593Smuzhiyun 
2073*4882a593Smuzhiyun 	trace_cdns3_ep_dequeue(priv_req);
2074*4882a593Smuzhiyun 
2075*4882a593Smuzhiyun 	cdns3_select_ep(priv_dev, ep->desc->bEndpointAddress);
2076*4882a593Smuzhiyun 
2077*4882a593Smuzhiyun 	list_for_each_entry_safe(req, req_temp, &priv_ep->pending_req_list,
2078*4882a593Smuzhiyun 				 list) {
2079*4882a593Smuzhiyun 		if (request == req)
2080*4882a593Smuzhiyun 			goto found;
2081*4882a593Smuzhiyun 	}
2082*4882a593Smuzhiyun 
2083*4882a593Smuzhiyun 	list_for_each_entry_safe(req, req_temp, &priv_ep->deferred_req_list,
2084*4882a593Smuzhiyun 				 list) {
2085*4882a593Smuzhiyun 		if (request == req)
2086*4882a593Smuzhiyun 			goto found;
2087*4882a593Smuzhiyun 	}
2088*4882a593Smuzhiyun 
2089*4882a593Smuzhiyun 	goto not_found;
2090*4882a593Smuzhiyun 
2091*4882a593Smuzhiyun found:
2092*4882a593Smuzhiyun 
2093*4882a593Smuzhiyun 	if (priv_ep->wa1_trb == priv_req->trb)
2094*4882a593Smuzhiyun 		cdns3_wa1_restore_cycle_bit(priv_ep);
2095*4882a593Smuzhiyun 
2096*4882a593Smuzhiyun 	link_trb = priv_req->trb;
2097*4882a593Smuzhiyun 	cdns3_move_deq_to_next_trb(priv_req);
2098*4882a593Smuzhiyun 	cdns3_gadget_giveback(priv_ep, priv_req, -ECONNRESET);
2099*4882a593Smuzhiyun 
2100*4882a593Smuzhiyun 	/* Update ring */
2101*4882a593Smuzhiyun 	request = cdns3_next_request(&priv_ep->deferred_req_list);
2102*4882a593Smuzhiyun 	if (request) {
2103*4882a593Smuzhiyun 		priv_req = to_cdns3_request(request);
2104*4882a593Smuzhiyun 
2105*4882a593Smuzhiyun 		link_trb->buffer = TRB_BUFFER(priv_ep->trb_pool_dma +
2106*4882a593Smuzhiyun 					      (priv_req->start_trb * TRB_SIZE));
2107*4882a593Smuzhiyun 		link_trb->control = (link_trb->control & TRB_CYCLE) |
2108*4882a593Smuzhiyun 				    TRB_TYPE(TRB_LINK) | TRB_CHAIN | TRB_TOGGLE;
2109*4882a593Smuzhiyun 	} else {
2110*4882a593Smuzhiyun 		priv_ep->flags |= EP_UPDATE_EP_TRBADDR;
2111*4882a593Smuzhiyun 	}
2112*4882a593Smuzhiyun 
2113*4882a593Smuzhiyun not_found:
2114*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv_dev->lock, flags);
2115*4882a593Smuzhiyun 	return ret;
2116*4882a593Smuzhiyun }
2117*4882a593Smuzhiyun 
2118*4882a593Smuzhiyun /**
2119*4882a593Smuzhiyun  * __cdns3_gadget_ep_set_halt Sets stall on selected endpoint
2120*4882a593Smuzhiyun  * Should be called after acquiring spin_lock and selecting ep
2121*4882a593Smuzhiyun  * @ep: endpoint object to set stall on.
2122*4882a593Smuzhiyun  */
__cdns3_gadget_ep_set_halt(struct cdns3_endpoint * priv_ep)2123*4882a593Smuzhiyun void __cdns3_gadget_ep_set_halt(struct cdns3_endpoint *priv_ep)
2124*4882a593Smuzhiyun {
2125*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
2126*4882a593Smuzhiyun 
2127*4882a593Smuzhiyun 	trace_cdns3_halt(priv_ep, 1, 0);
2128*4882a593Smuzhiyun 
2129*4882a593Smuzhiyun 	if (!(priv_ep->flags & EP_STALLED)) {
2130*4882a593Smuzhiyun 		u32 ep_sts_reg = readl(&priv_dev->regs->ep_sts);
2131*4882a593Smuzhiyun 
2132*4882a593Smuzhiyun 		if (!(ep_sts_reg & EP_STS_DBUSY))
2133*4882a593Smuzhiyun 			cdns3_ep_stall_flush(priv_ep);
2134*4882a593Smuzhiyun 		else
2135*4882a593Smuzhiyun 			priv_ep->flags |= EP_STALL_PENDING;
2136*4882a593Smuzhiyun 	}
2137*4882a593Smuzhiyun }
2138*4882a593Smuzhiyun 
2139*4882a593Smuzhiyun /**
2140*4882a593Smuzhiyun  * __cdns3_gadget_ep_clear_halt Clears stall on selected endpoint
2141*4882a593Smuzhiyun  * Should be called after acquiring spin_lock and selecting ep
2142*4882a593Smuzhiyun  * @ep: endpoint object to clear stall on
2143*4882a593Smuzhiyun  */
__cdns3_gadget_ep_clear_halt(struct cdns3_endpoint * priv_ep)2144*4882a593Smuzhiyun int __cdns3_gadget_ep_clear_halt(struct cdns3_endpoint *priv_ep)
2145*4882a593Smuzhiyun {
2146*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
2147*4882a593Smuzhiyun 	struct usb_request *request;
2148*4882a593Smuzhiyun 	int ret = 0;
2149*4882a593Smuzhiyun 	int val;
2150*4882a593Smuzhiyun 
2151*4882a593Smuzhiyun 	trace_cdns3_halt(priv_ep, 0, 0);
2152*4882a593Smuzhiyun 
2153*4882a593Smuzhiyun 	writel(EP_CMD_CSTALL | EP_CMD_EPRST, &priv_dev->regs->ep_cmd);
2154*4882a593Smuzhiyun 
2155*4882a593Smuzhiyun 	/* wait for EPRST cleared */
2156*4882a593Smuzhiyun 	readl_poll_timeout_atomic(&priv_dev->regs->ep_cmd, val,
2157*4882a593Smuzhiyun 				  !(val & EP_CMD_EPRST), 100);
2158*4882a593Smuzhiyun 	if (ret)
2159*4882a593Smuzhiyun 		return -EINVAL;
2160*4882a593Smuzhiyun 
2161*4882a593Smuzhiyun 	priv_ep->flags &= ~(EP_STALLED | EP_STALL_PENDING);
2162*4882a593Smuzhiyun 
2163*4882a593Smuzhiyun 	request = cdns3_next_request(&priv_ep->pending_req_list);
2164*4882a593Smuzhiyun 
2165*4882a593Smuzhiyun 	if (request)
2166*4882a593Smuzhiyun 		cdns3_rearm_transfer(priv_ep, 1);
2167*4882a593Smuzhiyun 
2168*4882a593Smuzhiyun 	cdns3_start_all_request(priv_dev, priv_ep);
2169*4882a593Smuzhiyun 	return ret;
2170*4882a593Smuzhiyun }
2171*4882a593Smuzhiyun 
2172*4882a593Smuzhiyun /**
2173*4882a593Smuzhiyun  * cdns3_gadget_ep_set_halt Sets/clears stall on selected endpoint
2174*4882a593Smuzhiyun  * @ep: endpoint object to set/clear stall on
2175*4882a593Smuzhiyun  * @value: 1 for set stall, 0 for clear stall
2176*4882a593Smuzhiyun  *
2177*4882a593Smuzhiyun  * Returns 0 on success, error code elsewhere
2178*4882a593Smuzhiyun  */
cdns3_gadget_ep_set_halt(struct usb_ep * ep,int value)2179*4882a593Smuzhiyun int cdns3_gadget_ep_set_halt(struct usb_ep *ep, int value)
2180*4882a593Smuzhiyun {
2181*4882a593Smuzhiyun 	struct cdns3_endpoint *priv_ep = ep_to_cdns3_ep(ep);
2182*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = priv_ep->cdns3_dev;
2183*4882a593Smuzhiyun 	unsigned long flags;
2184*4882a593Smuzhiyun 	int ret = 0;
2185*4882a593Smuzhiyun 
2186*4882a593Smuzhiyun 	if (!(priv_ep->flags & EP_ENABLED))
2187*4882a593Smuzhiyun 		return -EPERM;
2188*4882a593Smuzhiyun 
2189*4882a593Smuzhiyun 	spin_lock_irqsave(&priv_dev->lock, flags);
2190*4882a593Smuzhiyun 
2191*4882a593Smuzhiyun 	cdns3_select_ep(priv_dev, ep->desc->bEndpointAddress);
2192*4882a593Smuzhiyun 
2193*4882a593Smuzhiyun 	if (!value) {
2194*4882a593Smuzhiyun 		priv_ep->flags &= ~EP_WEDGE;
2195*4882a593Smuzhiyun 		ret = __cdns3_gadget_ep_clear_halt(priv_ep);
2196*4882a593Smuzhiyun 	} else {
2197*4882a593Smuzhiyun 		__cdns3_gadget_ep_set_halt(priv_ep);
2198*4882a593Smuzhiyun 	}
2199*4882a593Smuzhiyun 
2200*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv_dev->lock, flags);
2201*4882a593Smuzhiyun 
2202*4882a593Smuzhiyun 	return ret;
2203*4882a593Smuzhiyun }
2204*4882a593Smuzhiyun 
2205*4882a593Smuzhiyun extern const struct usb_ep_ops cdns3_gadget_ep0_ops;
2206*4882a593Smuzhiyun 
2207*4882a593Smuzhiyun static const struct usb_ep_ops cdns3_gadget_ep_ops = {
2208*4882a593Smuzhiyun 	.enable = cdns3_gadget_ep_enable,
2209*4882a593Smuzhiyun 	.disable = cdns3_gadget_ep_disable,
2210*4882a593Smuzhiyun 	.alloc_request = cdns3_gadget_ep_alloc_request,
2211*4882a593Smuzhiyun 	.free_request = cdns3_gadget_ep_free_request,
2212*4882a593Smuzhiyun 	.queue = cdns3_gadget_ep_queue,
2213*4882a593Smuzhiyun 	.dequeue = cdns3_gadget_ep_dequeue,
2214*4882a593Smuzhiyun 	.set_halt = cdns3_gadget_ep_set_halt,
2215*4882a593Smuzhiyun 	.set_wedge = cdns3_gadget_ep_set_wedge,
2216*4882a593Smuzhiyun };
2217*4882a593Smuzhiyun 
2218*4882a593Smuzhiyun /**
2219*4882a593Smuzhiyun  * cdns3_gadget_get_frame Returns number of actual ITP frame
2220*4882a593Smuzhiyun  * @gadget: gadget object
2221*4882a593Smuzhiyun  *
2222*4882a593Smuzhiyun  * Returns number of actual ITP frame
2223*4882a593Smuzhiyun  */
cdns3_gadget_get_frame(struct usb_gadget * gadget)2224*4882a593Smuzhiyun static int cdns3_gadget_get_frame(struct usb_gadget *gadget)
2225*4882a593Smuzhiyun {
2226*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = gadget_to_cdns3_device(gadget);
2227*4882a593Smuzhiyun 
2228*4882a593Smuzhiyun 	return readl(&priv_dev->regs->usb_itpn);
2229*4882a593Smuzhiyun }
2230*4882a593Smuzhiyun 
__cdns3_gadget_wakeup(struct cdns3_device * priv_dev)2231*4882a593Smuzhiyun int __cdns3_gadget_wakeup(struct cdns3_device *priv_dev)
2232*4882a593Smuzhiyun {
2233*4882a593Smuzhiyun 	enum usb_device_speed speed;
2234*4882a593Smuzhiyun 
2235*4882a593Smuzhiyun 	speed = cdns3_get_speed(priv_dev);
2236*4882a593Smuzhiyun 
2237*4882a593Smuzhiyun 	if (speed >= USB_SPEED_SUPER)
2238*4882a593Smuzhiyun 		return 0;
2239*4882a593Smuzhiyun 
2240*4882a593Smuzhiyun 	/* Start driving resume signaling to indicate remote wakeup. */
2241*4882a593Smuzhiyun 	writel(USB_CONF_LGO_L0, &priv_dev->regs->usb_conf);
2242*4882a593Smuzhiyun 
2243*4882a593Smuzhiyun 	return 0;
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun 
cdns3_gadget_wakeup(struct usb_gadget * gadget)2246*4882a593Smuzhiyun static int cdns3_gadget_wakeup(struct usb_gadget *gadget)
2247*4882a593Smuzhiyun {
2248*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = gadget_to_cdns3_device(gadget);
2249*4882a593Smuzhiyun 	unsigned long flags;
2250*4882a593Smuzhiyun 	int ret = 0;
2251*4882a593Smuzhiyun 
2252*4882a593Smuzhiyun 	spin_lock_irqsave(&priv_dev->lock, flags);
2253*4882a593Smuzhiyun 	ret = __cdns3_gadget_wakeup(priv_dev);
2254*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv_dev->lock, flags);
2255*4882a593Smuzhiyun 	return ret;
2256*4882a593Smuzhiyun }
2257*4882a593Smuzhiyun 
cdns3_gadget_set_selfpowered(struct usb_gadget * gadget,int is_selfpowered)2258*4882a593Smuzhiyun static int cdns3_gadget_set_selfpowered(struct usb_gadget *gadget,
2259*4882a593Smuzhiyun 					int is_selfpowered)
2260*4882a593Smuzhiyun {
2261*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = gadget_to_cdns3_device(gadget);
2262*4882a593Smuzhiyun 	unsigned long flags;
2263*4882a593Smuzhiyun 
2264*4882a593Smuzhiyun 	spin_lock_irqsave(&priv_dev->lock, flags);
2265*4882a593Smuzhiyun 	priv_dev->is_selfpowered = !!is_selfpowered;
2266*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv_dev->lock, flags);
2267*4882a593Smuzhiyun 	return 0;
2268*4882a593Smuzhiyun }
2269*4882a593Smuzhiyun 
cdns3_gadget_pullup(struct usb_gadget * gadget,int is_on)2270*4882a593Smuzhiyun static int cdns3_gadget_pullup(struct usb_gadget *gadget, int is_on)
2271*4882a593Smuzhiyun {
2272*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = gadget_to_cdns3_device(gadget);
2273*4882a593Smuzhiyun 
2274*4882a593Smuzhiyun 	if (is_on)
2275*4882a593Smuzhiyun 		writel(USB_CONF_DEVEN, &priv_dev->regs->usb_conf);
2276*4882a593Smuzhiyun 	else
2277*4882a593Smuzhiyun 		writel(USB_CONF_DEVDS, &priv_dev->regs->usb_conf);
2278*4882a593Smuzhiyun 
2279*4882a593Smuzhiyun 	return 0;
2280*4882a593Smuzhiyun }
2281*4882a593Smuzhiyun 
cdns3_gadget_config(struct cdns3_device * priv_dev)2282*4882a593Smuzhiyun static void cdns3_gadget_config(struct cdns3_device *priv_dev)
2283*4882a593Smuzhiyun {
2284*4882a593Smuzhiyun 	struct cdns3_usb_regs __iomem *regs = priv_dev->regs;
2285*4882a593Smuzhiyun 	u32 reg;
2286*4882a593Smuzhiyun 
2287*4882a593Smuzhiyun 	cdns3_ep0_config(priv_dev);
2288*4882a593Smuzhiyun 
2289*4882a593Smuzhiyun 	/* enable interrupts for endpoint 0 (in and out) */
2290*4882a593Smuzhiyun 	writel(EP_IEN_EP_OUT0 | EP_IEN_EP_IN0, &regs->ep_ien);
2291*4882a593Smuzhiyun 
2292*4882a593Smuzhiyun 	/*
2293*4882a593Smuzhiyun 	 * Driver needs to modify LFPS minimal U1 Exit time for DEV_VER_TI_V1
2294*4882a593Smuzhiyun 	 * revision of controller.
2295*4882a593Smuzhiyun 	 */
2296*4882a593Smuzhiyun 	if (priv_dev->dev_ver == DEV_VER_TI_V1) {
2297*4882a593Smuzhiyun 		reg = readl(&regs->dbg_link1);
2298*4882a593Smuzhiyun 
2299*4882a593Smuzhiyun 		reg &= ~DBG_LINK1_LFPS_MIN_GEN_U1_EXIT_MASK;
2300*4882a593Smuzhiyun 		reg |= DBG_LINK1_LFPS_MIN_GEN_U1_EXIT(0x55) |
2301*4882a593Smuzhiyun 		       DBG_LINK1_LFPS_MIN_GEN_U1_EXIT_SET;
2302*4882a593Smuzhiyun 		writel(reg, &regs->dbg_link1);
2303*4882a593Smuzhiyun 	}
2304*4882a593Smuzhiyun 
2305*4882a593Smuzhiyun 	/*
2306*4882a593Smuzhiyun 	 * By default some platforms has set protected access to memory.
2307*4882a593Smuzhiyun 	 * This cause problem with cache, so driver restore non-secure
2308*4882a593Smuzhiyun 	 * access to memory.
2309*4882a593Smuzhiyun 	 */
2310*4882a593Smuzhiyun 	reg = readl(&regs->dma_axi_ctrl);
2311*4882a593Smuzhiyun 	reg |= DMA_AXI_CTRL_MARPROT(DMA_AXI_CTRL_NON_SECURE) |
2312*4882a593Smuzhiyun 	       DMA_AXI_CTRL_MAWPROT(DMA_AXI_CTRL_NON_SECURE);
2313*4882a593Smuzhiyun 	writel(reg, &regs->dma_axi_ctrl);
2314*4882a593Smuzhiyun 
2315*4882a593Smuzhiyun 	/* enable generic interrupt*/
2316*4882a593Smuzhiyun 	writel(USB_IEN_INIT, &regs->usb_ien);
2317*4882a593Smuzhiyun 	writel(USB_CONF_CLK2OFFDS | USB_CONF_L1DS, &regs->usb_conf);
2318*4882a593Smuzhiyun 
2319*4882a593Smuzhiyun 	cdns3_configure_dmult(priv_dev, NULL);
2320*4882a593Smuzhiyun 
2321*4882a593Smuzhiyun 	cdns3_gadget_pullup(&priv_dev->gadget, 1);
2322*4882a593Smuzhiyun }
2323*4882a593Smuzhiyun 
2324*4882a593Smuzhiyun /**
2325*4882a593Smuzhiyun  * cdns3_gadget_udc_start Gadget start
2326*4882a593Smuzhiyun  * @gadget: gadget object
2327*4882a593Smuzhiyun  * @driver: driver which operates on this gadget
2328*4882a593Smuzhiyun  *
2329*4882a593Smuzhiyun  * Returns 0 on success, error code elsewhere
2330*4882a593Smuzhiyun  */
cdns3_gadget_udc_start(struct usb_gadget * gadget,struct usb_gadget_driver * driver)2331*4882a593Smuzhiyun static int cdns3_gadget_udc_start(struct usb_gadget *gadget,
2332*4882a593Smuzhiyun 				  struct usb_gadget_driver *driver)
2333*4882a593Smuzhiyun {
2334*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = gadget_to_cdns3_device(gadget);
2335*4882a593Smuzhiyun 	unsigned long flags;
2336*4882a593Smuzhiyun 
2337*4882a593Smuzhiyun 	spin_lock_irqsave(&priv_dev->lock, flags);
2338*4882a593Smuzhiyun 	priv_dev->gadget_driver = driver;
2339*4882a593Smuzhiyun 	cdns3_gadget_config(priv_dev);
2340*4882a593Smuzhiyun 	spin_unlock_irqrestore(&priv_dev->lock, flags);
2341*4882a593Smuzhiyun 	return 0;
2342*4882a593Smuzhiyun }
2343*4882a593Smuzhiyun 
2344*4882a593Smuzhiyun /**
2345*4882a593Smuzhiyun  * cdns3_gadget_udc_stop Stops gadget
2346*4882a593Smuzhiyun  * @gadget: gadget object
2347*4882a593Smuzhiyun  *
2348*4882a593Smuzhiyun  * Returns 0
2349*4882a593Smuzhiyun  */
cdns3_gadget_udc_stop(struct usb_gadget * gadget)2350*4882a593Smuzhiyun static int cdns3_gadget_udc_stop(struct usb_gadget *gadget)
2351*4882a593Smuzhiyun {
2352*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = gadget_to_cdns3_device(gadget);
2353*4882a593Smuzhiyun 	struct cdns3_endpoint *priv_ep;
2354*4882a593Smuzhiyun 	u32 bEndpointAddress;
2355*4882a593Smuzhiyun 	struct usb_ep *ep;
2356*4882a593Smuzhiyun 	int ret = 0;
2357*4882a593Smuzhiyun 	int val;
2358*4882a593Smuzhiyun 
2359*4882a593Smuzhiyun 	priv_dev->gadget_driver = NULL;
2360*4882a593Smuzhiyun 
2361*4882a593Smuzhiyun 	priv_dev->onchip_used_size = 0;
2362*4882a593Smuzhiyun 	priv_dev->out_mem_is_allocated = 0;
2363*4882a593Smuzhiyun 	priv_dev->gadget.speed = USB_SPEED_UNKNOWN;
2364*4882a593Smuzhiyun 
2365*4882a593Smuzhiyun 	list_for_each_entry(ep, &priv_dev->gadget.ep_list, ep_list) {
2366*4882a593Smuzhiyun 		priv_ep = ep_to_cdns3_ep(ep);
2367*4882a593Smuzhiyun 		bEndpointAddress = priv_ep->num | priv_ep->dir;
2368*4882a593Smuzhiyun 		cdns3_select_ep(priv_dev, bEndpointAddress);
2369*4882a593Smuzhiyun 		writel(EP_CMD_EPRST, &priv_dev->regs->ep_cmd);
2370*4882a593Smuzhiyun 		readl_poll_timeout_atomic(&priv_dev->regs->ep_cmd, val,
2371*4882a593Smuzhiyun 					  !(val & EP_CMD_EPRST), 100);
2372*4882a593Smuzhiyun 	}
2373*4882a593Smuzhiyun 
2374*4882a593Smuzhiyun 	/* disable interrupt for device */
2375*4882a593Smuzhiyun 	writel(0, &priv_dev->regs->usb_ien);
2376*4882a593Smuzhiyun 	writel(USB_CONF_DEVDS, &priv_dev->regs->usb_conf);
2377*4882a593Smuzhiyun 
2378*4882a593Smuzhiyun 	return ret;
2379*4882a593Smuzhiyun }
2380*4882a593Smuzhiyun 
cdns3_gadget_udc_set_speed(struct usb_gadget * gadget,enum usb_device_speed speed)2381*4882a593Smuzhiyun static void cdns3_gadget_udc_set_speed(struct usb_gadget *gadget,
2382*4882a593Smuzhiyun 				       enum usb_device_speed speed)
2383*4882a593Smuzhiyun {
2384*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = gadget_to_cdns3_device(gadget);
2385*4882a593Smuzhiyun 
2386*4882a593Smuzhiyun 	switch (speed) {
2387*4882a593Smuzhiyun 	case USB_SPEED_FULL:
2388*4882a593Smuzhiyun 		writel(USB_CONF_SFORCE_FS, &priv_dev->regs->usb_conf);
2389*4882a593Smuzhiyun 		writel(USB_CONF_USB3DIS, &priv_dev->regs->usb_conf);
2390*4882a593Smuzhiyun 		break;
2391*4882a593Smuzhiyun 	case USB_SPEED_HIGH:
2392*4882a593Smuzhiyun 		writel(USB_CONF_USB3DIS, &priv_dev->regs->usb_conf);
2393*4882a593Smuzhiyun 		break;
2394*4882a593Smuzhiyun 	case USB_SPEED_SUPER:
2395*4882a593Smuzhiyun 		break;
2396*4882a593Smuzhiyun 	default:
2397*4882a593Smuzhiyun 		dev_err(cdns->dev, "invalid speed parameter %d\n",
2398*4882a593Smuzhiyun 			speed);
2399*4882a593Smuzhiyun 	}
2400*4882a593Smuzhiyun 
2401*4882a593Smuzhiyun 	priv_dev->gadget.speed = speed;
2402*4882a593Smuzhiyun }
2403*4882a593Smuzhiyun 
2404*4882a593Smuzhiyun static const struct usb_gadget_ops cdns3_gadget_ops = {
2405*4882a593Smuzhiyun 	.get_frame = cdns3_gadget_get_frame,
2406*4882a593Smuzhiyun 	.wakeup = cdns3_gadget_wakeup,
2407*4882a593Smuzhiyun 	.set_selfpowered = cdns3_gadget_set_selfpowered,
2408*4882a593Smuzhiyun 	.pullup = cdns3_gadget_pullup,
2409*4882a593Smuzhiyun 	.udc_start = cdns3_gadget_udc_start,
2410*4882a593Smuzhiyun 	.udc_stop = cdns3_gadget_udc_stop,
2411*4882a593Smuzhiyun 	.match_ep = cdns3_gadget_match_ep,
2412*4882a593Smuzhiyun 	.udc_set_speed = cdns3_gadget_udc_set_speed,
2413*4882a593Smuzhiyun };
2414*4882a593Smuzhiyun 
cdns3_free_all_eps(struct cdns3_device * priv_dev)2415*4882a593Smuzhiyun static void cdns3_free_all_eps(struct cdns3_device *priv_dev)
2416*4882a593Smuzhiyun {
2417*4882a593Smuzhiyun 	int i;
2418*4882a593Smuzhiyun 
2419*4882a593Smuzhiyun 	/* ep0 OUT point to ep0 IN. */
2420*4882a593Smuzhiyun 	priv_dev->eps[16] = NULL;
2421*4882a593Smuzhiyun 
2422*4882a593Smuzhiyun 	for (i = 0; i < CDNS3_ENDPOINTS_MAX_COUNT; i++)
2423*4882a593Smuzhiyun 		if (priv_dev->eps[i]) {
2424*4882a593Smuzhiyun 			cdns3_free_trb_pool(priv_dev->eps[i]);
2425*4882a593Smuzhiyun 			devm_kfree(priv_dev->dev, priv_dev->eps[i]);
2426*4882a593Smuzhiyun 		}
2427*4882a593Smuzhiyun }
2428*4882a593Smuzhiyun 
2429*4882a593Smuzhiyun /**
2430*4882a593Smuzhiyun  * cdns3_init_eps Initializes software endpoints of gadget
2431*4882a593Smuzhiyun  * @cdns3: extended gadget object
2432*4882a593Smuzhiyun  *
2433*4882a593Smuzhiyun  * Returns 0 on success, error code elsewhere
2434*4882a593Smuzhiyun  */
cdns3_init_eps(struct cdns3_device * priv_dev)2435*4882a593Smuzhiyun static int cdns3_init_eps(struct cdns3_device *priv_dev)
2436*4882a593Smuzhiyun {
2437*4882a593Smuzhiyun 	u32 ep_enabled_reg, iso_ep_reg;
2438*4882a593Smuzhiyun 	struct cdns3_endpoint *priv_ep;
2439*4882a593Smuzhiyun 	int ep_dir, ep_number;
2440*4882a593Smuzhiyun 	u32 ep_mask;
2441*4882a593Smuzhiyun 	int ret = 0;
2442*4882a593Smuzhiyun 	int i;
2443*4882a593Smuzhiyun 
2444*4882a593Smuzhiyun 	/* Read it from USB_CAP3 to USB_CAP5 */
2445*4882a593Smuzhiyun 	ep_enabled_reg = readl(&priv_dev->regs->usb_cap3);
2446*4882a593Smuzhiyun 	iso_ep_reg = readl(&priv_dev->regs->usb_cap4);
2447*4882a593Smuzhiyun 
2448*4882a593Smuzhiyun 	dev_dbg(priv_dev->dev, "Initializing non-zero endpoints\n");
2449*4882a593Smuzhiyun 
2450*4882a593Smuzhiyun 	for (i = 0; i < CDNS3_ENDPOINTS_MAX_COUNT; i++) {
2451*4882a593Smuzhiyun 		ep_dir = i >> 4;	/* i div 16 */
2452*4882a593Smuzhiyun 		ep_number = i & 0xF;	/* i % 16 */
2453*4882a593Smuzhiyun 		ep_mask = BIT(i);
2454*4882a593Smuzhiyun 
2455*4882a593Smuzhiyun 		if (!(ep_enabled_reg & ep_mask))
2456*4882a593Smuzhiyun 			continue;
2457*4882a593Smuzhiyun 
2458*4882a593Smuzhiyun 		if (ep_dir && !ep_number) {
2459*4882a593Smuzhiyun 			priv_dev->eps[i] = priv_dev->eps[0];
2460*4882a593Smuzhiyun 			continue;
2461*4882a593Smuzhiyun 		}
2462*4882a593Smuzhiyun 
2463*4882a593Smuzhiyun 		priv_ep = devm_kzalloc(priv_dev->dev, sizeof(*priv_ep),
2464*4882a593Smuzhiyun 				       GFP_KERNEL);
2465*4882a593Smuzhiyun 		if (!priv_ep) {
2466*4882a593Smuzhiyun 			ret = -ENOMEM;
2467*4882a593Smuzhiyun 			goto err;
2468*4882a593Smuzhiyun 		}
2469*4882a593Smuzhiyun 
2470*4882a593Smuzhiyun 		/* set parent of endpoint object */
2471*4882a593Smuzhiyun 		priv_ep->cdns3_dev = priv_dev;
2472*4882a593Smuzhiyun 		priv_dev->eps[i] = priv_ep;
2473*4882a593Smuzhiyun 		priv_ep->num = ep_number;
2474*4882a593Smuzhiyun 		priv_ep->dir = ep_dir ? USB_DIR_IN : USB_DIR_OUT;
2475*4882a593Smuzhiyun 
2476*4882a593Smuzhiyun 		if (!ep_number) {
2477*4882a593Smuzhiyun 			ret = cdns3_init_ep0(priv_dev, priv_ep);
2478*4882a593Smuzhiyun 			if (ret) {
2479*4882a593Smuzhiyun 				dev_err(priv_dev->dev, "Failed to init ep0\n");
2480*4882a593Smuzhiyun 				goto err;
2481*4882a593Smuzhiyun 			}
2482*4882a593Smuzhiyun 		} else {
2483*4882a593Smuzhiyun 			snprintf(priv_ep->name, sizeof(priv_ep->name), "ep%d%s",
2484*4882a593Smuzhiyun 				 ep_number, !!ep_dir ? "in" : "out");
2485*4882a593Smuzhiyun 			priv_ep->endpoint.name = priv_ep->name;
2486*4882a593Smuzhiyun 
2487*4882a593Smuzhiyun 			usb_ep_set_maxpacket_limit(&priv_ep->endpoint,
2488*4882a593Smuzhiyun 						   CDNS3_EP_MAX_PACKET_LIMIT);
2489*4882a593Smuzhiyun 			priv_ep->endpoint.max_streams = CDNS3_EP_MAX_STREAMS;
2490*4882a593Smuzhiyun 			priv_ep->endpoint.ops = &cdns3_gadget_ep_ops;
2491*4882a593Smuzhiyun 			if (ep_dir)
2492*4882a593Smuzhiyun 				priv_ep->endpoint.caps.dir_in = 1;
2493*4882a593Smuzhiyun 			else
2494*4882a593Smuzhiyun 				priv_ep->endpoint.caps.dir_out = 1;
2495*4882a593Smuzhiyun 
2496*4882a593Smuzhiyun 			if (iso_ep_reg & ep_mask)
2497*4882a593Smuzhiyun 				priv_ep->endpoint.caps.type_iso = 1;
2498*4882a593Smuzhiyun 
2499*4882a593Smuzhiyun 			priv_ep->endpoint.caps.type_bulk = 1;
2500*4882a593Smuzhiyun 			priv_ep->endpoint.caps.type_int = 1;
2501*4882a593Smuzhiyun 
2502*4882a593Smuzhiyun 			list_add_tail(&priv_ep->endpoint.ep_list,
2503*4882a593Smuzhiyun 				      &priv_dev->gadget.ep_list);
2504*4882a593Smuzhiyun 		}
2505*4882a593Smuzhiyun 
2506*4882a593Smuzhiyun 		priv_ep->flags = 0;
2507*4882a593Smuzhiyun 
2508*4882a593Smuzhiyun 		dev_info(priv_dev->dev, "Initialized  %s support: %s %s\n",
2509*4882a593Smuzhiyun 			 priv_ep->name,
2510*4882a593Smuzhiyun 			 priv_ep->endpoint.caps.type_bulk ? "BULK, INT" : "",
2511*4882a593Smuzhiyun 			 priv_ep->endpoint.caps.type_iso ? "ISO" : "");
2512*4882a593Smuzhiyun 
2513*4882a593Smuzhiyun 		INIT_LIST_HEAD(&priv_ep->pending_req_list);
2514*4882a593Smuzhiyun 		INIT_LIST_HEAD(&priv_ep->deferred_req_list);
2515*4882a593Smuzhiyun 		INIT_LIST_HEAD(&priv_ep->wa2_descmiss_req_list);
2516*4882a593Smuzhiyun 	}
2517*4882a593Smuzhiyun 
2518*4882a593Smuzhiyun 	return 0;
2519*4882a593Smuzhiyun err:
2520*4882a593Smuzhiyun 	cdns3_free_all_eps(priv_dev);
2521*4882a593Smuzhiyun 	return -ENOMEM;
2522*4882a593Smuzhiyun }
2523*4882a593Smuzhiyun 
cdns3_gadget_exit(struct cdns3 * cdns)2524*4882a593Smuzhiyun void cdns3_gadget_exit(struct cdns3 *cdns)
2525*4882a593Smuzhiyun {
2526*4882a593Smuzhiyun 	struct cdns3_device *priv_dev;
2527*4882a593Smuzhiyun 
2528*4882a593Smuzhiyun 	priv_dev = cdns->gadget_dev;
2529*4882a593Smuzhiyun 
2530*4882a593Smuzhiyun 	usb_del_gadget_udc(&priv_dev->gadget);
2531*4882a593Smuzhiyun 
2532*4882a593Smuzhiyun 	cdns3_free_all_eps(priv_dev);
2533*4882a593Smuzhiyun 
2534*4882a593Smuzhiyun 	while (!list_empty(&priv_dev->aligned_buf_list)) {
2535*4882a593Smuzhiyun 		struct cdns3_aligned_buf *buf;
2536*4882a593Smuzhiyun 
2537*4882a593Smuzhiyun 		buf = cdns3_next_align_buf(&priv_dev->aligned_buf_list);
2538*4882a593Smuzhiyun 		dma_free_coherent(buf->buf);
2539*4882a593Smuzhiyun 
2540*4882a593Smuzhiyun 		list_del(&buf->list);
2541*4882a593Smuzhiyun 		kfree(buf);
2542*4882a593Smuzhiyun 	}
2543*4882a593Smuzhiyun 
2544*4882a593Smuzhiyun 	dma_free_coherent(priv_dev->setup_buf);
2545*4882a593Smuzhiyun 
2546*4882a593Smuzhiyun 	kfree(priv_dev->zlp_buf);
2547*4882a593Smuzhiyun 	kfree(priv_dev);
2548*4882a593Smuzhiyun 	cdns->gadget_dev = NULL;
2549*4882a593Smuzhiyun 	cdns3_drd_switch_gadget(cdns, 0);
2550*4882a593Smuzhiyun }
2551*4882a593Smuzhiyun 
cdns3_gadget_start(struct cdns3 * cdns)2552*4882a593Smuzhiyun static int cdns3_gadget_start(struct cdns3 *cdns)
2553*4882a593Smuzhiyun {
2554*4882a593Smuzhiyun 	struct cdns3_device *priv_dev;
2555*4882a593Smuzhiyun 	u32 max_speed;
2556*4882a593Smuzhiyun 	int ret;
2557*4882a593Smuzhiyun 
2558*4882a593Smuzhiyun 	priv_dev = kzalloc(sizeof(*priv_dev), GFP_KERNEL);
2559*4882a593Smuzhiyun 	if (!priv_dev)
2560*4882a593Smuzhiyun 		return -ENOMEM;
2561*4882a593Smuzhiyun 
2562*4882a593Smuzhiyun 	cdns->gadget_dev = priv_dev;
2563*4882a593Smuzhiyun 	priv_dev->sysdev = cdns->dev;
2564*4882a593Smuzhiyun 	priv_dev->dev = cdns->dev;
2565*4882a593Smuzhiyun 	priv_dev->regs = cdns->dev_regs;
2566*4882a593Smuzhiyun 
2567*4882a593Smuzhiyun 	dev_read_u32(priv_dev->dev, "cdns,on-chip-buff-size",
2568*4882a593Smuzhiyun 		     &priv_dev->onchip_buffers);
2569*4882a593Smuzhiyun 
2570*4882a593Smuzhiyun 	if (priv_dev->onchip_buffers <=  0) {
2571*4882a593Smuzhiyun 		u32 reg = readl(&priv_dev->regs->usb_cap2);
2572*4882a593Smuzhiyun 
2573*4882a593Smuzhiyun 		priv_dev->onchip_buffers = USB_CAP2_ACTUAL_MEM_SIZE(reg);
2574*4882a593Smuzhiyun 	}
2575*4882a593Smuzhiyun 
2576*4882a593Smuzhiyun 	if (!priv_dev->onchip_buffers)
2577*4882a593Smuzhiyun 		priv_dev->onchip_buffers = 256;
2578*4882a593Smuzhiyun 
2579*4882a593Smuzhiyun 	max_speed = usb_get_maximum_speed(dev_ofnode(cdns->dev));
2580*4882a593Smuzhiyun 
2581*4882a593Smuzhiyun 	/* Check the maximum_speed parameter */
2582*4882a593Smuzhiyun 	switch (max_speed) {
2583*4882a593Smuzhiyun 	case USB_SPEED_FULL:
2584*4882a593Smuzhiyun 		/* fall through */
2585*4882a593Smuzhiyun 	case USB_SPEED_HIGH:
2586*4882a593Smuzhiyun 		/* fall through */
2587*4882a593Smuzhiyun 	case USB_SPEED_SUPER:
2588*4882a593Smuzhiyun 		break;
2589*4882a593Smuzhiyun 	default:
2590*4882a593Smuzhiyun 		dev_err(cdns->dev, "invalid maximum_speed parameter %d\n",
2591*4882a593Smuzhiyun 			max_speed);
2592*4882a593Smuzhiyun 		/* fall through */
2593*4882a593Smuzhiyun 	case USB_SPEED_UNKNOWN:
2594*4882a593Smuzhiyun 		/* default to superspeed */
2595*4882a593Smuzhiyun 		max_speed = USB_SPEED_SUPER;
2596*4882a593Smuzhiyun 		break;
2597*4882a593Smuzhiyun 	}
2598*4882a593Smuzhiyun 
2599*4882a593Smuzhiyun 	/* fill gadget fields */
2600*4882a593Smuzhiyun 	priv_dev->gadget.max_speed = max_speed;
2601*4882a593Smuzhiyun 	priv_dev->gadget.speed = USB_SPEED_UNKNOWN;
2602*4882a593Smuzhiyun 	priv_dev->gadget.ops = &cdns3_gadget_ops;
2603*4882a593Smuzhiyun 	priv_dev->gadget.name = "cdns3-gadget";
2604*4882a593Smuzhiyun #ifndef __UBOOT__
2605*4882a593Smuzhiyun 	priv_dev->gadget.name = "usb-ss-gadget";
2606*4882a593Smuzhiyun 	priv_dev->gadget.sg_supported = 1;
2607*4882a593Smuzhiyun 	priv_dev->gadget.quirk_avoids_skb_reserve = 1;
2608*4882a593Smuzhiyun #endif
2609*4882a593Smuzhiyun 
2610*4882a593Smuzhiyun 	spin_lock_init(&priv_dev->lock);
2611*4882a593Smuzhiyun 	INIT_WORK(&priv_dev->pending_status_wq,
2612*4882a593Smuzhiyun 		  cdns3_pending_setup_status_handler);
2613*4882a593Smuzhiyun 
2614*4882a593Smuzhiyun 	/* initialize endpoint container */
2615*4882a593Smuzhiyun 	INIT_LIST_HEAD(&priv_dev->gadget.ep_list);
2616*4882a593Smuzhiyun 	INIT_LIST_HEAD(&priv_dev->aligned_buf_list);
2617*4882a593Smuzhiyun 
2618*4882a593Smuzhiyun 	ret = cdns3_init_eps(priv_dev);
2619*4882a593Smuzhiyun 	if (ret) {
2620*4882a593Smuzhiyun 		dev_err(priv_dev->dev, "Failed to create endpoints\n");
2621*4882a593Smuzhiyun 		goto err1;
2622*4882a593Smuzhiyun 	}
2623*4882a593Smuzhiyun 
2624*4882a593Smuzhiyun 	/* allocate memory for setup packet buffer */
2625*4882a593Smuzhiyun 	priv_dev->setup_buf =
2626*4882a593Smuzhiyun 		dma_alloc_coherent(8, (unsigned long *)&priv_dev->setup_dma);
2627*4882a593Smuzhiyun 	if (!priv_dev->setup_buf) {
2628*4882a593Smuzhiyun 		ret = -ENOMEM;
2629*4882a593Smuzhiyun 		goto err2;
2630*4882a593Smuzhiyun 	}
2631*4882a593Smuzhiyun 
2632*4882a593Smuzhiyun 	priv_dev->dev_ver = readl(&priv_dev->regs->usb_cap6);
2633*4882a593Smuzhiyun 
2634*4882a593Smuzhiyun 	dev_dbg(priv_dev->dev, "Device Controller version: %08x\n",
2635*4882a593Smuzhiyun 		readl(&priv_dev->regs->usb_cap6));
2636*4882a593Smuzhiyun 	dev_dbg(priv_dev->dev, "USB Capabilities:: %08x\n",
2637*4882a593Smuzhiyun 		readl(&priv_dev->regs->usb_cap1));
2638*4882a593Smuzhiyun 	dev_dbg(priv_dev->dev, "On-Chip memory cnfiguration: %08x\n",
2639*4882a593Smuzhiyun 		readl(&priv_dev->regs->usb_cap2));
2640*4882a593Smuzhiyun 
2641*4882a593Smuzhiyun 	priv_dev->dev_ver = GET_DEV_BASE_VERSION(priv_dev->dev_ver);
2642*4882a593Smuzhiyun 
2643*4882a593Smuzhiyun 	priv_dev->zlp_buf = kzalloc(CDNS3_EP_ZLP_BUF_SIZE, GFP_KERNEL);
2644*4882a593Smuzhiyun 	if (!priv_dev->zlp_buf) {
2645*4882a593Smuzhiyun 		ret = -ENOMEM;
2646*4882a593Smuzhiyun 		goto err3;
2647*4882a593Smuzhiyun 	}
2648*4882a593Smuzhiyun 
2649*4882a593Smuzhiyun 	/* add USB gadget device */
2650*4882a593Smuzhiyun 	ret = usb_add_gadget_udc((struct device *)priv_dev->dev,
2651*4882a593Smuzhiyun 				 &priv_dev->gadget);
2652*4882a593Smuzhiyun 	if (ret < 0) {
2653*4882a593Smuzhiyun 		dev_err(priv_dev->dev,
2654*4882a593Smuzhiyun 			"Failed to register USB device controller\n");
2655*4882a593Smuzhiyun 		goto err4;
2656*4882a593Smuzhiyun 	}
2657*4882a593Smuzhiyun 
2658*4882a593Smuzhiyun 	return 0;
2659*4882a593Smuzhiyun err4:
2660*4882a593Smuzhiyun 	kfree(priv_dev->zlp_buf);
2661*4882a593Smuzhiyun err3:
2662*4882a593Smuzhiyun 	dma_free_coherent(priv_dev->setup_buf);
2663*4882a593Smuzhiyun err2:
2664*4882a593Smuzhiyun 	cdns3_free_all_eps(priv_dev);
2665*4882a593Smuzhiyun err1:
2666*4882a593Smuzhiyun 	cdns->gadget_dev = NULL;
2667*4882a593Smuzhiyun 	return ret;
2668*4882a593Smuzhiyun }
2669*4882a593Smuzhiyun 
__cdns3_gadget_init(struct cdns3 * cdns)2670*4882a593Smuzhiyun static int __cdns3_gadget_init(struct cdns3 *cdns)
2671*4882a593Smuzhiyun {
2672*4882a593Smuzhiyun 	int ret = 0;
2673*4882a593Smuzhiyun 
2674*4882a593Smuzhiyun 	cdns3_drd_switch_gadget(cdns, 1);
2675*4882a593Smuzhiyun 
2676*4882a593Smuzhiyun 	ret = cdns3_gadget_start(cdns);
2677*4882a593Smuzhiyun 	if (ret)
2678*4882a593Smuzhiyun 		return ret;
2679*4882a593Smuzhiyun 
2680*4882a593Smuzhiyun 	return 0;
2681*4882a593Smuzhiyun }
2682*4882a593Smuzhiyun 
cdns3_gadget_suspend(struct cdns3 * cdns,bool do_wakeup)2683*4882a593Smuzhiyun static int cdns3_gadget_suspend(struct cdns3 *cdns, bool do_wakeup)
2684*4882a593Smuzhiyun {
2685*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = cdns->gadget_dev;
2686*4882a593Smuzhiyun 
2687*4882a593Smuzhiyun 	cdns3_disconnect_gadget(priv_dev);
2688*4882a593Smuzhiyun 
2689*4882a593Smuzhiyun 	priv_dev->gadget.speed = USB_SPEED_UNKNOWN;
2690*4882a593Smuzhiyun 	usb_gadget_set_state(&priv_dev->gadget, USB_STATE_NOTATTACHED);
2691*4882a593Smuzhiyun 	cdns3_hw_reset_eps_config(priv_dev);
2692*4882a593Smuzhiyun 
2693*4882a593Smuzhiyun 	/* disable interrupt for device */
2694*4882a593Smuzhiyun 	writel(0, &priv_dev->regs->usb_ien);
2695*4882a593Smuzhiyun 
2696*4882a593Smuzhiyun 	cdns3_gadget_pullup(&priv_dev->gadget, 0);
2697*4882a593Smuzhiyun 
2698*4882a593Smuzhiyun 	return 0;
2699*4882a593Smuzhiyun }
2700*4882a593Smuzhiyun 
cdns3_gadget_resume(struct cdns3 * cdns,bool hibernated)2701*4882a593Smuzhiyun static int cdns3_gadget_resume(struct cdns3 *cdns, bool hibernated)
2702*4882a593Smuzhiyun {
2703*4882a593Smuzhiyun 	struct cdns3_device *priv_dev = cdns->gadget_dev;
2704*4882a593Smuzhiyun 
2705*4882a593Smuzhiyun 	if (!priv_dev->gadget_driver)
2706*4882a593Smuzhiyun 		return 0;
2707*4882a593Smuzhiyun 
2708*4882a593Smuzhiyun 	cdns3_gadget_config(priv_dev);
2709*4882a593Smuzhiyun 
2710*4882a593Smuzhiyun 	return 0;
2711*4882a593Smuzhiyun }
2712*4882a593Smuzhiyun 
2713*4882a593Smuzhiyun /**
2714*4882a593Smuzhiyun  * cdns3_gadget_init - initialize device structure
2715*4882a593Smuzhiyun  *
2716*4882a593Smuzhiyun  * cdns: cdns3 instance
2717*4882a593Smuzhiyun  *
2718*4882a593Smuzhiyun  * This function initializes the gadget.
2719*4882a593Smuzhiyun  */
cdns3_gadget_init(struct cdns3 * cdns)2720*4882a593Smuzhiyun int cdns3_gadget_init(struct cdns3 *cdns)
2721*4882a593Smuzhiyun {
2722*4882a593Smuzhiyun 	struct cdns3_role_driver *rdrv;
2723*4882a593Smuzhiyun 
2724*4882a593Smuzhiyun 	rdrv = devm_kzalloc(cdns->dev, sizeof(*rdrv), GFP_KERNEL);
2725*4882a593Smuzhiyun 	if (!rdrv)
2726*4882a593Smuzhiyun 		return -ENOMEM;
2727*4882a593Smuzhiyun 
2728*4882a593Smuzhiyun 	rdrv->start	= __cdns3_gadget_init;
2729*4882a593Smuzhiyun 	rdrv->stop	= cdns3_gadget_exit;
2730*4882a593Smuzhiyun 	rdrv->suspend	= cdns3_gadget_suspend;
2731*4882a593Smuzhiyun 	rdrv->resume	= cdns3_gadget_resume;
2732*4882a593Smuzhiyun 	rdrv->state	= CDNS3_ROLE_STATE_INACTIVE;
2733*4882a593Smuzhiyun 	rdrv->name	= "gadget";
2734*4882a593Smuzhiyun 	cdns->roles[USB_ROLE_DEVICE] = rdrv;
2735*4882a593Smuzhiyun 
2736*4882a593Smuzhiyun 	return 0;
2737*4882a593Smuzhiyun }
2738*4882a593Smuzhiyun 
2739*4882a593Smuzhiyun /**
2740*4882a593Smuzhiyun  * cdns3_gadget_uboot_handle_interrupt - handle cdns3 gadget interrupt
2741*4882a593Smuzhiyun  * @cdns: pointer to struct cdns3
2742*4882a593Smuzhiyun  *
2743*4882a593Smuzhiyun  * Handles ep0 and gadget interrupt
2744*4882a593Smuzhiyun  */
cdns3_gadget_uboot_handle_interrupt(struct cdns3 * cdns)2745*4882a593Smuzhiyun static void cdns3_gadget_uboot_handle_interrupt(struct cdns3 *cdns)
2746*4882a593Smuzhiyun {
2747*4882a593Smuzhiyun 	int ret = cdns3_device_irq_handler(0, cdns);
2748*4882a593Smuzhiyun 
2749*4882a593Smuzhiyun 	if (ret == IRQ_WAKE_THREAD)
2750*4882a593Smuzhiyun 		cdns3_device_thread_irq_handler(0, cdns);
2751*4882a593Smuzhiyun }
2752*4882a593Smuzhiyun 
dm_usb_gadget_handle_interrupts(struct udevice * dev)2753*4882a593Smuzhiyun int dm_usb_gadget_handle_interrupts(struct udevice *dev)
2754*4882a593Smuzhiyun {
2755*4882a593Smuzhiyun 	struct cdns3 *cdns = dev_get_priv(dev);
2756*4882a593Smuzhiyun 
2757*4882a593Smuzhiyun 	cdns3_gadget_uboot_handle_interrupt(cdns);
2758*4882a593Smuzhiyun 
2759*4882a593Smuzhiyun 	return 0;
2760*4882a593Smuzhiyun }
2761