1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */ 2*4882a593Smuzhiyun #ifndef _UNIPRO_H_ 3*4882a593Smuzhiyun #define _UNIPRO_H_ 4*4882a593Smuzhiyun 5*4882a593Smuzhiyun /* 6*4882a593Smuzhiyun * M-TX Configuration Attributes 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun #define TX_HIBERN8TIME_CAPABILITY 0x000F 9*4882a593Smuzhiyun #define TX_MODE 0x0021 10*4882a593Smuzhiyun #define TX_HSRATE_SERIES 0x0022 11*4882a593Smuzhiyun #define TX_HSGEAR 0x0023 12*4882a593Smuzhiyun #define TX_PWMGEAR 0x0024 13*4882a593Smuzhiyun #define TX_AMPLITUDE 0x0025 14*4882a593Smuzhiyun #define TX_HS_SLEWRATE 0x0026 15*4882a593Smuzhiyun #define TX_SYNC_SOURCE 0x0027 16*4882a593Smuzhiyun #define TX_HS_SYNC_LENGTH 0x0028 17*4882a593Smuzhiyun #define TX_HS_PREPARE_LENGTH 0x0029 18*4882a593Smuzhiyun #define TX_LS_PREPARE_LENGTH 0x002A 19*4882a593Smuzhiyun #define TX_HIBERN8_CONTROL 0x002B 20*4882a593Smuzhiyun #define TX_LCC_ENABLE 0x002C 21*4882a593Smuzhiyun #define TX_PWM_BURST_CLOSURE_EXTENSION 0x002D 22*4882a593Smuzhiyun #define TX_BYPASS_8B10B_ENABLE 0x002E 23*4882a593Smuzhiyun #define TX_DRIVER_POLARITY 0x002F 24*4882a593Smuzhiyun #define TX_HS_UNTERMINATED_LINE_DRIVE_ENABLE 0x0030 25*4882a593Smuzhiyun #define TX_LS_TERMINATED_LINE_DRIVE_ENABLE 0x0031 26*4882a593Smuzhiyun #define TX_LCC_SEQUENCER 0x0032 27*4882a593Smuzhiyun #define TX_MIN_ACTIVATETIME 0x0033 28*4882a593Smuzhiyun #define TX_PWM_G6_G7_SYNC_LENGTH 0x0034 29*4882a593Smuzhiyun #define TX_REFCLKFREQ 0x00EB 30*4882a593Smuzhiyun #define TX_CFGCLKFREQVAL 0x00EC 31*4882a593Smuzhiyun #define CFGEXTRATTR 0x00F0 32*4882a593Smuzhiyun #define DITHERCTRL2 0x00F1 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun /* 35*4882a593Smuzhiyun * M-RX Configuration Attributes 36*4882a593Smuzhiyun */ 37*4882a593Smuzhiyun #define RX_MODE 0x00A1 38*4882a593Smuzhiyun #define RX_HSRATE_SERIES 0x00A2 39*4882a593Smuzhiyun #define RX_HSGEAR 0x00A3 40*4882a593Smuzhiyun #define RX_PWMGEAR 0x00A4 41*4882a593Smuzhiyun #define RX_LS_TERMINATED_ENABLE 0x00A5 42*4882a593Smuzhiyun #define RX_HS_UNTERMINATED_ENABLE 0x00A6 43*4882a593Smuzhiyun #define RX_ENTER_HIBERN8 0x00A7 44*4882a593Smuzhiyun #define RX_BYPASS_8B10B_ENABLE 0x00A8 45*4882a593Smuzhiyun #define RX_TERMINATION_FORCE_ENABLE 0x0089 46*4882a593Smuzhiyun #define RX_MIN_ACTIVATETIME_CAPABILITY 0x008F 47*4882a593Smuzhiyun #define RX_HIBERN8TIME_CAPABILITY 0x0092 48*4882a593Smuzhiyun #define RX_REFCLKFREQ 0x00EB 49*4882a593Smuzhiyun #define RX_CFGCLKFREQVAL 0x00EC 50*4882a593Smuzhiyun #define CFGWIDEINLN 0x00F0 51*4882a593Smuzhiyun #define CFGRXCDR8 0x00BA 52*4882a593Smuzhiyun #define ENARXDIRECTCFG4 0x00F2 53*4882a593Smuzhiyun #define CFGRXOVR8 0x00BD 54*4882a593Smuzhiyun #define RXDIRECTCTRL2 0x00C7 55*4882a593Smuzhiyun #define ENARXDIRECTCFG3 0x00F3 56*4882a593Smuzhiyun #define RXCALCTRL 0x00B4 57*4882a593Smuzhiyun #define ENARXDIRECTCFG2 0x00F4 58*4882a593Smuzhiyun #define CFGRXOVR4 0x00E9 59*4882a593Smuzhiyun #define RXSQCTRL 0x00B5 60*4882a593Smuzhiyun #define CFGRXOVR6 0x00BF 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define is_mphy_tx_attr(attr) (attr < RX_MODE) 63*4882a593Smuzhiyun #define RX_MIN_ACTIVATETIME_UNIT_US 100 64*4882a593Smuzhiyun #define HIBERN8TIME_UNIT_US 100 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun /* 67*4882a593Smuzhiyun * Common Block Attributes 68*4882a593Smuzhiyun */ 69*4882a593Smuzhiyun #define TX_GLOBALHIBERNATE UNIPRO_CB_OFFSET(0x002B) 70*4882a593Smuzhiyun #define REFCLKMODE UNIPRO_CB_OFFSET(0x00BF) 71*4882a593Smuzhiyun #define DIRECTCTRL19 UNIPRO_CB_OFFSET(0x00CD) 72*4882a593Smuzhiyun #define DIRECTCTRL10 UNIPRO_CB_OFFSET(0x00E6) 73*4882a593Smuzhiyun #define CDIRECTCTRL6 UNIPRO_CB_OFFSET(0x00EA) 74*4882a593Smuzhiyun #define RTOBSERVESELECT UNIPRO_CB_OFFSET(0x00F0) 75*4882a593Smuzhiyun #define CBDIVFACTOR UNIPRO_CB_OFFSET(0x00F1) 76*4882a593Smuzhiyun #define CBDCOCTRL5 UNIPRO_CB_OFFSET(0x00F3) 77*4882a593Smuzhiyun #define CBPRGPLL2 UNIPRO_CB_OFFSET(0x00F8) 78*4882a593Smuzhiyun #define CBPRGTUNING UNIPRO_CB_OFFSET(0x00FB) 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun #define UNIPRO_CB_OFFSET(x) (0x8000 | x) 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun /* 83*4882a593Smuzhiyun * PHY Adpater attributes 84*4882a593Smuzhiyun */ 85*4882a593Smuzhiyun #define PA_ACTIVETXDATALANES 0x1560 86*4882a593Smuzhiyun #define PA_ACTIVERXDATALANES 0x1580 87*4882a593Smuzhiyun #define PA_TXTRAILINGCLOCKS 0x1564 88*4882a593Smuzhiyun #define PA_PHY_TYPE 0x1500 89*4882a593Smuzhiyun #define PA_AVAILTXDATALANES 0x1520 90*4882a593Smuzhiyun #define PA_AVAILRXDATALANES 0x1540 91*4882a593Smuzhiyun #define PA_MINRXTRAILINGCLOCKS 0x1543 92*4882a593Smuzhiyun #define PA_TXPWRSTATUS 0x1567 93*4882a593Smuzhiyun #define PA_RXPWRSTATUS 0x1582 94*4882a593Smuzhiyun #define PA_TXFORCECLOCK 0x1562 95*4882a593Smuzhiyun #define PA_TXPWRMODE 0x1563 96*4882a593Smuzhiyun #define PA_LEGACYDPHYESCDL 0x1570 97*4882a593Smuzhiyun #define PA_MAXTXSPEEDFAST 0x1521 98*4882a593Smuzhiyun #define PA_MAXTXSPEEDSLOW 0x1522 99*4882a593Smuzhiyun #define PA_MAXRXSPEEDFAST 0x1541 100*4882a593Smuzhiyun #define PA_MAXRXSPEEDSLOW 0x1542 101*4882a593Smuzhiyun #define PA_TXLINKSTARTUPHS 0x1544 102*4882a593Smuzhiyun #define PA_LOCAL_TX_LCC_ENABLE 0x155E 103*4882a593Smuzhiyun #define PA_TXSPEEDFAST 0x1565 104*4882a593Smuzhiyun #define PA_TXSPEEDSLOW 0x1566 105*4882a593Smuzhiyun #define PA_REMOTEVERINFO 0x15A0 106*4882a593Smuzhiyun #define PA_TXGEAR 0x1568 107*4882a593Smuzhiyun #define PA_TXTERMINATION 0x1569 108*4882a593Smuzhiyun #define PA_HSSERIES 0x156A 109*4882a593Smuzhiyun #define PA_PWRMODE 0x1571 110*4882a593Smuzhiyun #define PA_RXGEAR 0x1583 111*4882a593Smuzhiyun #define PA_RXTERMINATION 0x1584 112*4882a593Smuzhiyun #define PA_MAXRXPWMGEAR 0x1586 113*4882a593Smuzhiyun #define PA_MAXRXHSGEAR 0x1587 114*4882a593Smuzhiyun #define PA_RXHSUNTERMCAP 0x15A5 115*4882a593Smuzhiyun #define PA_RXLSTERMCAP 0x15A6 116*4882a593Smuzhiyun #define PA_GRANULARITY 0x15AA 117*4882a593Smuzhiyun #define PA_PACPREQTIMEOUT 0x1590 118*4882a593Smuzhiyun #define PA_PACPREQEOBTIMEOUT 0x1591 119*4882a593Smuzhiyun #define PA_HIBERN8TIME 0x15A7 120*4882a593Smuzhiyun #define PA_LOCALVERINFO 0x15A9 121*4882a593Smuzhiyun #define PA_TACTIVATE 0x15A8 122*4882a593Smuzhiyun #define PA_PACPFRAMECOUNT 0x15C0 123*4882a593Smuzhiyun #define PA_PACPERRORCOUNT 0x15C1 124*4882a593Smuzhiyun #define PA_PHYTESTCONTROL 0x15C2 125*4882a593Smuzhiyun #define PA_PWRMODEUSERDATA0 0x15B0 126*4882a593Smuzhiyun #define PA_PWRMODEUSERDATA1 0x15B1 127*4882a593Smuzhiyun #define PA_PWRMODEUSERDATA2 0x15B2 128*4882a593Smuzhiyun #define PA_PWRMODEUSERDATA3 0x15B3 129*4882a593Smuzhiyun #define PA_PWRMODEUSERDATA4 0x15B4 130*4882a593Smuzhiyun #define PA_PWRMODEUSERDATA5 0x15B5 131*4882a593Smuzhiyun #define PA_PWRMODEUSERDATA6 0x15B6 132*4882a593Smuzhiyun #define PA_PWRMODEUSERDATA7 0x15B7 133*4882a593Smuzhiyun #define PA_PWRMODEUSERDATA8 0x15B8 134*4882a593Smuzhiyun #define PA_PWRMODEUSERDATA9 0x15B9 135*4882a593Smuzhiyun #define PA_PWRMODEUSERDATA10 0x15BA 136*4882a593Smuzhiyun #define PA_PWRMODEUSERDATA11 0x15BB 137*4882a593Smuzhiyun #define PA_CONNECTEDTXDATALANES 0x1561 138*4882a593Smuzhiyun #define PA_CONNECTEDRXDATALANES 0x1581 139*4882a593Smuzhiyun #define PA_LOGICALLANEMAP 0x15A1 140*4882a593Smuzhiyun #define PA_SLEEPNOCONFIGTIME 0x15A2 141*4882a593Smuzhiyun #define PA_STALLNOCONFIGTIME 0x15A3 142*4882a593Smuzhiyun #define PA_SAVECONFIGTIME 0x15A4 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun #define PA_TACTIVATE_TIME_UNIT_US 10 145*4882a593Smuzhiyun #define PA_HIBERN8_TIME_UNIT_US 100 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun /*Other attributes*/ 148*4882a593Smuzhiyun #define VS_MPHYCFGUPDT 0xD085 149*4882a593Smuzhiyun #define VS_DEBUGOMC 0xD09E 150*4882a593Smuzhiyun #define VS_POWERSTATE 0xD083 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun #define PA_GRANULARITY_MIN_VAL 1 153*4882a593Smuzhiyun #define PA_GRANULARITY_MAX_VAL 6 154*4882a593Smuzhiyun 155*4882a593Smuzhiyun /* PHY Adapter Protocol Constants */ 156*4882a593Smuzhiyun #define PA_MAXDATALANES 4 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun /* PA power modes */ 159*4882a593Smuzhiyun enum { 160*4882a593Smuzhiyun FAST_MODE = 1, 161*4882a593Smuzhiyun SLOW_MODE = 2, 162*4882a593Smuzhiyun FASTAUTO_MODE = 4, 163*4882a593Smuzhiyun SLOWAUTO_MODE = 5, 164*4882a593Smuzhiyun UNCHANGED = 7, 165*4882a593Smuzhiyun }; 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun /* PA TX/RX Frequency Series */ 168*4882a593Smuzhiyun enum { 169*4882a593Smuzhiyun PA_HS_MODE_A = 1, 170*4882a593Smuzhiyun PA_HS_MODE_B = 2, 171*4882a593Smuzhiyun }; 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun enum ufs_pwm_gear_tag { 174*4882a593Smuzhiyun UFS_PWM_DONT_CHANGE, /* Don't change Gear */ 175*4882a593Smuzhiyun UFS_PWM_G1, /* PWM Gear 1 (default for reset) */ 176*4882a593Smuzhiyun UFS_PWM_G2, /* PWM Gear 2 */ 177*4882a593Smuzhiyun UFS_PWM_G3, /* PWM Gear 3 */ 178*4882a593Smuzhiyun UFS_PWM_G4, /* PWM Gear 4 */ 179*4882a593Smuzhiyun UFS_PWM_G5, /* PWM Gear 5 */ 180*4882a593Smuzhiyun UFS_PWM_G6, /* PWM Gear 6 */ 181*4882a593Smuzhiyun UFS_PWM_G7, /* PWM Gear 7 */ 182*4882a593Smuzhiyun }; 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun enum ufs_hs_gear_tag { 185*4882a593Smuzhiyun UFS_HS_DONT_CHANGE, /* Don't change Gear */ 186*4882a593Smuzhiyun UFS_HS_G1, /* HS Gear 1 (default for reset) */ 187*4882a593Smuzhiyun UFS_HS_G2, /* HS Gear 2 */ 188*4882a593Smuzhiyun UFS_HS_G3, /* HS Gear 3 */ 189*4882a593Smuzhiyun }; 190*4882a593Smuzhiyun 191*4882a593Smuzhiyun enum ufs_unipro_ver { 192*4882a593Smuzhiyun UFS_UNIPRO_VER_RESERVED = 0, 193*4882a593Smuzhiyun UFS_UNIPRO_VER_1_40 = 1, /* UniPro version 1.40 */ 194*4882a593Smuzhiyun UFS_UNIPRO_VER_1_41 = 2, /* UniPro version 1.41 */ 195*4882a593Smuzhiyun UFS_UNIPRO_VER_1_6 = 3, /* UniPro version 1.6 */ 196*4882a593Smuzhiyun UFS_UNIPRO_VER_MAX = 4, /* UniPro unsupported version */ 197*4882a593Smuzhiyun /* UniPro version field mask in PA_LOCALVERINFO */ 198*4882a593Smuzhiyun UFS_UNIPRO_VER_MASK = 0xF, 199*4882a593Smuzhiyun }; 200*4882a593Smuzhiyun 201*4882a593Smuzhiyun /* 202*4882a593Smuzhiyun * Data Link Layer Attributes 203*4882a593Smuzhiyun */ 204*4882a593Smuzhiyun #define DL_TC0TXFCTHRESHOLD 0x2040 205*4882a593Smuzhiyun #define DL_FC0PROTTIMEOUTVAL 0x2041 206*4882a593Smuzhiyun #define DL_TC0REPLAYTIMEOUTVAL 0x2042 207*4882a593Smuzhiyun #define DL_AFC0REQTIMEOUTVAL 0x2043 208*4882a593Smuzhiyun #define DL_AFC0CREDITTHRESHOLD 0x2044 209*4882a593Smuzhiyun #define DL_TC0OUTACKTHRESHOLD 0x2045 210*4882a593Smuzhiyun #define DL_TC1TXFCTHRESHOLD 0x2060 211*4882a593Smuzhiyun #define DL_FC1PROTTIMEOUTVAL 0x2061 212*4882a593Smuzhiyun #define DL_TC1REPLAYTIMEOUTVAL 0x2062 213*4882a593Smuzhiyun #define DL_AFC1REQTIMEOUTVAL 0x2063 214*4882a593Smuzhiyun #define DL_AFC1CREDITTHRESHOLD 0x2064 215*4882a593Smuzhiyun #define DL_TC1OUTACKTHRESHOLD 0x2065 216*4882a593Smuzhiyun #define DL_TXPREEMPTIONCAP 0x2000 217*4882a593Smuzhiyun #define DL_TC0TXMAXSDUSIZE 0x2001 218*4882a593Smuzhiyun #define DL_TC0RXINITCREDITVAL 0x2002 219*4882a593Smuzhiyun #define DL_TC0TXBUFFERSIZE 0x2005 220*4882a593Smuzhiyun #define DL_PEERTC0PRESENT 0x2046 221*4882a593Smuzhiyun #define DL_PEERTC0RXINITCREVAL 0x2047 222*4882a593Smuzhiyun #define DL_TC1TXMAXSDUSIZE 0x2003 223*4882a593Smuzhiyun #define DL_TC1RXINITCREDITVAL 0x2004 224*4882a593Smuzhiyun #define DL_TC1TXBUFFERSIZE 0x2006 225*4882a593Smuzhiyun #define DL_PEERTC1PRESENT 0x2066 226*4882a593Smuzhiyun #define DL_PEERTC1RXINITCREVAL 0x2067 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun /* 229*4882a593Smuzhiyun * Network Layer Attributes 230*4882a593Smuzhiyun */ 231*4882a593Smuzhiyun #define N_DEVICEID 0x3000 232*4882a593Smuzhiyun #define N_DEVICEID_VALID 0x3001 233*4882a593Smuzhiyun #define N_TC0TXMAXSDUSIZE 0x3020 234*4882a593Smuzhiyun #define N_TC1TXMAXSDUSIZE 0x3021 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun /* 237*4882a593Smuzhiyun * Transport Layer Attributes 238*4882a593Smuzhiyun */ 239*4882a593Smuzhiyun #define T_NUMCPORTS 0x4000 240*4882a593Smuzhiyun #define T_NUMTESTFEATURES 0x4001 241*4882a593Smuzhiyun #define T_CONNECTIONSTATE 0x4020 242*4882a593Smuzhiyun #define T_PEERDEVICEID 0x4021 243*4882a593Smuzhiyun #define T_PEERCPORTID 0x4022 244*4882a593Smuzhiyun #define T_TRAFFICCLASS 0x4023 245*4882a593Smuzhiyun #define T_PROTOCOLID 0x4024 246*4882a593Smuzhiyun #define T_CPORTFLAGS 0x4025 247*4882a593Smuzhiyun #define T_TXTOKENVALUE 0x4026 248*4882a593Smuzhiyun #define T_RXTOKENVALUE 0x4027 249*4882a593Smuzhiyun #define T_LOCALBUFFERSPACE 0x4028 250*4882a593Smuzhiyun #define T_PEERBUFFERSPACE 0x4029 251*4882a593Smuzhiyun #define T_CREDITSTOSEND 0x402A 252*4882a593Smuzhiyun #define T_CPORTMODE 0x402B 253*4882a593Smuzhiyun #define T_TC0TXMAXSDUSIZE 0x4060 254*4882a593Smuzhiyun #define T_TC1TXMAXSDUSIZE 0x4061 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun #ifdef FALSE 257*4882a593Smuzhiyun #undef FALSE 258*4882a593Smuzhiyun #endif 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun #ifdef TRUE 261*4882a593Smuzhiyun #undef TRUE 262*4882a593Smuzhiyun #endif 263*4882a593Smuzhiyun 264*4882a593Smuzhiyun /* Boolean attribute values */ 265*4882a593Smuzhiyun enum { 266*4882a593Smuzhiyun FALSE = 0, 267*4882a593Smuzhiyun TRUE, 268*4882a593Smuzhiyun }; 269*4882a593Smuzhiyun 270*4882a593Smuzhiyun #endif /* _UNIPRO_H_ */ 271