xref: /OK3568_Linux_fs/u-boot/drivers/ufs/ufs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0+ */
2*4882a593Smuzhiyun #ifndef __UFS_H
3*4882a593Smuzhiyun #define __UFS_H
4*4882a593Smuzhiyun 
5*4882a593Smuzhiyun #include "unipro.h"
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun struct udevice;
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #define UFS_CDB_SIZE	16
10*4882a593Smuzhiyun #define UPIU_TRANSACTION_UIC_CMD 0x1F
11*4882a593Smuzhiyun #define UIC_CMD_SIZE (sizeof(u32) * 4)
12*4882a593Smuzhiyun #define RESPONSE_UPIU_SENSE_DATA_LENGTH	18
13*4882a593Smuzhiyun #define UFS_MAX_LUNS		0x7F
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun enum {
16*4882a593Smuzhiyun 	TASK_REQ_UPIU_SIZE_DWORDS	= 8,
17*4882a593Smuzhiyun 	TASK_RSP_UPIU_SIZE_DWORDS	= 8,
18*4882a593Smuzhiyun 	ALIGNED_UPIU_SIZE		= 512,
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun /* UFS device power modes */
22*4882a593Smuzhiyun enum ufs_dev_pwr_mode {
23*4882a593Smuzhiyun 	UFS_ACTIVE_PWR_MODE	= 1,
24*4882a593Smuzhiyun 	UFS_SLEEP_PWR_MODE	= 2,
25*4882a593Smuzhiyun 	UFS_POWERDOWN_PWR_MODE	= 3,
26*4882a593Smuzhiyun };
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun enum ufs_notify_change_status {
29*4882a593Smuzhiyun 	PRE_CHANGE,
30*4882a593Smuzhiyun 	POST_CHANGE,
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct ufs_pa_layer_attr {
34*4882a593Smuzhiyun 	u32 gear_rx;
35*4882a593Smuzhiyun 	u32 gear_tx;
36*4882a593Smuzhiyun 	u32 lane_rx;
37*4882a593Smuzhiyun 	u32 lane_tx;
38*4882a593Smuzhiyun 	u32 pwr_rx;
39*4882a593Smuzhiyun 	u32 pwr_tx;
40*4882a593Smuzhiyun 	u32 hs_rate;
41*4882a593Smuzhiyun };
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun struct ufs_pwr_mode_info {
44*4882a593Smuzhiyun 	bool is_valid;
45*4882a593Smuzhiyun 	struct ufs_pa_layer_attr info;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun enum ufs_desc_def_size {
49*4882a593Smuzhiyun 	QUERY_DESC_DEVICE_DEF_SIZE		= 0x40,
50*4882a593Smuzhiyun 	QUERY_DESC_CONFIGURATION_DEF_SIZE	= 0x90,
51*4882a593Smuzhiyun 	QUERY_DESC_UNIT_DEF_SIZE		= 0x23,
52*4882a593Smuzhiyun 	QUERY_DESC_INTERCONNECT_DEF_SIZE	= 0x06,
53*4882a593Smuzhiyun 	QUERY_DESC_GEOMETRY_DEF_SIZE		= 0x48,
54*4882a593Smuzhiyun 	QUERY_DESC_POWER_DEF_SIZE		= 0x62,
55*4882a593Smuzhiyun 	QUERY_DESC_HEALTH_DEF_SIZE		= 0x25,
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun struct ufs_desc_size {
59*4882a593Smuzhiyun 	int dev_desc;
60*4882a593Smuzhiyun 	int pwr_desc;
61*4882a593Smuzhiyun 	int geom_desc;
62*4882a593Smuzhiyun 	int interc_desc;
63*4882a593Smuzhiyun 	int unit_desc;
64*4882a593Smuzhiyun 	int conf_desc;
65*4882a593Smuzhiyun 	int hlth_desc;
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /*
69*4882a593Smuzhiyun  * Request Descriptor Definitions
70*4882a593Smuzhiyun  */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* Transfer request command type */
73*4882a593Smuzhiyun enum {
74*4882a593Smuzhiyun 	UTP_CMD_TYPE_SCSI		= 0x0,
75*4882a593Smuzhiyun 	UTP_CMD_TYPE_UFS		= 0x1,
76*4882a593Smuzhiyun 	UTP_CMD_TYPE_DEV_MANAGE		= 0x2,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* UTP Transfer Request Command Offset */
80*4882a593Smuzhiyun #define UPIU_COMMAND_TYPE_OFFSET	28
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun /* Offset of the response code in the UPIU header */
83*4882a593Smuzhiyun #define UPIU_RSP_CODE_OFFSET		8
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* To accommodate UFS2.0 required Command type */
86*4882a593Smuzhiyun enum {
87*4882a593Smuzhiyun 	UTP_CMD_TYPE_UFS_STORAGE	= 0x1,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun enum {
91*4882a593Smuzhiyun 	UTP_SCSI_COMMAND		= 0x00000000,
92*4882a593Smuzhiyun 	UTP_NATIVE_UFS_COMMAND		= 0x10000000,
93*4882a593Smuzhiyun 	UTP_DEVICE_MANAGEMENT_FUNCTION	= 0x20000000,
94*4882a593Smuzhiyun 	UTP_REQ_DESC_INT_CMD		= 0x01000000,
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* UTP Transfer Request Data Direction (DD) */
98*4882a593Smuzhiyun enum {
99*4882a593Smuzhiyun 	UTP_NO_DATA_TRANSFER	= 0x00000000,
100*4882a593Smuzhiyun 	UTP_HOST_TO_DEVICE	= 0x02000000,
101*4882a593Smuzhiyun 	UTP_DEVICE_TO_HOST	= 0x04000000,
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* Overall command status values */
105*4882a593Smuzhiyun enum {
106*4882a593Smuzhiyun 	OCS_SUCCESS			= 0x0,
107*4882a593Smuzhiyun 	OCS_INVALID_CMD_TABLE_ATTR	= 0x1,
108*4882a593Smuzhiyun 	OCS_INVALID_PRDT_ATTR		= 0x2,
109*4882a593Smuzhiyun 	OCS_MISMATCH_DATA_BUF_SIZE	= 0x3,
110*4882a593Smuzhiyun 	OCS_MISMATCH_RESP_UPIU_SIZE	= 0x4,
111*4882a593Smuzhiyun 	OCS_PEER_COMM_FAILURE		= 0x5,
112*4882a593Smuzhiyun 	OCS_ABORTED			= 0x6,
113*4882a593Smuzhiyun 	OCS_FATAL_ERROR			= 0x7,
114*4882a593Smuzhiyun 	OCS_INVALID_COMMAND_STATUS	= 0x0F,
115*4882a593Smuzhiyun 	MASK_OCS			= 0x0F,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* The maximum length of the data byte count field in the PRDT is 256KB */
119*4882a593Smuzhiyun #define PRDT_DATA_BYTE_COUNT_MAX	(256 * 1024)
120*4882a593Smuzhiyun /* The granularity of the data byte count field in the PRDT is 32-bit */
121*4882a593Smuzhiyun #define PRDT_DATA_BYTE_COUNT_PAD	4
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define GENERAL_UPIU_REQUEST_SIZE (sizeof(struct utp_upiu_req))
124*4882a593Smuzhiyun #define QUERY_DESC_MAX_SIZE       255
125*4882a593Smuzhiyun #define QUERY_DESC_MIN_SIZE       2
126*4882a593Smuzhiyun #define QUERY_DESC_HDR_SIZE       2
127*4882a593Smuzhiyun #define QUERY_OSF_SIZE            (GENERAL_UPIU_REQUEST_SIZE - \
128*4882a593Smuzhiyun 					(sizeof(struct utp_upiu_header)))
129*4882a593Smuzhiyun #define RESPONSE_UPIU_SENSE_DATA_LENGTH	18
130*4882a593Smuzhiyun #define UPIU_HEADER_DWORD(byte3, byte2, byte1, byte0)\
131*4882a593Smuzhiyun 			cpu_to_be32((byte3 << 24) | (byte2 << 16) |\
132*4882a593Smuzhiyun 			 (byte1 << 8) | (byte0))
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun  * UFS Protocol Information Unit related definitions
135*4882a593Smuzhiyun  */
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* Task management functions */
138*4882a593Smuzhiyun enum {
139*4882a593Smuzhiyun 	UFS_ABORT_TASK		= 0x01,
140*4882a593Smuzhiyun 	UFS_ABORT_TASK_SET	= 0x02,
141*4882a593Smuzhiyun 	UFS_CLEAR_TASK_SET	= 0x04,
142*4882a593Smuzhiyun 	UFS_LOGICAL_RESET	= 0x08,
143*4882a593Smuzhiyun 	UFS_QUERY_TASK		= 0x80,
144*4882a593Smuzhiyun 	UFS_QUERY_TASK_SET	= 0x81,
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun /* UTP UPIU Transaction Codes Initiator to Target */
148*4882a593Smuzhiyun enum {
149*4882a593Smuzhiyun 	UPIU_TRANSACTION_NOP_OUT	= 0x00,
150*4882a593Smuzhiyun 	UPIU_TRANSACTION_COMMAND	= 0x01,
151*4882a593Smuzhiyun 	UPIU_TRANSACTION_DATA_OUT	= 0x02,
152*4882a593Smuzhiyun 	UPIU_TRANSACTION_TASK_REQ	= 0x04,
153*4882a593Smuzhiyun 	UPIU_TRANSACTION_QUERY_REQ	= 0x16,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /* UTP UPIU Transaction Codes Target to Initiator */
157*4882a593Smuzhiyun enum {
158*4882a593Smuzhiyun 	UPIU_TRANSACTION_NOP_IN		= 0x20,
159*4882a593Smuzhiyun 	UPIU_TRANSACTION_RESPONSE	= 0x21,
160*4882a593Smuzhiyun 	UPIU_TRANSACTION_DATA_IN	= 0x22,
161*4882a593Smuzhiyun 	UPIU_TRANSACTION_TASK_RSP	= 0x24,
162*4882a593Smuzhiyun 	UPIU_TRANSACTION_READY_XFER	= 0x31,
163*4882a593Smuzhiyun 	UPIU_TRANSACTION_QUERY_RSP	= 0x36,
164*4882a593Smuzhiyun 	UPIU_TRANSACTION_REJECT_UPIU	= 0x3F,
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun /* UPIU Read/Write flags */
168*4882a593Smuzhiyun enum {
169*4882a593Smuzhiyun 	UPIU_CMD_FLAGS_NONE	= 0x00,
170*4882a593Smuzhiyun 	UPIU_CMD_FLAGS_WRITE	= 0x20,
171*4882a593Smuzhiyun 	UPIU_CMD_FLAGS_READ	= 0x40,
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun /* UPIU Task Attributes */
175*4882a593Smuzhiyun enum {
176*4882a593Smuzhiyun 	UPIU_TASK_ATTR_SIMPLE	= 0x00,
177*4882a593Smuzhiyun 	UPIU_TASK_ATTR_ORDERED	= 0x01,
178*4882a593Smuzhiyun 	UPIU_TASK_ATTR_HEADQ	= 0x02,
179*4882a593Smuzhiyun 	UPIU_TASK_ATTR_ACA	= 0x03,
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /* UPIU Query request function */
183*4882a593Smuzhiyun enum {
184*4882a593Smuzhiyun 	UPIU_QUERY_FUNC_STANDARD_READ_REQUEST           = 0x01,
185*4882a593Smuzhiyun 	UPIU_QUERY_FUNC_STANDARD_WRITE_REQUEST          = 0x81,
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun /* Offset of the response code in the UPIU header */
189*4882a593Smuzhiyun #define UPIU_RSP_CODE_OFFSET		8
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun enum {
192*4882a593Smuzhiyun 	MASK_SCSI_STATUS		= 0xFF,
193*4882a593Smuzhiyun 	MASK_TASK_RESPONSE              = 0xFF00,
194*4882a593Smuzhiyun 	MASK_RSP_UPIU_RESULT            = 0xFFFF,
195*4882a593Smuzhiyun 	MASK_QUERY_DATA_SEG_LEN         = 0xFFFF,
196*4882a593Smuzhiyun 	MASK_RSP_UPIU_DATA_SEG_LEN	= 0xFFFF,
197*4882a593Smuzhiyun 	MASK_RSP_EXCEPTION_EVENT        = 0x10000,
198*4882a593Smuzhiyun 	MASK_TM_SERVICE_RESP		= 0xFF,
199*4882a593Smuzhiyun 	MASK_TM_FUNC			= 0xFF,
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /* UTP QUERY Transaction Specific Fields OpCode */
203*4882a593Smuzhiyun enum query_opcode {
204*4882a593Smuzhiyun 	UPIU_QUERY_OPCODE_NOP		= 0x0,
205*4882a593Smuzhiyun 	UPIU_QUERY_OPCODE_READ_DESC	= 0x1,
206*4882a593Smuzhiyun 	UPIU_QUERY_OPCODE_WRITE_DESC	= 0x2,
207*4882a593Smuzhiyun 	UPIU_QUERY_OPCODE_READ_ATTR	= 0x3,
208*4882a593Smuzhiyun 	UPIU_QUERY_OPCODE_WRITE_ATTR	= 0x4,
209*4882a593Smuzhiyun 	UPIU_QUERY_OPCODE_READ_FLAG	= 0x5,
210*4882a593Smuzhiyun 	UPIU_QUERY_OPCODE_SET_FLAG	= 0x6,
211*4882a593Smuzhiyun 	UPIU_QUERY_OPCODE_CLEAR_FLAG	= 0x7,
212*4882a593Smuzhiyun 	UPIU_QUERY_OPCODE_TOGGLE_FLAG	= 0x8,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /* Query response result code */
216*4882a593Smuzhiyun enum {
217*4882a593Smuzhiyun 	QUERY_RESULT_SUCCESS                    = 0x00,
218*4882a593Smuzhiyun 	QUERY_RESULT_NOT_READABLE               = 0xF6,
219*4882a593Smuzhiyun 	QUERY_RESULT_NOT_WRITEABLE              = 0xF7,
220*4882a593Smuzhiyun 	QUERY_RESULT_ALREADY_WRITTEN            = 0xF8,
221*4882a593Smuzhiyun 	QUERY_RESULT_INVALID_LENGTH             = 0xF9,
222*4882a593Smuzhiyun 	QUERY_RESULT_INVALID_VALUE              = 0xFA,
223*4882a593Smuzhiyun 	QUERY_RESULT_INVALID_SELECTOR           = 0xFB,
224*4882a593Smuzhiyun 	QUERY_RESULT_INVALID_INDEX              = 0xFC,
225*4882a593Smuzhiyun 	QUERY_RESULT_INVALID_IDN                = 0xFD,
226*4882a593Smuzhiyun 	QUERY_RESULT_INVALID_OPCODE             = 0xFE,
227*4882a593Smuzhiyun 	QUERY_RESULT_GENERAL_FAILURE            = 0xFF,
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun enum {
231*4882a593Smuzhiyun 	UPIU_COMMAND_SET_TYPE_SCSI	= 0x0,
232*4882a593Smuzhiyun 	UPIU_COMMAND_SET_TYPE_UFS	= 0x1,
233*4882a593Smuzhiyun 	UPIU_COMMAND_SET_TYPE_QUERY	= 0x2,
234*4882a593Smuzhiyun };
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun /* Flag idn for Query Requests*/
237*4882a593Smuzhiyun enum flag_idn {
238*4882a593Smuzhiyun 	QUERY_FLAG_IDN_FDEVICEINIT			= 0x01,
239*4882a593Smuzhiyun 	QUERY_FLAG_IDN_PERMANENT_WPE			= 0x02,
240*4882a593Smuzhiyun 	QUERY_FLAG_IDN_PWR_ON_WPE			= 0x03,
241*4882a593Smuzhiyun 	QUERY_FLAG_IDN_BKOPS_EN				= 0x04,
242*4882a593Smuzhiyun 	QUERY_FLAG_IDN_LIFE_SPAN_MODE_ENABLE		= 0x05,
243*4882a593Smuzhiyun 	QUERY_FLAG_IDN_PURGE_ENABLE			= 0x06,
244*4882a593Smuzhiyun 	QUERY_FLAG_IDN_RESERVED2			= 0x07,
245*4882a593Smuzhiyun 	QUERY_FLAG_IDN_FPHYRESOURCEREMOVAL		= 0x08,
246*4882a593Smuzhiyun 	QUERY_FLAG_IDN_BUSY_RTC				= 0x09,
247*4882a593Smuzhiyun 	QUERY_FLAG_IDN_RESERVED3			= 0x0A,
248*4882a593Smuzhiyun 	QUERY_FLAG_IDN_PERMANENTLY_DISABLE_FW_UPDATE	= 0x0B,
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun /* Attribute idn for Query requests */
252*4882a593Smuzhiyun enum attr_idn {
253*4882a593Smuzhiyun 	QUERY_ATTR_IDN_BOOT_LU_EN		= 0x00,
254*4882a593Smuzhiyun 	QUERY_ATTR_IDN_RESERVED			= 0x01,
255*4882a593Smuzhiyun 	QUERY_ATTR_IDN_POWER_MODE		= 0x02,
256*4882a593Smuzhiyun 	QUERY_ATTR_IDN_ACTIVE_ICC_LVL		= 0x03,
257*4882a593Smuzhiyun 	QUERY_ATTR_IDN_OOO_DATA_EN		= 0x04,
258*4882a593Smuzhiyun 	QUERY_ATTR_IDN_BKOPS_STATUS		= 0x05,
259*4882a593Smuzhiyun 	QUERY_ATTR_IDN_PURGE_STATUS		= 0x06,
260*4882a593Smuzhiyun 	QUERY_ATTR_IDN_MAX_DATA_IN		= 0x07,
261*4882a593Smuzhiyun 	QUERY_ATTR_IDN_MAX_DATA_OUT		= 0x08,
262*4882a593Smuzhiyun 	QUERY_ATTR_IDN_DYN_CAP_NEEDED		= 0x09,
263*4882a593Smuzhiyun 	QUERY_ATTR_IDN_REF_CLK_FREQ		= 0x0A,
264*4882a593Smuzhiyun 	QUERY_ATTR_IDN_CONF_DESC_LOCK		= 0x0B,
265*4882a593Smuzhiyun 	QUERY_ATTR_IDN_MAX_NUM_OF_RTT		= 0x0C,
266*4882a593Smuzhiyun 	QUERY_ATTR_IDN_EE_CONTROL		= 0x0D,
267*4882a593Smuzhiyun 	QUERY_ATTR_IDN_EE_STATUS		= 0x0E,
268*4882a593Smuzhiyun 	QUERY_ATTR_IDN_SECONDS_PASSED		= 0x0F,
269*4882a593Smuzhiyun 	QUERY_ATTR_IDN_CNTX_CONF		= 0x10,
270*4882a593Smuzhiyun 	QUERY_ATTR_IDN_CORR_PRG_BLK_NUM		= 0x11,
271*4882a593Smuzhiyun 	QUERY_ATTR_IDN_RESERVED2		= 0x12,
272*4882a593Smuzhiyun 	QUERY_ATTR_IDN_RESERVED3		= 0x13,
273*4882a593Smuzhiyun 	QUERY_ATTR_IDN_FFU_STATUS		= 0x14,
274*4882a593Smuzhiyun 	QUERY_ATTR_IDN_PSA_STATE		= 0x15,
275*4882a593Smuzhiyun 	QUERY_ATTR_IDN_PSA_DATA_SIZE		= 0x16,
276*4882a593Smuzhiyun };
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun /* Descriptor idn for Query requests */
279*4882a593Smuzhiyun enum desc_idn {
280*4882a593Smuzhiyun 	QUERY_DESC_IDN_DEVICE		= 0x0,
281*4882a593Smuzhiyun 	QUERY_DESC_IDN_CONFIGURATION	= 0x1,
282*4882a593Smuzhiyun 	QUERY_DESC_IDN_UNIT		= 0x2,
283*4882a593Smuzhiyun 	QUERY_DESC_IDN_RFU_0		= 0x3,
284*4882a593Smuzhiyun 	QUERY_DESC_IDN_INTERCONNECT	= 0x4,
285*4882a593Smuzhiyun 	QUERY_DESC_IDN_STRING		= 0x5,
286*4882a593Smuzhiyun 	QUERY_DESC_IDN_RFU_1		= 0x6,
287*4882a593Smuzhiyun 	QUERY_DESC_IDN_GEOMETRY		= 0x7,
288*4882a593Smuzhiyun 	QUERY_DESC_IDN_POWER		= 0x8,
289*4882a593Smuzhiyun 	QUERY_DESC_IDN_HEALTH           = 0x9,
290*4882a593Smuzhiyun 	QUERY_DESC_IDN_MAX,
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun enum desc_header_offset {
294*4882a593Smuzhiyun 	QUERY_DESC_LENGTH_OFFSET	= 0x00,
295*4882a593Smuzhiyun 	QUERY_DESC_DESC_TYPE_OFFSET	= 0x01,
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun struct ufshcd_sg_entry {
299*4882a593Smuzhiyun 	__le32    base_addr;
300*4882a593Smuzhiyun 	__le32    upper_addr;
301*4882a593Smuzhiyun 	__le32    reserved;
302*4882a593Smuzhiyun 	__le32    size;
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun #define MAX_BUFF	128
306*4882a593Smuzhiyun /**
307*4882a593Smuzhiyun  * struct utp_transfer_cmd_desc - UFS Command Descriptor structure
308*4882a593Smuzhiyun  * @command_upiu: Command UPIU Frame address
309*4882a593Smuzhiyun  * @response_upiu: Response UPIU Frame address
310*4882a593Smuzhiyun  * @prd_table: Physical Region Descriptor
311*4882a593Smuzhiyun  */
312*4882a593Smuzhiyun struct utp_transfer_cmd_desc {
313*4882a593Smuzhiyun 	u8 command_upiu[ALIGNED_UPIU_SIZE];
314*4882a593Smuzhiyun 	u8 response_upiu[ALIGNED_UPIU_SIZE];
315*4882a593Smuzhiyun 	struct ufshcd_sg_entry    prd_table[MAX_BUFF];
316*4882a593Smuzhiyun };
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun /**
319*4882a593Smuzhiyun  * struct request_desc_header - Descriptor Header common to both UTRD and UTMRD
320*4882a593Smuzhiyun  * @dword0: Descriptor Header DW0
321*4882a593Smuzhiyun  * @dword1: Descriptor Header DW1
322*4882a593Smuzhiyun  * @dword2: Descriptor Header DW2
323*4882a593Smuzhiyun  * @dword3: Descriptor Header DW3
324*4882a593Smuzhiyun  */
325*4882a593Smuzhiyun struct request_desc_header {
326*4882a593Smuzhiyun 	__le32 dword_0;
327*4882a593Smuzhiyun 	__le32 dword_1;
328*4882a593Smuzhiyun 	__le32 dword_2;
329*4882a593Smuzhiyun 	__le32 dword_3;
330*4882a593Smuzhiyun };
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun /**
333*4882a593Smuzhiyun  * struct utp_transfer_req_desc - UTRD structure
334*4882a593Smuzhiyun  * @header: UTRD header DW-0 to DW-3
335*4882a593Smuzhiyun  * @command_desc_base_addr_lo: UCD base address low DW-4
336*4882a593Smuzhiyun  * @command_desc_base_addr_hi: UCD base address high DW-5
337*4882a593Smuzhiyun  * @response_upiu_length: response UPIU length DW-6
338*4882a593Smuzhiyun  * @response_upiu_offset: response UPIU offset DW-6
339*4882a593Smuzhiyun  * @prd_table_length: Physical region descriptor length DW-7
340*4882a593Smuzhiyun  * @prd_table_offset: Physical region descriptor offset DW-7
341*4882a593Smuzhiyun  */
342*4882a593Smuzhiyun struct utp_transfer_req_desc {
343*4882a593Smuzhiyun 	/* DW 0-3 */
344*4882a593Smuzhiyun 	struct request_desc_header header;
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	/* DW 4-5*/
347*4882a593Smuzhiyun 	__le32  command_desc_base_addr_lo;
348*4882a593Smuzhiyun 	__le32  command_desc_base_addr_hi;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* DW 6 */
351*4882a593Smuzhiyun 	__le16  response_upiu_length;
352*4882a593Smuzhiyun 	__le16  response_upiu_offset;
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	/* DW 7 */
355*4882a593Smuzhiyun 	__le16  prd_table_length;
356*4882a593Smuzhiyun 	__le16  prd_table_offset;
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun /**
360*4882a593Smuzhiyun  * struct utp_upiu_header - UPIU header structure
361*4882a593Smuzhiyun  * @dword_0: UPIU header DW-0
362*4882a593Smuzhiyun  * @dword_1: UPIU header DW-1
363*4882a593Smuzhiyun  * @dword_2: UPIU header DW-2
364*4882a593Smuzhiyun  */
365*4882a593Smuzhiyun struct utp_upiu_header {
366*4882a593Smuzhiyun 	__be32 dword_0;
367*4882a593Smuzhiyun 	__be32 dword_1;
368*4882a593Smuzhiyun 	__be32 dword_2;
369*4882a593Smuzhiyun };
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun /**
372*4882a593Smuzhiyun  * struct utp_upiu_query - upiu request buffer structure for
373*4882a593Smuzhiyun  * query request.
374*4882a593Smuzhiyun  * @opcode: command to perform B-0
375*4882a593Smuzhiyun  * @idn: a value that indicates the particular type of data B-1
376*4882a593Smuzhiyun  * @index: Index to further identify data B-2
377*4882a593Smuzhiyun  * @selector: Index to further identify data B-3
378*4882a593Smuzhiyun  * @reserved_osf: spec reserved field B-4,5
379*4882a593Smuzhiyun  * @length: number of descriptor bytes to read/write B-6,7
380*4882a593Smuzhiyun  * @value: Attribute value to be written DW-5
381*4882a593Smuzhiyun  * @reserved: spec reserved DW-6,7
382*4882a593Smuzhiyun  */
383*4882a593Smuzhiyun struct utp_upiu_query {
384*4882a593Smuzhiyun 	__u8 opcode;
385*4882a593Smuzhiyun 	__u8 idn;
386*4882a593Smuzhiyun 	__u8 index;
387*4882a593Smuzhiyun 	__u8 selector;
388*4882a593Smuzhiyun 	__be16 reserved_osf;
389*4882a593Smuzhiyun 	__be16 length;
390*4882a593Smuzhiyun 	__be32 value;
391*4882a593Smuzhiyun 	__be32 reserved[2];
392*4882a593Smuzhiyun };
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun /**
395*4882a593Smuzhiyun  * struct utp_upiu_cmd - Command UPIU structure
396*4882a593Smuzhiyun  * @data_transfer_len: Data Transfer Length DW-3
397*4882a593Smuzhiyun  * @cdb: Command Descriptor Block CDB DW-4 to DW-7
398*4882a593Smuzhiyun  */
399*4882a593Smuzhiyun struct utp_upiu_cmd {
400*4882a593Smuzhiyun 	__be32 exp_data_transfer_len;
401*4882a593Smuzhiyun 	u8 cdb[UFS_CDB_SIZE];
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun /*
405*4882a593Smuzhiyun  * UTMRD structure.
406*4882a593Smuzhiyun  */
407*4882a593Smuzhiyun struct utp_task_req_desc {
408*4882a593Smuzhiyun 	/* DW 0-3 */
409*4882a593Smuzhiyun 	struct request_desc_header header;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	/* DW 4-11 - Task request UPIU structure */
412*4882a593Smuzhiyun 	struct utp_upiu_header	req_header;
413*4882a593Smuzhiyun 	__be32			input_param1;
414*4882a593Smuzhiyun 	__be32			input_param2;
415*4882a593Smuzhiyun 	__be32			input_param3;
416*4882a593Smuzhiyun 	__be32			__reserved1[2];
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	/* DW 12-19 - Task Management Response UPIU structure */
419*4882a593Smuzhiyun 	struct utp_upiu_header	rsp_header;
420*4882a593Smuzhiyun 	__be32			output_param1;
421*4882a593Smuzhiyun 	__be32			output_param2;
422*4882a593Smuzhiyun 	__be32			__reserved2[3];
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun /**
426*4882a593Smuzhiyun  * struct utp_upiu_req - general upiu request structure
427*4882a593Smuzhiyun  * @header:UPIU header structure DW-0 to DW-2
428*4882a593Smuzhiyun  * @sc: fields structure for scsi command DW-3 to DW-7
429*4882a593Smuzhiyun  * @qr: fields structure for query request DW-3 to DW-7
430*4882a593Smuzhiyun  */
431*4882a593Smuzhiyun struct utp_upiu_req {
432*4882a593Smuzhiyun 	struct utp_upiu_header header;
433*4882a593Smuzhiyun 	union {
434*4882a593Smuzhiyun 		struct utp_upiu_cmd		sc;
435*4882a593Smuzhiyun 		struct utp_upiu_query		qr;
436*4882a593Smuzhiyun 		struct utp_upiu_query		tr;
437*4882a593Smuzhiyun 		/* use utp_upiu_query to host the 4 dwords of uic command */
438*4882a593Smuzhiyun 		struct utp_upiu_query		uc;
439*4882a593Smuzhiyun 	};
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun /**
443*4882a593Smuzhiyun  * struct utp_cmd_rsp - Response UPIU structure
444*4882a593Smuzhiyun  * @residual_transfer_count: Residual transfer count DW-3
445*4882a593Smuzhiyun  * @reserved: Reserved double words DW-4 to DW-7
446*4882a593Smuzhiyun  * @sense_data_len: Sense data length DW-8 U16
447*4882a593Smuzhiyun  * @sense_data: Sense data field DW-8 to DW-12
448*4882a593Smuzhiyun  */
449*4882a593Smuzhiyun struct utp_cmd_rsp {
450*4882a593Smuzhiyun 	__be32 residual_transfer_count;
451*4882a593Smuzhiyun 	__be32 reserved[4];
452*4882a593Smuzhiyun 	__be16 sense_data_len;
453*4882a593Smuzhiyun 	u8 sense_data[RESPONSE_UPIU_SENSE_DATA_LENGTH];
454*4882a593Smuzhiyun };
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun /**
457*4882a593Smuzhiyun  * struct utp_upiu_rsp - general upiu response structure
458*4882a593Smuzhiyun  * @header: UPIU header structure DW-0 to DW-2
459*4882a593Smuzhiyun  * @sr: fields structure for scsi command DW-3 to DW-12
460*4882a593Smuzhiyun  * @qr: fields structure for query request DW-3 to DW-7
461*4882a593Smuzhiyun  */
462*4882a593Smuzhiyun struct utp_upiu_rsp {
463*4882a593Smuzhiyun 	struct utp_upiu_header header;
464*4882a593Smuzhiyun 	union {
465*4882a593Smuzhiyun 		struct utp_cmd_rsp sr;
466*4882a593Smuzhiyun 		struct utp_upiu_query qr;
467*4882a593Smuzhiyun 	};
468*4882a593Smuzhiyun };
469*4882a593Smuzhiyun 
470*4882a593Smuzhiyun #define MAX_MODEL_LEN 16
471*4882a593Smuzhiyun /**
472*4882a593Smuzhiyun  * ufs_dev_desc - ufs device details from the device descriptor
473*4882a593Smuzhiyun  *
474*4882a593Smuzhiyun  * @wmanufacturerid: card details
475*4882a593Smuzhiyun  * @model: card model
476*4882a593Smuzhiyun  */
477*4882a593Smuzhiyun struct ufs_dev_desc {
478*4882a593Smuzhiyun 	u16 wmanufacturerid;
479*4882a593Smuzhiyun 	char model[MAX_MODEL_LEN + 1];
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun /* Device descriptor parameters offsets in bytes*/
483*4882a593Smuzhiyun enum device_desc_param {
484*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_LEN			= 0x0,
485*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_TYPE			= 0x1,
486*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_DEVICE_TYPE		= 0x2,
487*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_DEVICE_CLASS		= 0x3,
488*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_DEVICE_SUB_CLASS	= 0x4,
489*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_PRTCL			= 0x5,
490*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_NUM_LU		= 0x6,
491*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_NUM_WLU		= 0x7,
492*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_BOOT_ENBL		= 0x8,
493*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_DESC_ACCSS_ENBL	= 0x9,
494*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_INIT_PWR_MODE		= 0xA,
495*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_HIGH_PR_LUN		= 0xB,
496*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_SEC_RMV_TYPE		= 0xC,
497*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_SEC_LU		= 0xD,
498*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_BKOP_TERM_LT		= 0xE,
499*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_ACTVE_ICC_LVL		= 0xF,
500*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_SPEC_VER		= 0x10,
501*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_MANF_DATE		= 0x12,
502*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_MANF_NAME		= 0x14,
503*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_PRDCT_NAME		= 0x15,
504*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_SN			= 0x16,
505*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_OEM_ID		= 0x17,
506*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_MANF_ID		= 0x18,
507*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_UD_OFFSET		= 0x1A,
508*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_UD_LEN		= 0x1B,
509*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_RTT_CAP		= 0x1C,
510*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_FRQ_RTC		= 0x1D,
511*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_UFS_FEAT		= 0x1F,
512*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_FFU_TMT		= 0x20,
513*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_Q_DPTH		= 0x21,
514*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_DEV_VER		= 0x22,
515*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_NUM_SEC_WPA		= 0x24,
516*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_PSA_MAX_DATA		= 0x25,
517*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_PSA_TMT		= 0x29,
518*4882a593Smuzhiyun 	DEVICE_DESC_PARAM_PRDCT_REV		= 0x2A,
519*4882a593Smuzhiyun };
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun struct ufs_hba;
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun enum {
524*4882a593Smuzhiyun 	UFSHCD_MAX_CHANNEL	= 0,
525*4882a593Smuzhiyun 	UFSHCD_MAX_ID		= 1,
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun enum dev_cmd_type {
529*4882a593Smuzhiyun 	DEV_CMD_TYPE_NOP		= 0x0,
530*4882a593Smuzhiyun 	DEV_CMD_TYPE_QUERY		= 0x1,
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun /**
534*4882a593Smuzhiyun  * struct uic_command - UIC command structure
535*4882a593Smuzhiyun  * @command: UIC command
536*4882a593Smuzhiyun  * @argument1: UIC command argument 1
537*4882a593Smuzhiyun  * @argument2: UIC command argument 2
538*4882a593Smuzhiyun  * @argument3: UIC command argument 3
539*4882a593Smuzhiyun  * @cmd_active: Indicate if UIC command is outstanding
540*4882a593Smuzhiyun  * @result: UIC command result
541*4882a593Smuzhiyun  * @done: UIC command completion
542*4882a593Smuzhiyun  */
543*4882a593Smuzhiyun struct uic_command {
544*4882a593Smuzhiyun 	u32 command;
545*4882a593Smuzhiyun 	u32 argument1;
546*4882a593Smuzhiyun 	u32 argument2;
547*4882a593Smuzhiyun 	u32 argument3;
548*4882a593Smuzhiyun 	int cmd_active;
549*4882a593Smuzhiyun 	int result;
550*4882a593Smuzhiyun };
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun /* GenSelectorIndex calculation macros for M-PHY attributes */
553*4882a593Smuzhiyun #define UIC_ARG_MPHY_TX_GEN_SEL_INDEX(lane) (lane)
554*4882a593Smuzhiyun #define UIC_ARG_MPHY_RX_GEN_SEL_INDEX(lane) (PA_MAXDATALANES + (lane))
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun #define UIC_ARG_MIB_SEL(attr, sel)	((((attr) & 0xFFFF) << 16) |\
557*4882a593Smuzhiyun 					 ((sel) & 0xFFFF))
558*4882a593Smuzhiyun #define UIC_ARG_MIB(attr)		UIC_ARG_MIB_SEL(attr, 0)
559*4882a593Smuzhiyun #define UIC_ARG_ATTR_TYPE(t)		(((t) & 0xFF) << 16)
560*4882a593Smuzhiyun #define UIC_GET_ATTR_ID(v)		(((v) >> 16) & 0xFFFF)
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun /* Link Status*/
563*4882a593Smuzhiyun enum link_status {
564*4882a593Smuzhiyun 	UFSHCD_LINK_IS_DOWN	= 1,
565*4882a593Smuzhiyun 	UFSHCD_LINK_IS_UP	= 2,
566*4882a593Smuzhiyun };
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun #define UIC_ARG_MIB_SEL(attr, sel)	((((attr) & 0xFFFF) << 16) |\
569*4882a593Smuzhiyun 					 ((sel) & 0xFFFF))
570*4882a593Smuzhiyun #define UIC_ARG_MIB(attr)		UIC_ARG_MIB_SEL(attr, 0)
571*4882a593Smuzhiyun #define UIC_ARG_ATTR_TYPE(t)		(((t) & 0xFF) << 16)
572*4882a593Smuzhiyun #define UIC_GET_ATTR_ID(v)		(((v) >> 16) & 0xFFFF)
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun /* UIC Commands */
575*4882a593Smuzhiyun enum uic_cmd_dme {
576*4882a593Smuzhiyun 	UIC_CMD_DME_GET			= 0x01,
577*4882a593Smuzhiyun 	UIC_CMD_DME_SET			= 0x02,
578*4882a593Smuzhiyun 	UIC_CMD_DME_PEER_GET		= 0x03,
579*4882a593Smuzhiyun 	UIC_CMD_DME_PEER_SET		= 0x04,
580*4882a593Smuzhiyun 	UIC_CMD_DME_POWERON		= 0x10,
581*4882a593Smuzhiyun 	UIC_CMD_DME_POWEROFF		= 0x11,
582*4882a593Smuzhiyun 	UIC_CMD_DME_ENABLE		= 0x12,
583*4882a593Smuzhiyun 	UIC_CMD_DME_RESET		= 0x14,
584*4882a593Smuzhiyun 	UIC_CMD_DME_END_PT_RST		= 0x15,
585*4882a593Smuzhiyun 	UIC_CMD_DME_LINK_STARTUP	= 0x16,
586*4882a593Smuzhiyun 	UIC_CMD_DME_HIBER_ENTER		= 0x17,
587*4882a593Smuzhiyun 	UIC_CMD_DME_HIBER_EXIT		= 0x18,
588*4882a593Smuzhiyun 	UIC_CMD_DME_TEST_MODE		= 0x1A,
589*4882a593Smuzhiyun };
590*4882a593Smuzhiyun 
591*4882a593Smuzhiyun /* UIC Config result code / Generic error code */
592*4882a593Smuzhiyun enum {
593*4882a593Smuzhiyun 	UIC_CMD_RESULT_SUCCESS			= 0x00,
594*4882a593Smuzhiyun 	UIC_CMD_RESULT_INVALID_ATTR		= 0x01,
595*4882a593Smuzhiyun 	UIC_CMD_RESULT_FAILURE			= 0x01,
596*4882a593Smuzhiyun 	UIC_CMD_RESULT_INVALID_ATTR_VALUE	= 0x02,
597*4882a593Smuzhiyun 	UIC_CMD_RESULT_READ_ONLY_ATTR		= 0x03,
598*4882a593Smuzhiyun 	UIC_CMD_RESULT_WRITE_ONLY_ATTR		= 0x04,
599*4882a593Smuzhiyun 	UIC_CMD_RESULT_BAD_INDEX		= 0x05,
600*4882a593Smuzhiyun 	UIC_CMD_RESULT_LOCKED_ATTR		= 0x06,
601*4882a593Smuzhiyun 	UIC_CMD_RESULT_BAD_TEST_FEATURE_INDEX	= 0x07,
602*4882a593Smuzhiyun 	UIC_CMD_RESULT_PEER_COMM_FAILURE	= 0x08,
603*4882a593Smuzhiyun 	UIC_CMD_RESULT_BUSY			= 0x09,
604*4882a593Smuzhiyun 	UIC_CMD_RESULT_DME_FAILURE		= 0x0A,
605*4882a593Smuzhiyun };
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun #define MASK_UIC_COMMAND_RESULT			0xFF
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun /* Host <-> Device UniPro Link state */
610*4882a593Smuzhiyun enum uic_link_state {
611*4882a593Smuzhiyun 	UIC_LINK_OFF_STATE	= 0, /* Link powered down or disabled */
612*4882a593Smuzhiyun 	UIC_LINK_ACTIVE_STATE	= 1, /* Link is in Fast/Slow/Sleep state */
613*4882a593Smuzhiyun 	UIC_LINK_HIBERN8_STATE	= 2, /* Link is in Hibernate state */
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun /* UIC command interfaces for DME primitives */
617*4882a593Smuzhiyun #define DME_LOCAL	0
618*4882a593Smuzhiyun #define DME_PEER	1
619*4882a593Smuzhiyun #define ATTR_SET_NOR	0	/* NORMAL */
620*4882a593Smuzhiyun #define ATTR_SET_ST	1	/* STATIC */
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun int ufshcd_dme_set_attr(struct ufs_hba *hba, u32 attr_sel,
623*4882a593Smuzhiyun 			u8 attr_set, u32 mib_val, u8 peer);
624*4882a593Smuzhiyun int ufshcd_dme_get_attr(struct ufs_hba *hba, u32 attr_sel,
625*4882a593Smuzhiyun 			u32 *mib_val, u8 peer);
626*4882a593Smuzhiyun 
ufshcd_dme_set(struct ufs_hba * hba,u32 attr_sel,u32 mib_val)627*4882a593Smuzhiyun static inline int ufshcd_dme_set(struct ufs_hba *hba, u32 attr_sel,
628*4882a593Smuzhiyun 				 u32 mib_val)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun 	return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR,
631*4882a593Smuzhiyun 				   mib_val, DME_LOCAL);
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun 
ufshcd_dme_get(struct ufs_hba * hba,u32 attr_sel,u32 * mib_val)634*4882a593Smuzhiyun static inline int ufshcd_dme_get(struct ufs_hba *hba,
635*4882a593Smuzhiyun 				 u32 attr_sel, u32 *mib_val)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_LOCAL);
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun 
ufshcd_dme_peer_get(struct ufs_hba * hba,u32 attr_sel,u32 * mib_val)640*4882a593Smuzhiyun static inline int ufshcd_dme_peer_get(struct ufs_hba *hba,
641*4882a593Smuzhiyun 				      u32 attr_sel, u32 *mib_val)
642*4882a593Smuzhiyun {
643*4882a593Smuzhiyun 	return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_PEER);
644*4882a593Smuzhiyun }
645*4882a593Smuzhiyun 
ufshcd_dme_peer_set(struct ufs_hba * hba,u32 attr_sel,u32 mib_val)646*4882a593Smuzhiyun static inline int ufshcd_dme_peer_set(struct ufs_hba *hba, u32 attr_sel,
647*4882a593Smuzhiyun 				      u32 mib_val)
648*4882a593Smuzhiyun {
649*4882a593Smuzhiyun 	return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR,
650*4882a593Smuzhiyun 				   mib_val, DME_PEER);
651*4882a593Smuzhiyun }
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun /**
654*4882a593Smuzhiyun  * struct ufs_query_req - parameters for building a query request
655*4882a593Smuzhiyun  * @query_func: UPIU header query function
656*4882a593Smuzhiyun  * @upiu_req: the query request data
657*4882a593Smuzhiyun  */
658*4882a593Smuzhiyun struct ufs_query_req {
659*4882a593Smuzhiyun 	u8 query_func;
660*4882a593Smuzhiyun 	struct utp_upiu_query upiu_req;
661*4882a593Smuzhiyun };
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun /**
664*4882a593Smuzhiyun  * struct ufs_query_resp - UPIU QUERY
665*4882a593Smuzhiyun  * @response: device response code
666*4882a593Smuzhiyun  * @upiu_res: query response data
667*4882a593Smuzhiyun  */
668*4882a593Smuzhiyun struct ufs_query_res {
669*4882a593Smuzhiyun 	u8 response;
670*4882a593Smuzhiyun 	struct utp_upiu_query upiu_res;
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun /**
674*4882a593Smuzhiyun  * struct ufs_query - holds relevant data structures for query request
675*4882a593Smuzhiyun  * @request: request upiu and function
676*4882a593Smuzhiyun  * @descriptor: buffer for sending/receiving descriptor
677*4882a593Smuzhiyun  * @response: response upiu and response
678*4882a593Smuzhiyun  */
679*4882a593Smuzhiyun struct ufs_query {
680*4882a593Smuzhiyun 	struct ufs_query_req request;
681*4882a593Smuzhiyun 	u8 *descriptor;
682*4882a593Smuzhiyun 	struct ufs_query_res response;
683*4882a593Smuzhiyun };
684*4882a593Smuzhiyun 
685*4882a593Smuzhiyun /**
686*4882a593Smuzhiyun  * struct ufs_dev_cmd - all assosiated fields with device management commands
687*4882a593Smuzhiyun  * @type: device management command type - Query, NOP OUT
688*4882a593Smuzhiyun  * @tag_wq: wait queue until free command slot is available
689*4882a593Smuzhiyun  */
690*4882a593Smuzhiyun struct ufs_dev_cmd {
691*4882a593Smuzhiyun 	enum dev_cmd_type type;
692*4882a593Smuzhiyun 	struct ufs_query query;
693*4882a593Smuzhiyun };
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun struct ufs_hba_ops {
696*4882a593Smuzhiyun 	int (*init)(struct ufs_hba *hba);
697*4882a593Smuzhiyun 	int (*hce_enable_notify)(struct ufs_hba *hba,
698*4882a593Smuzhiyun 				 enum ufs_notify_change_status);
699*4882a593Smuzhiyun 	int (*link_startup_notify)(struct ufs_hba *hba,
700*4882a593Smuzhiyun 				   enum ufs_notify_change_status);
701*4882a593Smuzhiyun 	int (*phy_initialization)(struct ufs_hba *hba);
702*4882a593Smuzhiyun };
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun struct ufs_hba {
705*4882a593Smuzhiyun 	struct			udevice *dev;
706*4882a593Smuzhiyun 	void __iomem		*mmio_base;
707*4882a593Smuzhiyun 	struct ufs_hba_ops	*ops;
708*4882a593Smuzhiyun 	struct ufs_desc_size	desc_size;
709*4882a593Smuzhiyun 	u32			capabilities;
710*4882a593Smuzhiyun 	u32			version;
711*4882a593Smuzhiyun 	u32			intr_mask;
712*4882a593Smuzhiyun 	u32			quirks;
713*4882a593Smuzhiyun /*
714*4882a593Smuzhiyun  * If UFS host controller is having issue in processing LCC (Line
715*4882a593Smuzhiyun  * Control Command) coming from device then enable this quirk.
716*4882a593Smuzhiyun  * When this quirk is enabled, host controller driver should disable
717*4882a593Smuzhiyun  * the LCC transmission on UFS device (by clearing TX_LCC_ENABLE
718*4882a593Smuzhiyun  * attribute of device to 0).
719*4882a593Smuzhiyun  */
720*4882a593Smuzhiyun #define UFSHCD_QUIRK_BROKEN_LCC				0x1
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	/* Virtual memory reference */
723*4882a593Smuzhiyun 	struct utp_transfer_cmd_desc *ucdl;
724*4882a593Smuzhiyun 	struct utp_transfer_req_desc *utrdl;
725*4882a593Smuzhiyun 	/* TODO: Add Task Manegement Support */
726*4882a593Smuzhiyun 	struct utp_task_req_desc *utmrdl;
727*4882a593Smuzhiyun 
728*4882a593Smuzhiyun 	struct utp_upiu_req *ucd_req_ptr;
729*4882a593Smuzhiyun 	struct utp_upiu_rsp *ucd_rsp_ptr;
730*4882a593Smuzhiyun 	struct ufshcd_sg_entry *ucd_prdt_ptr;
731*4882a593Smuzhiyun 
732*4882a593Smuzhiyun 	/* Power Mode information */
733*4882a593Smuzhiyun 	enum ufs_dev_pwr_mode curr_dev_pwr_mode;
734*4882a593Smuzhiyun 	struct ufs_pa_layer_attr pwr_info;
735*4882a593Smuzhiyun 	struct ufs_pwr_mode_info max_pwr_info;
736*4882a593Smuzhiyun 
737*4882a593Smuzhiyun 	struct ufs_dev_cmd dev_cmd;
738*4882a593Smuzhiyun };
739*4882a593Smuzhiyun 
ufshcd_ops_init(struct ufs_hba * hba)740*4882a593Smuzhiyun static inline int ufshcd_ops_init(struct ufs_hba *hba)
741*4882a593Smuzhiyun {
742*4882a593Smuzhiyun 	if (hba->ops && hba->ops->init)
743*4882a593Smuzhiyun 		return hba->ops->init(hba);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	return 0;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun 
ufshcd_ops_hce_enable_notify(struct ufs_hba * hba,bool status)748*4882a593Smuzhiyun static inline int ufshcd_ops_hce_enable_notify(struct ufs_hba *hba,
749*4882a593Smuzhiyun 						bool status)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun 	if (hba->ops && hba->ops->hce_enable_notify)
752*4882a593Smuzhiyun 		return hba->ops->hce_enable_notify(hba, status);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	return 0;
755*4882a593Smuzhiyun }
756*4882a593Smuzhiyun 
ufshcd_ops_link_startup_notify(struct ufs_hba * hba,bool status)757*4882a593Smuzhiyun static inline int ufshcd_ops_link_startup_notify(struct ufs_hba *hba,
758*4882a593Smuzhiyun 						 bool status)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun 	if (hba->ops && hba->ops->link_startup_notify)
761*4882a593Smuzhiyun 		return hba->ops->link_startup_notify(hba, status);
762*4882a593Smuzhiyun 
763*4882a593Smuzhiyun 	return 0;
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun /* Controller UFSHCI version */
767*4882a593Smuzhiyun enum {
768*4882a593Smuzhiyun 	UFSHCI_VERSION_10 = 0x00010000, /* 1.0 */
769*4882a593Smuzhiyun 	UFSHCI_VERSION_11 = 0x00010100, /* 1.1 */
770*4882a593Smuzhiyun 	UFSHCI_VERSION_20 = 0x00000200, /* 2.0 */
771*4882a593Smuzhiyun 	UFSHCI_VERSION_21 = 0x00000210, /* 2.1 */
772*4882a593Smuzhiyun };
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun /* Interrupt disable masks */
775*4882a593Smuzhiyun enum {
776*4882a593Smuzhiyun 	/* Interrupt disable mask for UFSHCI v1.0 */
777*4882a593Smuzhiyun 	INTERRUPT_MASK_ALL_VER_10	= 0x30FFF,
778*4882a593Smuzhiyun 	INTERRUPT_MASK_RW_VER_10	= 0x30000,
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	/* Interrupt disable mask for UFSHCI v1.1 */
781*4882a593Smuzhiyun 	INTERRUPT_MASK_ALL_VER_11	= 0x31FFF,
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	/* Interrupt disable mask for UFSHCI v2.1 */
784*4882a593Smuzhiyun 	INTERRUPT_MASK_ALL_VER_21	= 0x71FFF,
785*4882a593Smuzhiyun };
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun /* UFSHCI Registers */
788*4882a593Smuzhiyun enum {
789*4882a593Smuzhiyun 	REG_CONTROLLER_CAPABILITIES		= 0x00,
790*4882a593Smuzhiyun 	REG_UFS_VERSION				= 0x08,
791*4882a593Smuzhiyun 	REG_CONTROLLER_DEV_ID			= 0x10,
792*4882a593Smuzhiyun 	REG_CONTROLLER_PROD_ID			= 0x14,
793*4882a593Smuzhiyun 	REG_AUTO_HIBERNATE_IDLE_TIMER		= 0x18,
794*4882a593Smuzhiyun 	REG_INTERRUPT_STATUS			= 0x20,
795*4882a593Smuzhiyun 	REG_INTERRUPT_ENABLE			= 0x24,
796*4882a593Smuzhiyun 	REG_CONTROLLER_STATUS			= 0x30,
797*4882a593Smuzhiyun 	REG_CONTROLLER_ENABLE			= 0x34,
798*4882a593Smuzhiyun 	REG_UIC_ERROR_CODE_PHY_ADAPTER_LAYER	= 0x38,
799*4882a593Smuzhiyun 	REG_UIC_ERROR_CODE_DATA_LINK_LAYER	= 0x3C,
800*4882a593Smuzhiyun 	REG_UIC_ERROR_CODE_NETWORK_LAYER	= 0x40,
801*4882a593Smuzhiyun 	REG_UIC_ERROR_CODE_TRANSPORT_LAYER	= 0x44,
802*4882a593Smuzhiyun 	REG_UIC_ERROR_CODE_DME			= 0x48,
803*4882a593Smuzhiyun 	REG_UTP_TRANSFER_REQ_INT_AGG_CONTROL	= 0x4C,
804*4882a593Smuzhiyun 	REG_UTP_TRANSFER_REQ_LIST_BASE_L	= 0x50,
805*4882a593Smuzhiyun 	REG_UTP_TRANSFER_REQ_LIST_BASE_H	= 0x54,
806*4882a593Smuzhiyun 	REG_UTP_TRANSFER_REQ_DOOR_BELL		= 0x58,
807*4882a593Smuzhiyun 	REG_UTP_TRANSFER_REQ_LIST_CLEAR		= 0x5C,
808*4882a593Smuzhiyun 	REG_UTP_TRANSFER_REQ_LIST_RUN_STOP	= 0x60,
809*4882a593Smuzhiyun 	REG_UTP_TASK_REQ_LIST_BASE_L		= 0x70,
810*4882a593Smuzhiyun 	REG_UTP_TASK_REQ_LIST_BASE_H		= 0x74,
811*4882a593Smuzhiyun 	REG_UTP_TASK_REQ_DOOR_BELL		= 0x78,
812*4882a593Smuzhiyun 	REG_UTP_TASK_REQ_LIST_CLEAR		= 0x7C,
813*4882a593Smuzhiyun 	REG_UTP_TASK_REQ_LIST_RUN_STOP		= 0x80,
814*4882a593Smuzhiyun 	REG_UIC_COMMAND				= 0x90,
815*4882a593Smuzhiyun 	REG_UIC_COMMAND_ARG_1			= 0x94,
816*4882a593Smuzhiyun 	REG_UIC_COMMAND_ARG_2			= 0x98,
817*4882a593Smuzhiyun 	REG_UIC_COMMAND_ARG_3			= 0x9C,
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	UFSHCI_REG_SPACE_SIZE			= 0xA0,
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun 	REG_UFS_CCAP				= 0x100,
822*4882a593Smuzhiyun 	REG_UFS_CRYPTOCAP			= 0x104,
823*4882a593Smuzhiyun 
824*4882a593Smuzhiyun 	UFSHCI_CRYPTO_REG_SPACE_SIZE		= 0x400,
825*4882a593Smuzhiyun };
826*4882a593Smuzhiyun 
827*4882a593Smuzhiyun /* Controller capability masks */
828*4882a593Smuzhiyun enum {
829*4882a593Smuzhiyun 	MASK_TRANSFER_REQUESTS_SLOTS		= 0x0000001F,
830*4882a593Smuzhiyun 	MASK_TASK_MANAGEMENT_REQUEST_SLOTS	= 0x00070000,
831*4882a593Smuzhiyun 	MASK_AUTO_HIBERN8_SUPPORT		= 0x00800000,
832*4882a593Smuzhiyun 	MASK_64_ADDRESSING_SUPPORT		= 0x01000000,
833*4882a593Smuzhiyun 	MASK_OUT_OF_ORDER_DATA_DELIVERY_SUPPORT	= 0x02000000,
834*4882a593Smuzhiyun 	MASK_UIC_DME_TEST_MODE_SUPPORT		= 0x04000000,
835*4882a593Smuzhiyun };
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun /* Interrupt Status 20h */
838*4882a593Smuzhiyun #define UTP_TRANSFER_REQ_COMPL			0x1
839*4882a593Smuzhiyun #define UIC_DME_END_PT_RESET			0x2
840*4882a593Smuzhiyun #define UIC_ERROR				0x4
841*4882a593Smuzhiyun #define UIC_TEST_MODE				0x8
842*4882a593Smuzhiyun #define UIC_POWER_MODE				0x10
843*4882a593Smuzhiyun #define UIC_HIBERNATE_EXIT			0x20
844*4882a593Smuzhiyun #define UIC_HIBERNATE_ENTER			0x40
845*4882a593Smuzhiyun #define UIC_LINK_LOST				0x80
846*4882a593Smuzhiyun #define UIC_LINK_STARTUP			0x100
847*4882a593Smuzhiyun #define UTP_TASK_REQ_COMPL			0x200
848*4882a593Smuzhiyun #define UIC_COMMAND_COMPL			0x400
849*4882a593Smuzhiyun #define DEVICE_FATAL_ERROR			0x800
850*4882a593Smuzhiyun #define CONTROLLER_FATAL_ERROR			0x10000
851*4882a593Smuzhiyun #define SYSTEM_BUS_FATAL_ERROR			0x20000
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun #define UFSHCD_UIC_PWR_MASK	(UIC_HIBERNATE_ENTER |\
854*4882a593Smuzhiyun 				UIC_HIBERNATE_EXIT |\
855*4882a593Smuzhiyun 				UIC_POWER_MODE)
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun #define UFSHCD_UIC_MASK		(UIC_COMMAND_COMPL | UIC_POWER_MODE)
858*4882a593Smuzhiyun 
859*4882a593Smuzhiyun #define UFSHCD_ERROR_MASK	(UIC_ERROR |\
860*4882a593Smuzhiyun 				DEVICE_FATAL_ERROR |\
861*4882a593Smuzhiyun 				CONTROLLER_FATAL_ERROR |\
862*4882a593Smuzhiyun 				SYSTEM_BUS_FATAL_ERROR)
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun #define INT_FATAL_ERRORS	(DEVICE_FATAL_ERROR |\
865*4882a593Smuzhiyun 				CONTROLLER_FATAL_ERROR |\
866*4882a593Smuzhiyun 				SYSTEM_BUS_FATAL_ERROR)
867*4882a593Smuzhiyun 
868*4882a593Smuzhiyun /* Host Controller Enable 0x34h */
869*4882a593Smuzhiyun #define CONTROLLER_ENABLE	0x1
870*4882a593Smuzhiyun #define CONTROLLER_DISABLE	0x0
871*4882a593Smuzhiyun /* HCS - Host Controller Status 30h */
872*4882a593Smuzhiyun #define DEVICE_PRESENT				0x1
873*4882a593Smuzhiyun #define UTP_TRANSFER_REQ_LIST_READY		0x2
874*4882a593Smuzhiyun #define UTP_TASK_REQ_LIST_READY			0x4
875*4882a593Smuzhiyun #define UIC_COMMAND_READY			0x8
876*4882a593Smuzhiyun #define HOST_ERROR_INDICATOR			0x10
877*4882a593Smuzhiyun #define DEVICE_ERROR_INDICATOR			0x20
878*4882a593Smuzhiyun #define UIC_POWER_MODE_CHANGE_REQ_STATUS_MASK	UFS_MASK(0x7, 8)
879*4882a593Smuzhiyun 
880*4882a593Smuzhiyun #define UFSHCD_STATUS_READY	(UTP_TRANSFER_REQ_LIST_READY |\
881*4882a593Smuzhiyun 				UTP_TASK_REQ_LIST_READY |\
882*4882a593Smuzhiyun 				UIC_COMMAND_READY)
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun enum {
885*4882a593Smuzhiyun 	PWR_OK		= 0x0,
886*4882a593Smuzhiyun 	PWR_LOCAL	= 0x01,
887*4882a593Smuzhiyun 	PWR_REMOTE	= 0x02,
888*4882a593Smuzhiyun 	PWR_BUSY	= 0x03,
889*4882a593Smuzhiyun 	PWR_ERROR_CAP	= 0x04,
890*4882a593Smuzhiyun 	PWR_FATAL_ERROR	= 0x05,
891*4882a593Smuzhiyun };
892*4882a593Smuzhiyun 
893*4882a593Smuzhiyun /* UICCMD - UIC Command */
894*4882a593Smuzhiyun #define COMMAND_OPCODE_MASK		0xFF
895*4882a593Smuzhiyun #define GEN_SELECTOR_INDEX_MASK		0xFFFF
896*4882a593Smuzhiyun 
897*4882a593Smuzhiyun #define MIB_ATTRIBUTE_MASK		UFS_MASK(0xFFFF, 16)
898*4882a593Smuzhiyun #define RESET_LEVEL			0xFF
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun #define ATTR_SET_TYPE_MASK		UFS_MASK(0xFF, 16)
901*4882a593Smuzhiyun #define CFG_RESULT_CODE_MASK		0xFF
902*4882a593Smuzhiyun #define GENERIC_ERROR_CODE_MASK		0xFF
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun #define ufshcd_writel(hba, val, reg)   \
905*4882a593Smuzhiyun 	writel((val), (hba)->mmio_base + (reg))
906*4882a593Smuzhiyun #define ufshcd_readl(hba, reg) \
907*4882a593Smuzhiyun 	readl((hba)->mmio_base + (reg))
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun /* UTRLRSR - UTP Transfer Request Run-Stop Register 60h */
910*4882a593Smuzhiyun #define UTP_TRANSFER_REQ_LIST_RUN_STOP_BIT	0x1
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun /* UTMRLRSR - UTP Task Management Request Run-Stop Register 80h */
913*4882a593Smuzhiyun #define UTP_TASK_REQ_LIST_RUN_STOP_BIT		0x1
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun int ufshcd_probe(struct udevice *dev, struct ufs_hba_ops *hba_ops);
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun #endif
918