1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /**
3*4882a593Smuzhiyun * ufs.c - Universal Flash Subsystem (UFS) driver
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Taken from Linux Kernel v5.2 (drivers/scsi/ufs/ufshcd.c) and ported
6*4882a593Smuzhiyun * to u-boot.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Copyright (C) 2019 Texas Instruments Incorporated - http://www.ti.com
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun #include <charset.h>
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <log.h>
14*4882a593Smuzhiyun #include <dm/lists.h>
15*4882a593Smuzhiyun #include <dm/device-internal.h>
16*4882a593Smuzhiyun #include <malloc.h>
17*4882a593Smuzhiyun #include <hexdump.h>
18*4882a593Smuzhiyun #include <scsi.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <asm/dma-mapping.h>
21*4882a593Smuzhiyun #include <linux/bitops.h>
22*4882a593Smuzhiyun #include <linux/delay.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include "ufs.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define UFSHCD_ENABLE_INTRS (UTP_TRANSFER_REQ_COMPL |\
27*4882a593Smuzhiyun UTP_TASK_REQ_COMPL |\
28*4882a593Smuzhiyun UFSHCD_ERROR_MASK)
29*4882a593Smuzhiyun /* maximum number of link-startup retries */
30*4882a593Smuzhiyun #define DME_LINKSTARTUP_RETRIES 3
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* maximum number of retries for a general UIC command */
33*4882a593Smuzhiyun #define UFS_UIC_COMMAND_RETRIES 3
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /* Query request retries */
36*4882a593Smuzhiyun #define QUERY_REQ_RETRIES 3
37*4882a593Smuzhiyun /* Query request timeout */
38*4882a593Smuzhiyun #define QUERY_REQ_TIMEOUT 1500 /* 1.5 seconds */
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* maximum timeout in ms for a general UIC command */
41*4882a593Smuzhiyun #define UFS_UIC_CMD_TIMEOUT 1000
42*4882a593Smuzhiyun /* NOP OUT retries waiting for NOP IN response */
43*4882a593Smuzhiyun #define NOP_OUT_RETRIES 10
44*4882a593Smuzhiyun /* Timeout after 30 msecs if NOP OUT hangs without response */
45*4882a593Smuzhiyun #define NOP_OUT_TIMEOUT 30 /* msecs */
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* Only use one Task Tag for all requests */
48*4882a593Smuzhiyun #define TASK_TAG 0
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Expose the flag value from utp_upiu_query.value */
51*4882a593Smuzhiyun #define MASK_QUERY_UPIU_FLAG_LOC 0xFF
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define MAX_PRDT_ENTRY 262144
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* maximum bytes per request */
56*4882a593Smuzhiyun #define UFS_MAX_BYTES (128 * 256 * 1024)
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static inline bool ufshcd_is_hba_active(struct ufs_hba *hba);
59*4882a593Smuzhiyun static inline void ufshcd_hba_stop(struct ufs_hba *hba);
60*4882a593Smuzhiyun static int ufshcd_hba_enable(struct ufs_hba *hba);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun * ufshcd_wait_for_register - wait for register value to change
64*4882a593Smuzhiyun */
ufshcd_wait_for_register(struct ufs_hba * hba,u32 reg,u32 mask,u32 val,unsigned long timeout_ms)65*4882a593Smuzhiyun static int ufshcd_wait_for_register(struct ufs_hba *hba, u32 reg, u32 mask,
66*4882a593Smuzhiyun u32 val, unsigned long timeout_ms)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun int err = 0;
69*4882a593Smuzhiyun unsigned long start = get_timer(0);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* ignore bits that we don't intend to wait on */
72*4882a593Smuzhiyun val = val & mask;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun while ((ufshcd_readl(hba, reg) & mask) != val) {
75*4882a593Smuzhiyun if (get_timer(start) > timeout_ms) {
76*4882a593Smuzhiyun if ((ufshcd_readl(hba, reg) & mask) != val)
77*4882a593Smuzhiyun err = -ETIMEDOUT;
78*4882a593Smuzhiyun break;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun return err;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /**
86*4882a593Smuzhiyun * ufshcd_init_pwr_info - setting the POR (power on reset)
87*4882a593Smuzhiyun * values in hba power info
88*4882a593Smuzhiyun */
ufshcd_init_pwr_info(struct ufs_hba * hba)89*4882a593Smuzhiyun static void ufshcd_init_pwr_info(struct ufs_hba *hba)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun hba->pwr_info.gear_rx = UFS_PWM_G1;
92*4882a593Smuzhiyun hba->pwr_info.gear_tx = UFS_PWM_G1;
93*4882a593Smuzhiyun hba->pwr_info.lane_rx = 1;
94*4882a593Smuzhiyun hba->pwr_info.lane_tx = 1;
95*4882a593Smuzhiyun hba->pwr_info.pwr_rx = SLOWAUTO_MODE;
96*4882a593Smuzhiyun hba->pwr_info.pwr_tx = SLOWAUTO_MODE;
97*4882a593Smuzhiyun hba->pwr_info.hs_rate = 0;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /**
101*4882a593Smuzhiyun * ufshcd_print_pwr_info - print power params as saved in hba
102*4882a593Smuzhiyun * power info
103*4882a593Smuzhiyun */
ufshcd_print_pwr_info(struct ufs_hba * hba)104*4882a593Smuzhiyun static void ufshcd_print_pwr_info(struct ufs_hba *hba)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun static const char * const names[] = {
107*4882a593Smuzhiyun "INVALID MODE",
108*4882a593Smuzhiyun "FAST MODE",
109*4882a593Smuzhiyun "SLOW_MODE",
110*4882a593Smuzhiyun "INVALID MODE",
111*4882a593Smuzhiyun "FASTAUTO_MODE",
112*4882a593Smuzhiyun "SLOWAUTO_MODE",
113*4882a593Smuzhiyun "INVALID MODE",
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun dev_err(hba->dev, "[RX, TX]: gear=[%d, %d], lane[%d, %d], pwr[%s, %s], rate = %d\n",
117*4882a593Smuzhiyun hba->pwr_info.gear_rx, hba->pwr_info.gear_tx,
118*4882a593Smuzhiyun hba->pwr_info.lane_rx, hba->pwr_info.lane_tx,
119*4882a593Smuzhiyun names[hba->pwr_info.pwr_rx],
120*4882a593Smuzhiyun names[hba->pwr_info.pwr_tx],
121*4882a593Smuzhiyun hba->pwr_info.hs_rate);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /**
125*4882a593Smuzhiyun * ufshcd_ready_for_uic_cmd - Check if controller is ready
126*4882a593Smuzhiyun * to accept UIC commands
127*4882a593Smuzhiyun */
ufshcd_ready_for_uic_cmd(struct ufs_hba * hba)128*4882a593Smuzhiyun static inline bool ufshcd_ready_for_uic_cmd(struct ufs_hba *hba)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun if (ufshcd_readl(hba, REG_CONTROLLER_STATUS) & UIC_COMMAND_READY)
131*4882a593Smuzhiyun return true;
132*4882a593Smuzhiyun else
133*4882a593Smuzhiyun return false;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /**
137*4882a593Smuzhiyun * ufshcd_get_uic_cmd_result - Get the UIC command result
138*4882a593Smuzhiyun */
ufshcd_get_uic_cmd_result(struct ufs_hba * hba)139*4882a593Smuzhiyun static inline int ufshcd_get_uic_cmd_result(struct ufs_hba *hba)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun return ufshcd_readl(hba, REG_UIC_COMMAND_ARG_2) &
142*4882a593Smuzhiyun MASK_UIC_COMMAND_RESULT;
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /**
146*4882a593Smuzhiyun * ufshcd_get_dme_attr_val - Get the value of attribute returned by UIC command
147*4882a593Smuzhiyun */
ufshcd_get_dme_attr_val(struct ufs_hba * hba)148*4882a593Smuzhiyun static inline u32 ufshcd_get_dme_attr_val(struct ufs_hba *hba)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun return ufshcd_readl(hba, REG_UIC_COMMAND_ARG_3);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /**
154*4882a593Smuzhiyun * ufshcd_is_device_present - Check if any device connected to
155*4882a593Smuzhiyun * the host controller
156*4882a593Smuzhiyun */
ufshcd_is_device_present(struct ufs_hba * hba)157*4882a593Smuzhiyun static inline bool ufshcd_is_device_present(struct ufs_hba *hba)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun return (ufshcd_readl(hba, REG_CONTROLLER_STATUS) &
160*4882a593Smuzhiyun DEVICE_PRESENT) ? true : false;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun /**
164*4882a593Smuzhiyun * ufshcd_send_uic_cmd - UFS Interconnect layer command API
165*4882a593Smuzhiyun *
166*4882a593Smuzhiyun */
ufshcd_send_uic_cmd(struct ufs_hba * hba,struct uic_command * uic_cmd)167*4882a593Smuzhiyun static int ufshcd_send_uic_cmd(struct ufs_hba *hba, struct uic_command *uic_cmd)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun unsigned long start = 0;
170*4882a593Smuzhiyun u32 intr_status;
171*4882a593Smuzhiyun u32 enabled_intr_status;
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (!ufshcd_ready_for_uic_cmd(hba)) {
174*4882a593Smuzhiyun dev_err(hba->dev,
175*4882a593Smuzhiyun "Controller not ready to accept UIC commands\n");
176*4882a593Smuzhiyun return -EIO;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun debug("sending uic command:%d\n", uic_cmd->command);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* Write Args */
182*4882a593Smuzhiyun ufshcd_writel(hba, uic_cmd->argument1, REG_UIC_COMMAND_ARG_1);
183*4882a593Smuzhiyun ufshcd_writel(hba, uic_cmd->argument2, REG_UIC_COMMAND_ARG_2);
184*4882a593Smuzhiyun ufshcd_writel(hba, uic_cmd->argument3, REG_UIC_COMMAND_ARG_3);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* Write UIC Cmd */
187*4882a593Smuzhiyun ufshcd_writel(hba, uic_cmd->command & COMMAND_OPCODE_MASK,
188*4882a593Smuzhiyun REG_UIC_COMMAND);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun start = get_timer(0);
191*4882a593Smuzhiyun do {
192*4882a593Smuzhiyun intr_status = ufshcd_readl(hba, REG_INTERRUPT_STATUS);
193*4882a593Smuzhiyun enabled_intr_status = intr_status & hba->intr_mask;
194*4882a593Smuzhiyun ufshcd_writel(hba, intr_status, REG_INTERRUPT_STATUS);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun if (get_timer(start) > UFS_UIC_CMD_TIMEOUT) {
197*4882a593Smuzhiyun dev_err(hba->dev,
198*4882a593Smuzhiyun "Timedout waiting for UIC response\n");
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun return -ETIMEDOUT;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun if (enabled_intr_status & UFSHCD_ERROR_MASK) {
204*4882a593Smuzhiyun dev_err(hba->dev, "Error in status:%08x\n",
205*4882a593Smuzhiyun enabled_intr_status);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun return -1;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun } while (!(enabled_intr_status & UFSHCD_UIC_MASK));
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun uic_cmd->argument2 = ufshcd_get_uic_cmd_result(hba);
212*4882a593Smuzhiyun uic_cmd->argument3 = ufshcd_get_dme_attr_val(hba);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun debug("Sent successfully\n");
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /**
220*4882a593Smuzhiyun * ufshcd_dme_set_attr - UIC command for DME_SET, DME_PEER_SET
221*4882a593Smuzhiyun *
222*4882a593Smuzhiyun */
ufshcd_dme_set_attr(struct ufs_hba * hba,u32 attr_sel,u8 attr_set,u32 mib_val,u8 peer)223*4882a593Smuzhiyun int ufshcd_dme_set_attr(struct ufs_hba *hba, u32 attr_sel, u8 attr_set,
224*4882a593Smuzhiyun u32 mib_val, u8 peer)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun struct uic_command uic_cmd = {0};
227*4882a593Smuzhiyun static const char *const action[] = {
228*4882a593Smuzhiyun "dme-set",
229*4882a593Smuzhiyun "dme-peer-set"
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun const char *set = action[!!peer];
232*4882a593Smuzhiyun int ret;
233*4882a593Smuzhiyun int retries = UFS_UIC_COMMAND_RETRIES;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun uic_cmd.command = peer ?
236*4882a593Smuzhiyun UIC_CMD_DME_PEER_SET : UIC_CMD_DME_SET;
237*4882a593Smuzhiyun uic_cmd.argument1 = attr_sel;
238*4882a593Smuzhiyun uic_cmd.argument2 = UIC_ARG_ATTR_TYPE(attr_set);
239*4882a593Smuzhiyun uic_cmd.argument3 = mib_val;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun do {
242*4882a593Smuzhiyun /* for peer attributes we retry upon failure */
243*4882a593Smuzhiyun ret = ufshcd_send_uic_cmd(hba, &uic_cmd);
244*4882a593Smuzhiyun if (ret)
245*4882a593Smuzhiyun dev_dbg(hba->dev, "%s: attr-id 0x%x val 0x%x error code %d\n",
246*4882a593Smuzhiyun set, UIC_GET_ATTR_ID(attr_sel), mib_val, ret);
247*4882a593Smuzhiyun } while (ret && peer && --retries);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (ret)
250*4882a593Smuzhiyun dev_err(hba->dev, "%s: attr-id 0x%x val 0x%x failed %d retries\n",
251*4882a593Smuzhiyun set, UIC_GET_ATTR_ID(attr_sel), mib_val,
252*4882a593Smuzhiyun UFS_UIC_COMMAND_RETRIES - retries);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return ret;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /**
258*4882a593Smuzhiyun * ufshcd_dme_get_attr - UIC command for DME_GET, DME_PEER_GET
259*4882a593Smuzhiyun *
260*4882a593Smuzhiyun */
ufshcd_dme_get_attr(struct ufs_hba * hba,u32 attr_sel,u32 * mib_val,u8 peer)261*4882a593Smuzhiyun int ufshcd_dme_get_attr(struct ufs_hba *hba, u32 attr_sel,
262*4882a593Smuzhiyun u32 *mib_val, u8 peer)
263*4882a593Smuzhiyun {
264*4882a593Smuzhiyun struct uic_command uic_cmd = {0};
265*4882a593Smuzhiyun static const char *const action[] = {
266*4882a593Smuzhiyun "dme-get",
267*4882a593Smuzhiyun "dme-peer-get"
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun const char *get = action[!!peer];
270*4882a593Smuzhiyun int ret;
271*4882a593Smuzhiyun int retries = UFS_UIC_COMMAND_RETRIES;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun uic_cmd.command = peer ?
274*4882a593Smuzhiyun UIC_CMD_DME_PEER_GET : UIC_CMD_DME_GET;
275*4882a593Smuzhiyun uic_cmd.argument1 = attr_sel;
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun do {
278*4882a593Smuzhiyun /* for peer attributes we retry upon failure */
279*4882a593Smuzhiyun ret = ufshcd_send_uic_cmd(hba, &uic_cmd);
280*4882a593Smuzhiyun if (ret)
281*4882a593Smuzhiyun dev_dbg(hba->dev, "%s: attr-id 0x%x error code %d\n",
282*4882a593Smuzhiyun get, UIC_GET_ATTR_ID(attr_sel), ret);
283*4882a593Smuzhiyun } while (ret && peer && --retries);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (ret)
286*4882a593Smuzhiyun dev_err(hba->dev, "%s: attr-id 0x%x failed %d retries\n",
287*4882a593Smuzhiyun get, UIC_GET_ATTR_ID(attr_sel),
288*4882a593Smuzhiyun UFS_UIC_COMMAND_RETRIES - retries);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun if (mib_val && !ret)
291*4882a593Smuzhiyun *mib_val = uic_cmd.argument3;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return ret;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
ufshcd_disable_tx_lcc(struct ufs_hba * hba,bool peer)296*4882a593Smuzhiyun static int ufshcd_disable_tx_lcc(struct ufs_hba *hba, bool peer)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun u32 tx_lanes, i, err = 0;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (!peer)
301*4882a593Smuzhiyun ufshcd_dme_get(hba, UIC_ARG_MIB(PA_CONNECTEDTXDATALANES),
302*4882a593Smuzhiyun &tx_lanes);
303*4882a593Smuzhiyun else
304*4882a593Smuzhiyun ufshcd_dme_peer_get(hba, UIC_ARG_MIB(PA_CONNECTEDTXDATALANES),
305*4882a593Smuzhiyun &tx_lanes);
306*4882a593Smuzhiyun for (i = 0; i < tx_lanes; i++) {
307*4882a593Smuzhiyun if (!peer)
308*4882a593Smuzhiyun err = ufshcd_dme_set(hba,
309*4882a593Smuzhiyun UIC_ARG_MIB_SEL(TX_LCC_ENABLE,
310*4882a593Smuzhiyun UIC_ARG_MPHY_TX_GEN_SEL_INDEX(i)),
311*4882a593Smuzhiyun 0);
312*4882a593Smuzhiyun else
313*4882a593Smuzhiyun err = ufshcd_dme_peer_set(hba,
314*4882a593Smuzhiyun UIC_ARG_MIB_SEL(TX_LCC_ENABLE,
315*4882a593Smuzhiyun UIC_ARG_MPHY_TX_GEN_SEL_INDEX(i)),
316*4882a593Smuzhiyun 0);
317*4882a593Smuzhiyun if (err) {
318*4882a593Smuzhiyun dev_err(hba->dev, "%s: TX LCC Disable failed, peer = %d, lane = %d, err = %d",
319*4882a593Smuzhiyun __func__, peer, i, err);
320*4882a593Smuzhiyun break;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun return err;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
ufshcd_disable_device_tx_lcc(struct ufs_hba * hba)327*4882a593Smuzhiyun static inline int ufshcd_disable_device_tx_lcc(struct ufs_hba *hba)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun return ufshcd_disable_tx_lcc(hba, true);
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /**
333*4882a593Smuzhiyun * ufshcd_dme_link_startup - Notify Unipro to perform link startup
334*4882a593Smuzhiyun *
335*4882a593Smuzhiyun */
ufshcd_dme_link_startup(struct ufs_hba * hba)336*4882a593Smuzhiyun static int ufshcd_dme_link_startup(struct ufs_hba *hba)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun struct uic_command uic_cmd = {0};
339*4882a593Smuzhiyun int ret;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun uic_cmd.command = UIC_CMD_DME_LINK_STARTUP;
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun ret = ufshcd_send_uic_cmd(hba, &uic_cmd);
344*4882a593Smuzhiyun if (ret)
345*4882a593Smuzhiyun dev_dbg(hba->dev,
346*4882a593Smuzhiyun "dme-link-startup: error code %d\n", ret);
347*4882a593Smuzhiyun return ret;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /**
351*4882a593Smuzhiyun * ufshcd_disable_intr_aggr - Disables interrupt aggregation.
352*4882a593Smuzhiyun *
353*4882a593Smuzhiyun */
ufshcd_disable_intr_aggr(struct ufs_hba * hba)354*4882a593Smuzhiyun static inline void ufshcd_disable_intr_aggr(struct ufs_hba *hba)
355*4882a593Smuzhiyun {
356*4882a593Smuzhiyun ufshcd_writel(hba, 0, REG_UTP_TRANSFER_REQ_INT_AGG_CONTROL);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /**
360*4882a593Smuzhiyun * ufshcd_get_lists_status - Check UCRDY, UTRLRDY and UTMRLRDY
361*4882a593Smuzhiyun */
ufshcd_get_lists_status(u32 reg)362*4882a593Smuzhiyun static inline int ufshcd_get_lists_status(u32 reg)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun return !((reg & UFSHCD_STATUS_READY) == UFSHCD_STATUS_READY);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /**
368*4882a593Smuzhiyun * ufshcd_enable_run_stop_reg - Enable run-stop registers,
369*4882a593Smuzhiyun * When run-stop registers are set to 1, it indicates the
370*4882a593Smuzhiyun * host controller that it can process the requests
371*4882a593Smuzhiyun */
ufshcd_enable_run_stop_reg(struct ufs_hba * hba)372*4882a593Smuzhiyun static void ufshcd_enable_run_stop_reg(struct ufs_hba *hba)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun ufshcd_writel(hba, UTP_TASK_REQ_LIST_RUN_STOP_BIT,
375*4882a593Smuzhiyun REG_UTP_TASK_REQ_LIST_RUN_STOP);
376*4882a593Smuzhiyun ufshcd_writel(hba, UTP_TRANSFER_REQ_LIST_RUN_STOP_BIT,
377*4882a593Smuzhiyun REG_UTP_TRANSFER_REQ_LIST_RUN_STOP);
378*4882a593Smuzhiyun }
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /**
381*4882a593Smuzhiyun * ufshcd_enable_intr - enable interrupts
382*4882a593Smuzhiyun */
ufshcd_enable_intr(struct ufs_hba * hba,u32 intrs)383*4882a593Smuzhiyun static void ufshcd_enable_intr(struct ufs_hba *hba, u32 intrs)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun u32 set = ufshcd_readl(hba, REG_INTERRUPT_ENABLE);
386*4882a593Smuzhiyun u32 rw;
387*4882a593Smuzhiyun
388*4882a593Smuzhiyun if (hba->version == UFSHCI_VERSION_10) {
389*4882a593Smuzhiyun rw = set & INTERRUPT_MASK_RW_VER_10;
390*4882a593Smuzhiyun set = rw | ((set ^ intrs) & intrs);
391*4882a593Smuzhiyun } else {
392*4882a593Smuzhiyun set |= intrs;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun ufshcd_writel(hba, set, REG_INTERRUPT_ENABLE);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun hba->intr_mask = set;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun /**
401*4882a593Smuzhiyun * ufshcd_make_hba_operational - Make UFS controller operational
402*4882a593Smuzhiyun *
403*4882a593Smuzhiyun * To bring UFS host controller to operational state,
404*4882a593Smuzhiyun * 1. Enable required interrupts
405*4882a593Smuzhiyun * 2. Configure interrupt aggregation
406*4882a593Smuzhiyun * 3. Program UTRL and UTMRL base address
407*4882a593Smuzhiyun * 4. Configure run-stop-registers
408*4882a593Smuzhiyun *
409*4882a593Smuzhiyun */
ufshcd_make_hba_operational(struct ufs_hba * hba)410*4882a593Smuzhiyun static int ufshcd_make_hba_operational(struct ufs_hba *hba)
411*4882a593Smuzhiyun {
412*4882a593Smuzhiyun int err = 0;
413*4882a593Smuzhiyun u32 reg;
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* Enable required interrupts */
416*4882a593Smuzhiyun ufshcd_enable_intr(hba, UFSHCD_ENABLE_INTRS);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun /* Disable interrupt aggregation */
419*4882a593Smuzhiyun ufshcd_disable_intr_aggr(hba);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun /* Configure UTRL and UTMRL base address registers */
422*4882a593Smuzhiyun ufshcd_writel(hba, lower_32_bits((dma_addr_t)hba->utrdl),
423*4882a593Smuzhiyun REG_UTP_TRANSFER_REQ_LIST_BASE_L);
424*4882a593Smuzhiyun ufshcd_writel(hba, upper_32_bits((dma_addr_t)hba->utrdl),
425*4882a593Smuzhiyun REG_UTP_TRANSFER_REQ_LIST_BASE_H);
426*4882a593Smuzhiyun ufshcd_writel(hba, lower_32_bits((dma_addr_t)hba->utmrdl),
427*4882a593Smuzhiyun REG_UTP_TASK_REQ_LIST_BASE_L);
428*4882a593Smuzhiyun ufshcd_writel(hba, upper_32_bits((dma_addr_t)hba->utmrdl),
429*4882a593Smuzhiyun REG_UTP_TASK_REQ_LIST_BASE_H);
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /*
432*4882a593Smuzhiyun * UCRDY, UTMRLDY and UTRLRDY bits must be 1
433*4882a593Smuzhiyun */
434*4882a593Smuzhiyun reg = ufshcd_readl(hba, REG_CONTROLLER_STATUS);
435*4882a593Smuzhiyun if (!(ufshcd_get_lists_status(reg))) {
436*4882a593Smuzhiyun ufshcd_enable_run_stop_reg(hba);
437*4882a593Smuzhiyun } else {
438*4882a593Smuzhiyun dev_err(hba->dev,
439*4882a593Smuzhiyun "Host controller not ready to process requests");
440*4882a593Smuzhiyun err = -EIO;
441*4882a593Smuzhiyun goto out;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun out:
445*4882a593Smuzhiyun return err;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun /**
449*4882a593Smuzhiyun * ufshcd_link_startup - Initialize unipro link startup
450*4882a593Smuzhiyun */
ufshcd_link_startup(struct ufs_hba * hba)451*4882a593Smuzhiyun static int ufshcd_link_startup(struct ufs_hba *hba)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun int ret;
454*4882a593Smuzhiyun int retries = DME_LINKSTARTUP_RETRIES;
455*4882a593Smuzhiyun bool link_startup_again = true;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun link_startup:
458*4882a593Smuzhiyun do {
459*4882a593Smuzhiyun ufshcd_ops_link_startup_notify(hba, PRE_CHANGE);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun ret = ufshcd_dme_link_startup(hba);
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun /* check if device is detected by inter-connect layer */
464*4882a593Smuzhiyun if (!ret && !ufshcd_is_device_present(hba)) {
465*4882a593Smuzhiyun dev_err(hba->dev, "%s: Device not present\n", __func__);
466*4882a593Smuzhiyun ret = -ENXIO;
467*4882a593Smuzhiyun goto out;
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /*
471*4882a593Smuzhiyun * DME link lost indication is only received when link is up,
472*4882a593Smuzhiyun * but we can't be sure if the link is up until link startup
473*4882a593Smuzhiyun * succeeds. So reset the local Uni-Pro and try again.
474*4882a593Smuzhiyun */
475*4882a593Smuzhiyun if (ret && ufshcd_hba_enable(hba))
476*4882a593Smuzhiyun goto out;
477*4882a593Smuzhiyun } while (ret && retries--);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun if (ret)
480*4882a593Smuzhiyun /* failed to get the link up... retire */
481*4882a593Smuzhiyun goto out;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun if (link_startup_again) {
484*4882a593Smuzhiyun link_startup_again = false;
485*4882a593Smuzhiyun retries = DME_LINKSTARTUP_RETRIES;
486*4882a593Smuzhiyun goto link_startup;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun /* Mark that link is up in PWM-G1, 1-lane, SLOW-AUTO mode */
490*4882a593Smuzhiyun ufshcd_init_pwr_info(hba);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun if (hba->quirks & UFSHCD_QUIRK_BROKEN_LCC) {
493*4882a593Smuzhiyun ret = ufshcd_disable_device_tx_lcc(hba);
494*4882a593Smuzhiyun if (ret)
495*4882a593Smuzhiyun goto out;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* Include any host controller configuration via UIC commands */
499*4882a593Smuzhiyun ret = ufshcd_ops_link_startup_notify(hba, POST_CHANGE);
500*4882a593Smuzhiyun if (ret)
501*4882a593Smuzhiyun goto out;
502*4882a593Smuzhiyun
503*4882a593Smuzhiyun ret = ufshcd_make_hba_operational(hba);
504*4882a593Smuzhiyun out:
505*4882a593Smuzhiyun if (ret)
506*4882a593Smuzhiyun dev_err(hba->dev, "link startup failed %d\n", ret);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun return ret;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun /**
512*4882a593Smuzhiyun * ufshcd_hba_stop - Send controller to reset state
513*4882a593Smuzhiyun */
ufshcd_hba_stop(struct ufs_hba * hba)514*4882a593Smuzhiyun static inline void ufshcd_hba_stop(struct ufs_hba *hba)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun int err;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun ufshcd_writel(hba, CONTROLLER_DISABLE, REG_CONTROLLER_ENABLE);
519*4882a593Smuzhiyun err = ufshcd_wait_for_register(hba, REG_CONTROLLER_ENABLE,
520*4882a593Smuzhiyun CONTROLLER_ENABLE, CONTROLLER_DISABLE,
521*4882a593Smuzhiyun 10);
522*4882a593Smuzhiyun if (err)
523*4882a593Smuzhiyun dev_err(hba->dev, "%s: Controller disable failed\n", __func__);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
526*4882a593Smuzhiyun /**
527*4882a593Smuzhiyun * ufshcd_is_hba_active - Get controller state
528*4882a593Smuzhiyun */
ufshcd_is_hba_active(struct ufs_hba * hba)529*4882a593Smuzhiyun static inline bool ufshcd_is_hba_active(struct ufs_hba *hba)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun return (ufshcd_readl(hba, REG_CONTROLLER_ENABLE) & CONTROLLER_ENABLE)
532*4882a593Smuzhiyun ? false : true;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun
535*4882a593Smuzhiyun /**
536*4882a593Smuzhiyun * ufshcd_hba_start - Start controller initialization sequence
537*4882a593Smuzhiyun */
ufshcd_hba_start(struct ufs_hba * hba)538*4882a593Smuzhiyun static inline void ufshcd_hba_start(struct ufs_hba *hba)
539*4882a593Smuzhiyun {
540*4882a593Smuzhiyun ufshcd_writel(hba, CONTROLLER_ENABLE, REG_CONTROLLER_ENABLE);
541*4882a593Smuzhiyun }
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun /**
544*4882a593Smuzhiyun * ufshcd_hba_enable - initialize the controller
545*4882a593Smuzhiyun */
ufshcd_hba_enable(struct ufs_hba * hba)546*4882a593Smuzhiyun static int ufshcd_hba_enable(struct ufs_hba *hba)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun int retry;
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun if (!ufshcd_is_hba_active(hba))
551*4882a593Smuzhiyun /* change controller state to "reset state" */
552*4882a593Smuzhiyun ufshcd_hba_stop(hba);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun ufshcd_ops_hce_enable_notify(hba, PRE_CHANGE);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun /* start controller initialization sequence */
557*4882a593Smuzhiyun ufshcd_hba_start(hba);
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun /*
560*4882a593Smuzhiyun * To initialize a UFS host controller HCE bit must be set to 1.
561*4882a593Smuzhiyun * During initialization the HCE bit value changes from 1->0->1.
562*4882a593Smuzhiyun * When the host controller completes initialization sequence
563*4882a593Smuzhiyun * it sets the value of HCE bit to 1. The same HCE bit is read back
564*4882a593Smuzhiyun * to check if the controller has completed initialization sequence.
565*4882a593Smuzhiyun * So without this delay the value HCE = 1, set in the previous
566*4882a593Smuzhiyun * instruction might be read back.
567*4882a593Smuzhiyun * This delay can be changed based on the controller.
568*4882a593Smuzhiyun */
569*4882a593Smuzhiyun mdelay(1);
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun /* wait for the host controller to complete initialization */
572*4882a593Smuzhiyun retry = 10;
573*4882a593Smuzhiyun while (ufshcd_is_hba_active(hba)) {
574*4882a593Smuzhiyun if (retry) {
575*4882a593Smuzhiyun retry--;
576*4882a593Smuzhiyun } else {
577*4882a593Smuzhiyun dev_err(hba->dev, "Controller enable failed\n");
578*4882a593Smuzhiyun return -EIO;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun mdelay(5);
581*4882a593Smuzhiyun }
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun /* enable UIC related interrupts */
584*4882a593Smuzhiyun ufshcd_enable_intr(hba, UFSHCD_UIC_MASK);
585*4882a593Smuzhiyun
586*4882a593Smuzhiyun ufshcd_ops_hce_enable_notify(hba, POST_CHANGE);
587*4882a593Smuzhiyun
588*4882a593Smuzhiyun return 0;
589*4882a593Smuzhiyun }
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun /**
592*4882a593Smuzhiyun * ufshcd_host_memory_configure - configure local reference block with
593*4882a593Smuzhiyun * memory offsets
594*4882a593Smuzhiyun */
ufshcd_host_memory_configure(struct ufs_hba * hba)595*4882a593Smuzhiyun static void ufshcd_host_memory_configure(struct ufs_hba *hba)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun struct utp_transfer_req_desc *utrdlp;
598*4882a593Smuzhiyun dma_addr_t cmd_desc_dma_addr;
599*4882a593Smuzhiyun u16 response_offset;
600*4882a593Smuzhiyun u16 prdt_offset;
601*4882a593Smuzhiyun
602*4882a593Smuzhiyun utrdlp = hba->utrdl;
603*4882a593Smuzhiyun cmd_desc_dma_addr = (dma_addr_t)hba->ucdl;
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun utrdlp->command_desc_base_addr_lo =
606*4882a593Smuzhiyun cpu_to_le32(lower_32_bits(cmd_desc_dma_addr));
607*4882a593Smuzhiyun utrdlp->command_desc_base_addr_hi =
608*4882a593Smuzhiyun cpu_to_le32(upper_32_bits(cmd_desc_dma_addr));
609*4882a593Smuzhiyun
610*4882a593Smuzhiyun response_offset = offsetof(struct utp_transfer_cmd_desc, response_upiu);
611*4882a593Smuzhiyun prdt_offset = offsetof(struct utp_transfer_cmd_desc, prd_table);
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun utrdlp->response_upiu_offset = cpu_to_le16(response_offset >> 2);
614*4882a593Smuzhiyun utrdlp->prd_table_offset = cpu_to_le16(prdt_offset >> 2);
615*4882a593Smuzhiyun utrdlp->response_upiu_length = cpu_to_le16(ALIGNED_UPIU_SIZE >> 2);
616*4882a593Smuzhiyun
617*4882a593Smuzhiyun hba->ucd_req_ptr = (struct utp_upiu_req *)hba->ucdl;
618*4882a593Smuzhiyun hba->ucd_rsp_ptr =
619*4882a593Smuzhiyun (struct utp_upiu_rsp *)&hba->ucdl->response_upiu;
620*4882a593Smuzhiyun hba->ucd_prdt_ptr =
621*4882a593Smuzhiyun (struct ufshcd_sg_entry *)&hba->ucdl->prd_table;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun /**
625*4882a593Smuzhiyun * ufshcd_memory_alloc - allocate memory for host memory space data structures
626*4882a593Smuzhiyun */
ufshcd_memory_alloc(struct ufs_hba * hba)627*4882a593Smuzhiyun static int ufshcd_memory_alloc(struct ufs_hba *hba)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun /* Allocate one Transfer Request Descriptor
630*4882a593Smuzhiyun * Should be aligned to 1k boundary.
631*4882a593Smuzhiyun */
632*4882a593Smuzhiyun hba->utrdl = memalign(1024, sizeof(struct utp_transfer_req_desc));
633*4882a593Smuzhiyun if (!hba->utrdl) {
634*4882a593Smuzhiyun dev_err(hba->dev, "Transfer Descriptor memory allocation failed\n");
635*4882a593Smuzhiyun return -ENOMEM;
636*4882a593Smuzhiyun }
637*4882a593Smuzhiyun
638*4882a593Smuzhiyun /* Allocate one Command Descriptor
639*4882a593Smuzhiyun * Should be aligned to 1k boundary.
640*4882a593Smuzhiyun */
641*4882a593Smuzhiyun hba->ucdl = memalign(1024, sizeof(struct utp_transfer_cmd_desc));
642*4882a593Smuzhiyun if (!hba->ucdl) {
643*4882a593Smuzhiyun dev_err(hba->dev, "Command descriptor memory allocation failed\n");
644*4882a593Smuzhiyun return -ENOMEM;
645*4882a593Smuzhiyun }
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun return 0;
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun /**
651*4882a593Smuzhiyun * ufshcd_get_intr_mask - Get the interrupt bit mask
652*4882a593Smuzhiyun */
ufshcd_get_intr_mask(struct ufs_hba * hba)653*4882a593Smuzhiyun static inline u32 ufshcd_get_intr_mask(struct ufs_hba *hba)
654*4882a593Smuzhiyun {
655*4882a593Smuzhiyun u32 intr_mask = 0;
656*4882a593Smuzhiyun
657*4882a593Smuzhiyun switch (hba->version) {
658*4882a593Smuzhiyun case UFSHCI_VERSION_10:
659*4882a593Smuzhiyun intr_mask = INTERRUPT_MASK_ALL_VER_10;
660*4882a593Smuzhiyun break;
661*4882a593Smuzhiyun case UFSHCI_VERSION_11:
662*4882a593Smuzhiyun case UFSHCI_VERSION_20:
663*4882a593Smuzhiyun intr_mask = INTERRUPT_MASK_ALL_VER_11;
664*4882a593Smuzhiyun break;
665*4882a593Smuzhiyun case UFSHCI_VERSION_21:
666*4882a593Smuzhiyun default:
667*4882a593Smuzhiyun intr_mask = INTERRUPT_MASK_ALL_VER_21;
668*4882a593Smuzhiyun break;
669*4882a593Smuzhiyun }
670*4882a593Smuzhiyun
671*4882a593Smuzhiyun return intr_mask;
672*4882a593Smuzhiyun }
673*4882a593Smuzhiyun
674*4882a593Smuzhiyun /**
675*4882a593Smuzhiyun * ufshcd_get_ufs_version - Get the UFS version supported by the HBA
676*4882a593Smuzhiyun */
ufshcd_get_ufs_version(struct ufs_hba * hba)677*4882a593Smuzhiyun static inline u32 ufshcd_get_ufs_version(struct ufs_hba *hba)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun return ufshcd_readl(hba, REG_UFS_VERSION);
680*4882a593Smuzhiyun }
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /**
683*4882a593Smuzhiyun * ufshcd_get_upmcrs - Get the power mode change request status
684*4882a593Smuzhiyun */
ufshcd_get_upmcrs(struct ufs_hba * hba)685*4882a593Smuzhiyun static inline u8 ufshcd_get_upmcrs(struct ufs_hba *hba)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun return (ufshcd_readl(hba, REG_CONTROLLER_STATUS) >> 8) & 0x7;
688*4882a593Smuzhiyun }
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun /**
691*4882a593Smuzhiyun * ufshcd_prepare_req_desc_hdr() - Fills the requests header
692*4882a593Smuzhiyun * descriptor according to request
693*4882a593Smuzhiyun */
ufshcd_prepare_req_desc_hdr(struct utp_transfer_req_desc * req_desc,u32 * upiu_flags,enum dma_data_direction cmd_dir)694*4882a593Smuzhiyun static void ufshcd_prepare_req_desc_hdr(struct utp_transfer_req_desc *req_desc,
695*4882a593Smuzhiyun u32 *upiu_flags,
696*4882a593Smuzhiyun enum dma_data_direction cmd_dir)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun u32 data_direction;
699*4882a593Smuzhiyun u32 dword_0;
700*4882a593Smuzhiyun
701*4882a593Smuzhiyun if (cmd_dir == DMA_FROM_DEVICE) {
702*4882a593Smuzhiyun data_direction = UTP_DEVICE_TO_HOST;
703*4882a593Smuzhiyun *upiu_flags = UPIU_CMD_FLAGS_READ;
704*4882a593Smuzhiyun } else if (cmd_dir == DMA_TO_DEVICE) {
705*4882a593Smuzhiyun data_direction = UTP_HOST_TO_DEVICE;
706*4882a593Smuzhiyun *upiu_flags = UPIU_CMD_FLAGS_WRITE;
707*4882a593Smuzhiyun } else {
708*4882a593Smuzhiyun data_direction = UTP_NO_DATA_TRANSFER;
709*4882a593Smuzhiyun *upiu_flags = UPIU_CMD_FLAGS_NONE;
710*4882a593Smuzhiyun }
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun dword_0 = data_direction | (0x1 << UPIU_COMMAND_TYPE_OFFSET);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun /* Enable Interrupt for command */
715*4882a593Smuzhiyun dword_0 |= UTP_REQ_DESC_INT_CMD;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun /* Transfer request descriptor header fields */
718*4882a593Smuzhiyun req_desc->header.dword_0 = cpu_to_le32(dword_0);
719*4882a593Smuzhiyun /* dword_1 is reserved, hence it is set to 0 */
720*4882a593Smuzhiyun req_desc->header.dword_1 = 0;
721*4882a593Smuzhiyun /*
722*4882a593Smuzhiyun * assigning invalid value for command status. Controller
723*4882a593Smuzhiyun * updates OCS on command completion, with the command
724*4882a593Smuzhiyun * status
725*4882a593Smuzhiyun */
726*4882a593Smuzhiyun req_desc->header.dword_2 =
727*4882a593Smuzhiyun cpu_to_le32(OCS_INVALID_COMMAND_STATUS);
728*4882a593Smuzhiyun /* dword_3 is reserved, hence it is set to 0 */
729*4882a593Smuzhiyun req_desc->header.dword_3 = 0;
730*4882a593Smuzhiyun
731*4882a593Smuzhiyun req_desc->prd_table_length = 0;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
ufshcd_prepare_utp_query_req_upiu(struct ufs_hba * hba,u32 upiu_flags)734*4882a593Smuzhiyun static void ufshcd_prepare_utp_query_req_upiu(struct ufs_hba *hba,
735*4882a593Smuzhiyun u32 upiu_flags)
736*4882a593Smuzhiyun {
737*4882a593Smuzhiyun struct utp_upiu_req *ucd_req_ptr = hba->ucd_req_ptr;
738*4882a593Smuzhiyun struct ufs_query *query = &hba->dev_cmd.query;
739*4882a593Smuzhiyun u16 len = be16_to_cpu(query->request.upiu_req.length);
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun /* Query request header */
742*4882a593Smuzhiyun ucd_req_ptr->header.dword_0 =
743*4882a593Smuzhiyun UPIU_HEADER_DWORD(UPIU_TRANSACTION_QUERY_REQ,
744*4882a593Smuzhiyun upiu_flags, 0, TASK_TAG);
745*4882a593Smuzhiyun ucd_req_ptr->header.dword_1 =
746*4882a593Smuzhiyun UPIU_HEADER_DWORD(0, query->request.query_func,
747*4882a593Smuzhiyun 0, 0);
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /* Data segment length only need for WRITE_DESC */
750*4882a593Smuzhiyun if (query->request.upiu_req.opcode == UPIU_QUERY_OPCODE_WRITE_DESC)
751*4882a593Smuzhiyun ucd_req_ptr->header.dword_2 =
752*4882a593Smuzhiyun UPIU_HEADER_DWORD(0, 0, (len >> 8), (u8)len);
753*4882a593Smuzhiyun else
754*4882a593Smuzhiyun ucd_req_ptr->header.dword_2 = 0;
755*4882a593Smuzhiyun
756*4882a593Smuzhiyun /* Copy the Query Request buffer as is */
757*4882a593Smuzhiyun memcpy(&ucd_req_ptr->qr, &query->request.upiu_req, QUERY_OSF_SIZE);
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun /* Copy the Descriptor */
760*4882a593Smuzhiyun if (query->request.upiu_req.opcode == UPIU_QUERY_OPCODE_WRITE_DESC)
761*4882a593Smuzhiyun memcpy(ucd_req_ptr + 1, query->descriptor, len);
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun memset(hba->ucd_rsp_ptr, 0, sizeof(struct utp_upiu_rsp));
764*4882a593Smuzhiyun }
765*4882a593Smuzhiyun
ufshcd_prepare_utp_nop_upiu(struct ufs_hba * hba)766*4882a593Smuzhiyun static inline void ufshcd_prepare_utp_nop_upiu(struct ufs_hba *hba)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun struct utp_upiu_req *ucd_req_ptr = hba->ucd_req_ptr;
769*4882a593Smuzhiyun
770*4882a593Smuzhiyun memset(ucd_req_ptr, 0, sizeof(struct utp_upiu_req));
771*4882a593Smuzhiyun
772*4882a593Smuzhiyun /* command descriptor fields */
773*4882a593Smuzhiyun ucd_req_ptr->header.dword_0 =
774*4882a593Smuzhiyun UPIU_HEADER_DWORD(UPIU_TRANSACTION_NOP_OUT, 0, 0, TASK_TAG);
775*4882a593Smuzhiyun /* clear rest of the fields of basic header */
776*4882a593Smuzhiyun ucd_req_ptr->header.dword_1 = 0;
777*4882a593Smuzhiyun ucd_req_ptr->header.dword_2 = 0;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun memset(hba->ucd_rsp_ptr, 0, sizeof(struct utp_upiu_rsp));
780*4882a593Smuzhiyun }
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun /**
783*4882a593Smuzhiyun * ufshcd_comp_devman_upiu - UFS Protocol Information Unit(UPIU)
784*4882a593Smuzhiyun * for Device Management Purposes
785*4882a593Smuzhiyun */
ufshcd_comp_devman_upiu(struct ufs_hba * hba,enum dev_cmd_type cmd_type)786*4882a593Smuzhiyun static int ufshcd_comp_devman_upiu(struct ufs_hba *hba,
787*4882a593Smuzhiyun enum dev_cmd_type cmd_type)
788*4882a593Smuzhiyun {
789*4882a593Smuzhiyun u32 upiu_flags;
790*4882a593Smuzhiyun int ret = 0;
791*4882a593Smuzhiyun struct utp_transfer_req_desc *req_desc = hba->utrdl;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun hba->dev_cmd.type = cmd_type;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun ufshcd_prepare_req_desc_hdr(req_desc, &upiu_flags, DMA_NONE);
796*4882a593Smuzhiyun switch (cmd_type) {
797*4882a593Smuzhiyun case DEV_CMD_TYPE_QUERY:
798*4882a593Smuzhiyun ufshcd_prepare_utp_query_req_upiu(hba, upiu_flags);
799*4882a593Smuzhiyun break;
800*4882a593Smuzhiyun case DEV_CMD_TYPE_NOP:
801*4882a593Smuzhiyun ufshcd_prepare_utp_nop_upiu(hba);
802*4882a593Smuzhiyun break;
803*4882a593Smuzhiyun default:
804*4882a593Smuzhiyun ret = -EINVAL;
805*4882a593Smuzhiyun }
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun return ret;
808*4882a593Smuzhiyun }
809*4882a593Smuzhiyun
ufshcd_send_command(struct ufs_hba * hba,unsigned int task_tag)810*4882a593Smuzhiyun static int ufshcd_send_command(struct ufs_hba *hba, unsigned int task_tag)
811*4882a593Smuzhiyun {
812*4882a593Smuzhiyun unsigned long start;
813*4882a593Smuzhiyun u32 intr_status;
814*4882a593Smuzhiyun u32 enabled_intr_status;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun ufshcd_writel(hba, 1 << task_tag, REG_UTP_TRANSFER_REQ_DOOR_BELL);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun start = get_timer(0);
819*4882a593Smuzhiyun do {
820*4882a593Smuzhiyun intr_status = ufshcd_readl(hba, REG_INTERRUPT_STATUS);
821*4882a593Smuzhiyun enabled_intr_status = intr_status & hba->intr_mask;
822*4882a593Smuzhiyun ufshcd_writel(hba, intr_status, REG_INTERRUPT_STATUS);
823*4882a593Smuzhiyun
824*4882a593Smuzhiyun if (get_timer(start) > QUERY_REQ_TIMEOUT) {
825*4882a593Smuzhiyun dev_err(hba->dev,
826*4882a593Smuzhiyun "Timedout waiting for UTP response\n");
827*4882a593Smuzhiyun
828*4882a593Smuzhiyun return -ETIMEDOUT;
829*4882a593Smuzhiyun }
830*4882a593Smuzhiyun
831*4882a593Smuzhiyun if (enabled_intr_status & UFSHCD_ERROR_MASK) {
832*4882a593Smuzhiyun dev_err(hba->dev, "Error in status:%08x\n",
833*4882a593Smuzhiyun enabled_intr_status);
834*4882a593Smuzhiyun
835*4882a593Smuzhiyun return -1;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun } while (!(enabled_intr_status & UTP_TRANSFER_REQ_COMPL));
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun return 0;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun /**
843*4882a593Smuzhiyun * ufshcd_get_req_rsp - returns the TR response transaction type
844*4882a593Smuzhiyun */
ufshcd_get_req_rsp(struct utp_upiu_rsp * ucd_rsp_ptr)845*4882a593Smuzhiyun static inline int ufshcd_get_req_rsp(struct utp_upiu_rsp *ucd_rsp_ptr)
846*4882a593Smuzhiyun {
847*4882a593Smuzhiyun return be32_to_cpu(ucd_rsp_ptr->header.dword_0) >> 24;
848*4882a593Smuzhiyun }
849*4882a593Smuzhiyun
850*4882a593Smuzhiyun /**
851*4882a593Smuzhiyun * ufshcd_get_tr_ocs - Get the UTRD Overall Command Status
852*4882a593Smuzhiyun *
853*4882a593Smuzhiyun */
ufshcd_get_tr_ocs(struct ufs_hba * hba)854*4882a593Smuzhiyun static inline int ufshcd_get_tr_ocs(struct ufs_hba *hba)
855*4882a593Smuzhiyun {
856*4882a593Smuzhiyun return le32_to_cpu(hba->utrdl->header.dword_2) & MASK_OCS;
857*4882a593Smuzhiyun }
858*4882a593Smuzhiyun
ufshcd_get_rsp_upiu_result(struct utp_upiu_rsp * ucd_rsp_ptr)859*4882a593Smuzhiyun static inline int ufshcd_get_rsp_upiu_result(struct utp_upiu_rsp *ucd_rsp_ptr)
860*4882a593Smuzhiyun {
861*4882a593Smuzhiyun return be32_to_cpu(ucd_rsp_ptr->header.dword_1) & MASK_RSP_UPIU_RESULT;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun
ufshcd_check_query_response(struct ufs_hba * hba)864*4882a593Smuzhiyun static int ufshcd_check_query_response(struct ufs_hba *hba)
865*4882a593Smuzhiyun {
866*4882a593Smuzhiyun struct ufs_query_res *query_res = &hba->dev_cmd.query.response;
867*4882a593Smuzhiyun
868*4882a593Smuzhiyun /* Get the UPIU response */
869*4882a593Smuzhiyun query_res->response = ufshcd_get_rsp_upiu_result(hba->ucd_rsp_ptr) >>
870*4882a593Smuzhiyun UPIU_RSP_CODE_OFFSET;
871*4882a593Smuzhiyun return query_res->response;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /**
875*4882a593Smuzhiyun * ufshcd_copy_query_response() - Copy the Query Response and the data
876*4882a593Smuzhiyun * descriptor
877*4882a593Smuzhiyun */
ufshcd_copy_query_response(struct ufs_hba * hba)878*4882a593Smuzhiyun static int ufshcd_copy_query_response(struct ufs_hba *hba)
879*4882a593Smuzhiyun {
880*4882a593Smuzhiyun struct ufs_query_res *query_res = &hba->dev_cmd.query.response;
881*4882a593Smuzhiyun
882*4882a593Smuzhiyun memcpy(&query_res->upiu_res, &hba->ucd_rsp_ptr->qr, QUERY_OSF_SIZE);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /* Get the descriptor */
885*4882a593Smuzhiyun if (hba->dev_cmd.query.descriptor &&
886*4882a593Smuzhiyun hba->ucd_rsp_ptr->qr.opcode == UPIU_QUERY_OPCODE_READ_DESC) {
887*4882a593Smuzhiyun u8 *descp = (u8 *)hba->ucd_rsp_ptr +
888*4882a593Smuzhiyun GENERAL_UPIU_REQUEST_SIZE;
889*4882a593Smuzhiyun u16 resp_len;
890*4882a593Smuzhiyun u16 buf_len;
891*4882a593Smuzhiyun
892*4882a593Smuzhiyun /* data segment length */
893*4882a593Smuzhiyun resp_len = be32_to_cpu(hba->ucd_rsp_ptr->header.dword_2) &
894*4882a593Smuzhiyun MASK_QUERY_DATA_SEG_LEN;
895*4882a593Smuzhiyun buf_len =
896*4882a593Smuzhiyun be16_to_cpu(hba->dev_cmd.query.request.upiu_req.length);
897*4882a593Smuzhiyun if (likely(buf_len >= resp_len)) {
898*4882a593Smuzhiyun memcpy(hba->dev_cmd.query.descriptor, descp, resp_len);
899*4882a593Smuzhiyun } else {
900*4882a593Smuzhiyun dev_warn(hba->dev,
901*4882a593Smuzhiyun "%s: Response size is bigger than buffer",
902*4882a593Smuzhiyun __func__);
903*4882a593Smuzhiyun return -EINVAL;
904*4882a593Smuzhiyun }
905*4882a593Smuzhiyun }
906*4882a593Smuzhiyun
907*4882a593Smuzhiyun return 0;
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun /**
911*4882a593Smuzhiyun * ufshcd_exec_dev_cmd - API for sending device management requests
912*4882a593Smuzhiyun */
ufshcd_exec_dev_cmd(struct ufs_hba * hba,enum dev_cmd_type cmd_type,int timeout)913*4882a593Smuzhiyun static int ufshcd_exec_dev_cmd(struct ufs_hba *hba, enum dev_cmd_type cmd_type,
914*4882a593Smuzhiyun int timeout)
915*4882a593Smuzhiyun {
916*4882a593Smuzhiyun int err;
917*4882a593Smuzhiyun int resp;
918*4882a593Smuzhiyun
919*4882a593Smuzhiyun err = ufshcd_comp_devman_upiu(hba, cmd_type);
920*4882a593Smuzhiyun if (err)
921*4882a593Smuzhiyun return err;
922*4882a593Smuzhiyun
923*4882a593Smuzhiyun err = ufshcd_send_command(hba, TASK_TAG);
924*4882a593Smuzhiyun if (err)
925*4882a593Smuzhiyun return err;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun err = ufshcd_get_tr_ocs(hba);
928*4882a593Smuzhiyun if (err) {
929*4882a593Smuzhiyun dev_err(hba->dev, "Error in OCS:%d\n", err);
930*4882a593Smuzhiyun return -EINVAL;
931*4882a593Smuzhiyun }
932*4882a593Smuzhiyun
933*4882a593Smuzhiyun resp = ufshcd_get_req_rsp(hba->ucd_rsp_ptr);
934*4882a593Smuzhiyun switch (resp) {
935*4882a593Smuzhiyun case UPIU_TRANSACTION_NOP_IN:
936*4882a593Smuzhiyun break;
937*4882a593Smuzhiyun case UPIU_TRANSACTION_QUERY_RSP:
938*4882a593Smuzhiyun err = ufshcd_check_query_response(hba);
939*4882a593Smuzhiyun if (!err)
940*4882a593Smuzhiyun err = ufshcd_copy_query_response(hba);
941*4882a593Smuzhiyun break;
942*4882a593Smuzhiyun case UPIU_TRANSACTION_REJECT_UPIU:
943*4882a593Smuzhiyun /* TODO: handle Reject UPIU Response */
944*4882a593Smuzhiyun err = -EPERM;
945*4882a593Smuzhiyun dev_err(hba->dev, "%s: Reject UPIU not fully implemented\n",
946*4882a593Smuzhiyun __func__);
947*4882a593Smuzhiyun break;
948*4882a593Smuzhiyun default:
949*4882a593Smuzhiyun err = -EINVAL;
950*4882a593Smuzhiyun dev_err(hba->dev, "%s: Invalid device management cmd response: %x\n",
951*4882a593Smuzhiyun __func__, resp);
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun return err;
955*4882a593Smuzhiyun }
956*4882a593Smuzhiyun
957*4882a593Smuzhiyun /**
958*4882a593Smuzhiyun * ufshcd_init_query() - init the query response and request parameters
959*4882a593Smuzhiyun */
ufshcd_init_query(struct ufs_hba * hba,struct ufs_query_req ** request,struct ufs_query_res ** response,enum query_opcode opcode,u8 idn,u8 index,u8 selector)960*4882a593Smuzhiyun static inline void ufshcd_init_query(struct ufs_hba *hba,
961*4882a593Smuzhiyun struct ufs_query_req **request,
962*4882a593Smuzhiyun struct ufs_query_res **response,
963*4882a593Smuzhiyun enum query_opcode opcode,
964*4882a593Smuzhiyun u8 idn, u8 index, u8 selector)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun *request = &hba->dev_cmd.query.request;
967*4882a593Smuzhiyun *response = &hba->dev_cmd.query.response;
968*4882a593Smuzhiyun memset(*request, 0, sizeof(struct ufs_query_req));
969*4882a593Smuzhiyun memset(*response, 0, sizeof(struct ufs_query_res));
970*4882a593Smuzhiyun (*request)->upiu_req.opcode = opcode;
971*4882a593Smuzhiyun (*request)->upiu_req.idn = idn;
972*4882a593Smuzhiyun (*request)->upiu_req.index = index;
973*4882a593Smuzhiyun (*request)->upiu_req.selector = selector;
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun /**
977*4882a593Smuzhiyun * ufshcd_query_flag() - API function for sending flag query requests
978*4882a593Smuzhiyun */
ufshcd_query_flag(struct ufs_hba * hba,enum query_opcode opcode,enum flag_idn idn,bool * flag_res)979*4882a593Smuzhiyun int ufshcd_query_flag(struct ufs_hba *hba, enum query_opcode opcode,
980*4882a593Smuzhiyun enum flag_idn idn, bool *flag_res)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun struct ufs_query_req *request = NULL;
983*4882a593Smuzhiyun struct ufs_query_res *response = NULL;
984*4882a593Smuzhiyun int err, index = 0, selector = 0;
985*4882a593Smuzhiyun int timeout = QUERY_REQ_TIMEOUT;
986*4882a593Smuzhiyun
987*4882a593Smuzhiyun ufshcd_init_query(hba, &request, &response, opcode, idn, index,
988*4882a593Smuzhiyun selector);
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun switch (opcode) {
991*4882a593Smuzhiyun case UPIU_QUERY_OPCODE_SET_FLAG:
992*4882a593Smuzhiyun case UPIU_QUERY_OPCODE_CLEAR_FLAG:
993*4882a593Smuzhiyun case UPIU_QUERY_OPCODE_TOGGLE_FLAG:
994*4882a593Smuzhiyun request->query_func = UPIU_QUERY_FUNC_STANDARD_WRITE_REQUEST;
995*4882a593Smuzhiyun break;
996*4882a593Smuzhiyun case UPIU_QUERY_OPCODE_READ_FLAG:
997*4882a593Smuzhiyun request->query_func = UPIU_QUERY_FUNC_STANDARD_READ_REQUEST;
998*4882a593Smuzhiyun if (!flag_res) {
999*4882a593Smuzhiyun /* No dummy reads */
1000*4882a593Smuzhiyun dev_err(hba->dev, "%s: Invalid argument for read request\n",
1001*4882a593Smuzhiyun __func__);
1002*4882a593Smuzhiyun err = -EINVAL;
1003*4882a593Smuzhiyun goto out;
1004*4882a593Smuzhiyun }
1005*4882a593Smuzhiyun break;
1006*4882a593Smuzhiyun default:
1007*4882a593Smuzhiyun dev_err(hba->dev,
1008*4882a593Smuzhiyun "%s: Expected query flag opcode but got = %d\n",
1009*4882a593Smuzhiyun __func__, opcode);
1010*4882a593Smuzhiyun err = -EINVAL;
1011*4882a593Smuzhiyun goto out;
1012*4882a593Smuzhiyun }
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun err = ufshcd_exec_dev_cmd(hba, DEV_CMD_TYPE_QUERY, timeout);
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun if (err) {
1017*4882a593Smuzhiyun dev_err(hba->dev,
1018*4882a593Smuzhiyun "%s: Sending flag query for idn %d failed, err = %d\n",
1019*4882a593Smuzhiyun __func__, idn, err);
1020*4882a593Smuzhiyun goto out;
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun if (flag_res)
1024*4882a593Smuzhiyun *flag_res = (be32_to_cpu(response->upiu_res.value) &
1025*4882a593Smuzhiyun MASK_QUERY_UPIU_FLAG_LOC) & 0x1;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun out:
1028*4882a593Smuzhiyun return err;
1029*4882a593Smuzhiyun }
1030*4882a593Smuzhiyun
ufshcd_query_flag_retry(struct ufs_hba * hba,enum query_opcode opcode,enum flag_idn idn,bool * flag_res)1031*4882a593Smuzhiyun static int ufshcd_query_flag_retry(struct ufs_hba *hba,
1032*4882a593Smuzhiyun enum query_opcode opcode,
1033*4882a593Smuzhiyun enum flag_idn idn, bool *flag_res)
1034*4882a593Smuzhiyun {
1035*4882a593Smuzhiyun int ret;
1036*4882a593Smuzhiyun int retries;
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun for (retries = 0; retries < QUERY_REQ_RETRIES; retries++) {
1039*4882a593Smuzhiyun ret = ufshcd_query_flag(hba, opcode, idn, flag_res);
1040*4882a593Smuzhiyun if (ret)
1041*4882a593Smuzhiyun dev_dbg(hba->dev,
1042*4882a593Smuzhiyun "%s: failed with error %d, retries %d\n",
1043*4882a593Smuzhiyun __func__, ret, retries);
1044*4882a593Smuzhiyun else
1045*4882a593Smuzhiyun break;
1046*4882a593Smuzhiyun }
1047*4882a593Smuzhiyun
1048*4882a593Smuzhiyun if (ret)
1049*4882a593Smuzhiyun dev_err(hba->dev,
1050*4882a593Smuzhiyun "%s: query attribute, opcode %d, idn %d, failed with error %d after %d retires\n",
1051*4882a593Smuzhiyun __func__, opcode, idn, ret, retries);
1052*4882a593Smuzhiyun return ret;
1053*4882a593Smuzhiyun }
1054*4882a593Smuzhiyun
__ufshcd_query_descriptor(struct ufs_hba * hba,enum query_opcode opcode,enum desc_idn idn,u8 index,u8 selector,u8 * desc_buf,int * buf_len)1055*4882a593Smuzhiyun static int __ufshcd_query_descriptor(struct ufs_hba *hba,
1056*4882a593Smuzhiyun enum query_opcode opcode,
1057*4882a593Smuzhiyun enum desc_idn idn, u8 index, u8 selector,
1058*4882a593Smuzhiyun u8 *desc_buf, int *buf_len)
1059*4882a593Smuzhiyun {
1060*4882a593Smuzhiyun struct ufs_query_req *request = NULL;
1061*4882a593Smuzhiyun struct ufs_query_res *response = NULL;
1062*4882a593Smuzhiyun int err;
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun if (!desc_buf) {
1065*4882a593Smuzhiyun dev_err(hba->dev, "%s: descriptor buffer required for opcode 0x%x\n",
1066*4882a593Smuzhiyun __func__, opcode);
1067*4882a593Smuzhiyun err = -EINVAL;
1068*4882a593Smuzhiyun goto out;
1069*4882a593Smuzhiyun }
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun if (*buf_len < QUERY_DESC_MIN_SIZE || *buf_len > QUERY_DESC_MAX_SIZE) {
1072*4882a593Smuzhiyun dev_err(hba->dev, "%s: descriptor buffer size (%d) is out of range\n",
1073*4882a593Smuzhiyun __func__, *buf_len);
1074*4882a593Smuzhiyun err = -EINVAL;
1075*4882a593Smuzhiyun goto out;
1076*4882a593Smuzhiyun }
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun ufshcd_init_query(hba, &request, &response, opcode, idn, index,
1079*4882a593Smuzhiyun selector);
1080*4882a593Smuzhiyun hba->dev_cmd.query.descriptor = desc_buf;
1081*4882a593Smuzhiyun request->upiu_req.length = cpu_to_be16(*buf_len);
1082*4882a593Smuzhiyun
1083*4882a593Smuzhiyun switch (opcode) {
1084*4882a593Smuzhiyun case UPIU_QUERY_OPCODE_WRITE_DESC:
1085*4882a593Smuzhiyun request->query_func = UPIU_QUERY_FUNC_STANDARD_WRITE_REQUEST;
1086*4882a593Smuzhiyun break;
1087*4882a593Smuzhiyun case UPIU_QUERY_OPCODE_READ_DESC:
1088*4882a593Smuzhiyun request->query_func = UPIU_QUERY_FUNC_STANDARD_READ_REQUEST;
1089*4882a593Smuzhiyun break;
1090*4882a593Smuzhiyun default:
1091*4882a593Smuzhiyun dev_err(hba->dev, "%s: Expected query descriptor opcode but got = 0x%.2x\n",
1092*4882a593Smuzhiyun __func__, opcode);
1093*4882a593Smuzhiyun err = -EINVAL;
1094*4882a593Smuzhiyun goto out;
1095*4882a593Smuzhiyun }
1096*4882a593Smuzhiyun
1097*4882a593Smuzhiyun err = ufshcd_exec_dev_cmd(hba, DEV_CMD_TYPE_QUERY, QUERY_REQ_TIMEOUT);
1098*4882a593Smuzhiyun
1099*4882a593Smuzhiyun if (err) {
1100*4882a593Smuzhiyun dev_err(hba->dev, "%s: opcode 0x%.2x for idn %d failed, index %d, err = %d\n",
1101*4882a593Smuzhiyun __func__, opcode, idn, index, err);
1102*4882a593Smuzhiyun goto out;
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun
1105*4882a593Smuzhiyun hba->dev_cmd.query.descriptor = NULL;
1106*4882a593Smuzhiyun *buf_len = be16_to_cpu(response->upiu_res.length);
1107*4882a593Smuzhiyun
1108*4882a593Smuzhiyun out:
1109*4882a593Smuzhiyun return err;
1110*4882a593Smuzhiyun }
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun /**
1113*4882a593Smuzhiyun * ufshcd_query_descriptor_retry - API function for sending descriptor requests
1114*4882a593Smuzhiyun */
ufshcd_query_descriptor_retry(struct ufs_hba * hba,enum query_opcode opcode,enum desc_idn idn,u8 index,u8 selector,u8 * desc_buf,int * buf_len)1115*4882a593Smuzhiyun int ufshcd_query_descriptor_retry(struct ufs_hba *hba, enum query_opcode opcode,
1116*4882a593Smuzhiyun enum desc_idn idn, u8 index, u8 selector,
1117*4882a593Smuzhiyun u8 *desc_buf, int *buf_len)
1118*4882a593Smuzhiyun {
1119*4882a593Smuzhiyun int err;
1120*4882a593Smuzhiyun int retries;
1121*4882a593Smuzhiyun
1122*4882a593Smuzhiyun for (retries = QUERY_REQ_RETRIES; retries > 0; retries--) {
1123*4882a593Smuzhiyun err = __ufshcd_query_descriptor(hba, opcode, idn, index,
1124*4882a593Smuzhiyun selector, desc_buf, buf_len);
1125*4882a593Smuzhiyun if (!err || err == -EINVAL)
1126*4882a593Smuzhiyun break;
1127*4882a593Smuzhiyun }
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun return err;
1130*4882a593Smuzhiyun }
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun /**
1133*4882a593Smuzhiyun * ufshcd_read_desc_length - read the specified descriptor length from header
1134*4882a593Smuzhiyun */
ufshcd_read_desc_length(struct ufs_hba * hba,enum desc_idn desc_id,int desc_index,int * desc_length)1135*4882a593Smuzhiyun static int ufshcd_read_desc_length(struct ufs_hba *hba, enum desc_idn desc_id,
1136*4882a593Smuzhiyun int desc_index, int *desc_length)
1137*4882a593Smuzhiyun {
1138*4882a593Smuzhiyun int ret;
1139*4882a593Smuzhiyun u8 header[QUERY_DESC_HDR_SIZE];
1140*4882a593Smuzhiyun int header_len = QUERY_DESC_HDR_SIZE;
1141*4882a593Smuzhiyun
1142*4882a593Smuzhiyun if (desc_id >= QUERY_DESC_IDN_MAX)
1143*4882a593Smuzhiyun return -EINVAL;
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun ret = ufshcd_query_descriptor_retry(hba, UPIU_QUERY_OPCODE_READ_DESC,
1146*4882a593Smuzhiyun desc_id, desc_index, 0, header,
1147*4882a593Smuzhiyun &header_len);
1148*4882a593Smuzhiyun
1149*4882a593Smuzhiyun if (ret) {
1150*4882a593Smuzhiyun dev_err(hba->dev, "%s: Failed to get descriptor header id %d",
1151*4882a593Smuzhiyun __func__, desc_id);
1152*4882a593Smuzhiyun return ret;
1153*4882a593Smuzhiyun } else if (desc_id != header[QUERY_DESC_DESC_TYPE_OFFSET]) {
1154*4882a593Smuzhiyun dev_warn(hba->dev, "%s: descriptor header id %d and desc_id %d mismatch",
1155*4882a593Smuzhiyun __func__, header[QUERY_DESC_DESC_TYPE_OFFSET],
1156*4882a593Smuzhiyun desc_id);
1157*4882a593Smuzhiyun ret = -EINVAL;
1158*4882a593Smuzhiyun }
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun *desc_length = header[QUERY_DESC_LENGTH_OFFSET];
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun return ret;
1163*4882a593Smuzhiyun }
1164*4882a593Smuzhiyun
ufshcd_init_desc_sizes(struct ufs_hba * hba)1165*4882a593Smuzhiyun static void ufshcd_init_desc_sizes(struct ufs_hba *hba)
1166*4882a593Smuzhiyun {
1167*4882a593Smuzhiyun int err;
1168*4882a593Smuzhiyun
1169*4882a593Smuzhiyun err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_DEVICE, 0,
1170*4882a593Smuzhiyun &hba->desc_size.dev_desc);
1171*4882a593Smuzhiyun if (err)
1172*4882a593Smuzhiyun hba->desc_size.dev_desc = QUERY_DESC_DEVICE_DEF_SIZE;
1173*4882a593Smuzhiyun
1174*4882a593Smuzhiyun err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_POWER, 0,
1175*4882a593Smuzhiyun &hba->desc_size.pwr_desc);
1176*4882a593Smuzhiyun if (err)
1177*4882a593Smuzhiyun hba->desc_size.pwr_desc = QUERY_DESC_POWER_DEF_SIZE;
1178*4882a593Smuzhiyun
1179*4882a593Smuzhiyun err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_INTERCONNECT, 0,
1180*4882a593Smuzhiyun &hba->desc_size.interc_desc);
1181*4882a593Smuzhiyun if (err)
1182*4882a593Smuzhiyun hba->desc_size.interc_desc = QUERY_DESC_INTERCONNECT_DEF_SIZE;
1183*4882a593Smuzhiyun
1184*4882a593Smuzhiyun err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_CONFIGURATION, 0,
1185*4882a593Smuzhiyun &hba->desc_size.conf_desc);
1186*4882a593Smuzhiyun if (err)
1187*4882a593Smuzhiyun hba->desc_size.conf_desc = QUERY_DESC_CONFIGURATION_DEF_SIZE;
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_UNIT, 0,
1190*4882a593Smuzhiyun &hba->desc_size.unit_desc);
1191*4882a593Smuzhiyun if (err)
1192*4882a593Smuzhiyun hba->desc_size.unit_desc = QUERY_DESC_UNIT_DEF_SIZE;
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_GEOMETRY, 0,
1195*4882a593Smuzhiyun &hba->desc_size.geom_desc);
1196*4882a593Smuzhiyun if (err)
1197*4882a593Smuzhiyun hba->desc_size.geom_desc = QUERY_DESC_GEOMETRY_DEF_SIZE;
1198*4882a593Smuzhiyun
1199*4882a593Smuzhiyun err = ufshcd_read_desc_length(hba, QUERY_DESC_IDN_HEALTH, 0,
1200*4882a593Smuzhiyun &hba->desc_size.hlth_desc);
1201*4882a593Smuzhiyun if (err)
1202*4882a593Smuzhiyun hba->desc_size.hlth_desc = QUERY_DESC_HEALTH_DEF_SIZE;
1203*4882a593Smuzhiyun }
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun /**
1206*4882a593Smuzhiyun * ufshcd_map_desc_id_to_length - map descriptor IDN to its length
1207*4882a593Smuzhiyun *
1208*4882a593Smuzhiyun */
ufshcd_map_desc_id_to_length(struct ufs_hba * hba,enum desc_idn desc_id,int * desc_len)1209*4882a593Smuzhiyun int ufshcd_map_desc_id_to_length(struct ufs_hba *hba, enum desc_idn desc_id,
1210*4882a593Smuzhiyun int *desc_len)
1211*4882a593Smuzhiyun {
1212*4882a593Smuzhiyun switch (desc_id) {
1213*4882a593Smuzhiyun case QUERY_DESC_IDN_DEVICE:
1214*4882a593Smuzhiyun *desc_len = hba->desc_size.dev_desc;
1215*4882a593Smuzhiyun break;
1216*4882a593Smuzhiyun case QUERY_DESC_IDN_POWER:
1217*4882a593Smuzhiyun *desc_len = hba->desc_size.pwr_desc;
1218*4882a593Smuzhiyun break;
1219*4882a593Smuzhiyun case QUERY_DESC_IDN_GEOMETRY:
1220*4882a593Smuzhiyun *desc_len = hba->desc_size.geom_desc;
1221*4882a593Smuzhiyun break;
1222*4882a593Smuzhiyun case QUERY_DESC_IDN_CONFIGURATION:
1223*4882a593Smuzhiyun *desc_len = hba->desc_size.conf_desc;
1224*4882a593Smuzhiyun break;
1225*4882a593Smuzhiyun case QUERY_DESC_IDN_UNIT:
1226*4882a593Smuzhiyun *desc_len = hba->desc_size.unit_desc;
1227*4882a593Smuzhiyun break;
1228*4882a593Smuzhiyun case QUERY_DESC_IDN_INTERCONNECT:
1229*4882a593Smuzhiyun *desc_len = hba->desc_size.interc_desc;
1230*4882a593Smuzhiyun break;
1231*4882a593Smuzhiyun case QUERY_DESC_IDN_STRING:
1232*4882a593Smuzhiyun *desc_len = QUERY_DESC_MAX_SIZE;
1233*4882a593Smuzhiyun break;
1234*4882a593Smuzhiyun case QUERY_DESC_IDN_HEALTH:
1235*4882a593Smuzhiyun *desc_len = hba->desc_size.hlth_desc;
1236*4882a593Smuzhiyun break;
1237*4882a593Smuzhiyun case QUERY_DESC_IDN_RFU_0:
1238*4882a593Smuzhiyun case QUERY_DESC_IDN_RFU_1:
1239*4882a593Smuzhiyun *desc_len = 0;
1240*4882a593Smuzhiyun break;
1241*4882a593Smuzhiyun default:
1242*4882a593Smuzhiyun *desc_len = 0;
1243*4882a593Smuzhiyun return -EINVAL;
1244*4882a593Smuzhiyun }
1245*4882a593Smuzhiyun return 0;
1246*4882a593Smuzhiyun }
1247*4882a593Smuzhiyun EXPORT_SYMBOL(ufshcd_map_desc_id_to_length);
1248*4882a593Smuzhiyun
1249*4882a593Smuzhiyun /**
1250*4882a593Smuzhiyun * ufshcd_read_desc_param - read the specified descriptor parameter
1251*4882a593Smuzhiyun *
1252*4882a593Smuzhiyun */
ufshcd_read_desc_param(struct ufs_hba * hba,enum desc_idn desc_id,int desc_index,u8 param_offset,u8 * param_read_buf,u8 param_size)1253*4882a593Smuzhiyun int ufshcd_read_desc_param(struct ufs_hba *hba, enum desc_idn desc_id,
1254*4882a593Smuzhiyun int desc_index, u8 param_offset, u8 *param_read_buf,
1255*4882a593Smuzhiyun u8 param_size)
1256*4882a593Smuzhiyun {
1257*4882a593Smuzhiyun int ret;
1258*4882a593Smuzhiyun u8 *desc_buf;
1259*4882a593Smuzhiyun int buff_len;
1260*4882a593Smuzhiyun bool is_kmalloc = true;
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun /* Safety check */
1263*4882a593Smuzhiyun if (desc_id >= QUERY_DESC_IDN_MAX || !param_size)
1264*4882a593Smuzhiyun return -EINVAL;
1265*4882a593Smuzhiyun
1266*4882a593Smuzhiyun /* Get the max length of descriptor from structure filled up at probe
1267*4882a593Smuzhiyun * time.
1268*4882a593Smuzhiyun */
1269*4882a593Smuzhiyun ret = ufshcd_map_desc_id_to_length(hba, desc_id, &buff_len);
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun /* Sanity checks */
1272*4882a593Smuzhiyun if (ret || !buff_len) {
1273*4882a593Smuzhiyun dev_err(hba->dev, "%s: Failed to get full descriptor length",
1274*4882a593Smuzhiyun __func__);
1275*4882a593Smuzhiyun return ret;
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun /* Check whether we need temp memory */
1279*4882a593Smuzhiyun if (param_offset != 0 || param_size < buff_len) {
1280*4882a593Smuzhiyun desc_buf = kmalloc(buff_len, GFP_KERNEL);
1281*4882a593Smuzhiyun if (!desc_buf)
1282*4882a593Smuzhiyun return -ENOMEM;
1283*4882a593Smuzhiyun } else {
1284*4882a593Smuzhiyun desc_buf = param_read_buf;
1285*4882a593Smuzhiyun is_kmalloc = false;
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun /* Request for full descriptor */
1289*4882a593Smuzhiyun ret = ufshcd_query_descriptor_retry(hba, UPIU_QUERY_OPCODE_READ_DESC,
1290*4882a593Smuzhiyun desc_id, desc_index, 0, desc_buf,
1291*4882a593Smuzhiyun &buff_len);
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun if (ret) {
1294*4882a593Smuzhiyun dev_err(hba->dev, "%s: Failed reading descriptor. desc_id %d, desc_index %d, param_offset %d, ret %d",
1295*4882a593Smuzhiyun __func__, desc_id, desc_index, param_offset, ret);
1296*4882a593Smuzhiyun goto out;
1297*4882a593Smuzhiyun }
1298*4882a593Smuzhiyun
1299*4882a593Smuzhiyun /* Sanity check */
1300*4882a593Smuzhiyun if (desc_buf[QUERY_DESC_DESC_TYPE_OFFSET] != desc_id) {
1301*4882a593Smuzhiyun dev_err(hba->dev, "%s: invalid desc_id %d in descriptor header",
1302*4882a593Smuzhiyun __func__, desc_buf[QUERY_DESC_DESC_TYPE_OFFSET]);
1303*4882a593Smuzhiyun ret = -EINVAL;
1304*4882a593Smuzhiyun goto out;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun /* Check wherher we will not copy more data, than available */
1308*4882a593Smuzhiyun if (is_kmalloc && param_size > buff_len)
1309*4882a593Smuzhiyun param_size = buff_len;
1310*4882a593Smuzhiyun
1311*4882a593Smuzhiyun if (is_kmalloc)
1312*4882a593Smuzhiyun memcpy(param_read_buf, &desc_buf[param_offset], param_size);
1313*4882a593Smuzhiyun out:
1314*4882a593Smuzhiyun if (is_kmalloc)
1315*4882a593Smuzhiyun kfree(desc_buf);
1316*4882a593Smuzhiyun return ret;
1317*4882a593Smuzhiyun }
1318*4882a593Smuzhiyun
1319*4882a593Smuzhiyun /* replace non-printable or non-ASCII characters with spaces */
ufshcd_remove_non_printable(uint8_t * val)1320*4882a593Smuzhiyun static inline void ufshcd_remove_non_printable(uint8_t *val)
1321*4882a593Smuzhiyun {
1322*4882a593Smuzhiyun if (!val)
1323*4882a593Smuzhiyun return;
1324*4882a593Smuzhiyun
1325*4882a593Smuzhiyun if (*val < 0x20 || *val > 0x7e)
1326*4882a593Smuzhiyun *val = ' ';
1327*4882a593Smuzhiyun }
1328*4882a593Smuzhiyun
1329*4882a593Smuzhiyun /**
1330*4882a593Smuzhiyun * ufshcd_uic_pwr_ctrl - executes UIC commands (which affects the link power
1331*4882a593Smuzhiyun * state) and waits for it to take effect.
1332*4882a593Smuzhiyun *
1333*4882a593Smuzhiyun */
ufshcd_uic_pwr_ctrl(struct ufs_hba * hba,struct uic_command * cmd)1334*4882a593Smuzhiyun static int ufshcd_uic_pwr_ctrl(struct ufs_hba *hba, struct uic_command *cmd)
1335*4882a593Smuzhiyun {
1336*4882a593Smuzhiyun unsigned long start = 0;
1337*4882a593Smuzhiyun u8 status;
1338*4882a593Smuzhiyun int ret;
1339*4882a593Smuzhiyun
1340*4882a593Smuzhiyun ret = ufshcd_send_uic_cmd(hba, cmd);
1341*4882a593Smuzhiyun if (ret) {
1342*4882a593Smuzhiyun dev_err(hba->dev,
1343*4882a593Smuzhiyun "pwr ctrl cmd 0x%x with mode 0x%x uic error %d\n",
1344*4882a593Smuzhiyun cmd->command, cmd->argument3, ret);
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun return ret;
1347*4882a593Smuzhiyun }
1348*4882a593Smuzhiyun
1349*4882a593Smuzhiyun start = get_timer(0);
1350*4882a593Smuzhiyun do {
1351*4882a593Smuzhiyun status = ufshcd_get_upmcrs(hba);
1352*4882a593Smuzhiyun if (get_timer(start) > UFS_UIC_CMD_TIMEOUT) {
1353*4882a593Smuzhiyun dev_err(hba->dev,
1354*4882a593Smuzhiyun "pwr ctrl cmd 0x%x failed, host upmcrs:0x%x\n",
1355*4882a593Smuzhiyun cmd->command, status);
1356*4882a593Smuzhiyun ret = (status != PWR_OK) ? status : -1;
1357*4882a593Smuzhiyun break;
1358*4882a593Smuzhiyun }
1359*4882a593Smuzhiyun } while (status != PWR_LOCAL);
1360*4882a593Smuzhiyun
1361*4882a593Smuzhiyun return ret;
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun /**
1365*4882a593Smuzhiyun * ufshcd_uic_change_pwr_mode - Perform the UIC power mode change
1366*4882a593Smuzhiyun * using DME_SET primitives.
1367*4882a593Smuzhiyun */
ufshcd_uic_change_pwr_mode(struct ufs_hba * hba,u8 mode)1368*4882a593Smuzhiyun static int ufshcd_uic_change_pwr_mode(struct ufs_hba *hba, u8 mode)
1369*4882a593Smuzhiyun {
1370*4882a593Smuzhiyun struct uic_command uic_cmd = {0};
1371*4882a593Smuzhiyun int ret;
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun uic_cmd.command = UIC_CMD_DME_SET;
1374*4882a593Smuzhiyun uic_cmd.argument1 = UIC_ARG_MIB(PA_PWRMODE);
1375*4882a593Smuzhiyun uic_cmd.argument3 = mode;
1376*4882a593Smuzhiyun ret = ufshcd_uic_pwr_ctrl(hba, &uic_cmd);
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun return ret;
1379*4882a593Smuzhiyun }
1380*4882a593Smuzhiyun
1381*4882a593Smuzhiyun static
ufshcd_prepare_utp_scsi_cmd_upiu(struct ufs_hba * hba,struct scsi_cmd * pccb,u32 upiu_flags)1382*4882a593Smuzhiyun void ufshcd_prepare_utp_scsi_cmd_upiu(struct ufs_hba *hba,
1383*4882a593Smuzhiyun struct scsi_cmd *pccb, u32 upiu_flags)
1384*4882a593Smuzhiyun {
1385*4882a593Smuzhiyun struct utp_upiu_req *ucd_req_ptr = hba->ucd_req_ptr;
1386*4882a593Smuzhiyun unsigned int cdb_len;
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun /* command descriptor fields */
1389*4882a593Smuzhiyun ucd_req_ptr->header.dword_0 =
1390*4882a593Smuzhiyun UPIU_HEADER_DWORD(UPIU_TRANSACTION_COMMAND, upiu_flags,
1391*4882a593Smuzhiyun pccb->lun, TASK_TAG);
1392*4882a593Smuzhiyun ucd_req_ptr->header.dword_1 =
1393*4882a593Smuzhiyun UPIU_HEADER_DWORD(UPIU_COMMAND_SET_TYPE_SCSI, 0, 0, 0);
1394*4882a593Smuzhiyun
1395*4882a593Smuzhiyun /* Total EHS length and Data segment length will be zero */
1396*4882a593Smuzhiyun ucd_req_ptr->header.dword_2 = 0;
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun ucd_req_ptr->sc.exp_data_transfer_len = cpu_to_be32(pccb->datalen);
1399*4882a593Smuzhiyun
1400*4882a593Smuzhiyun cdb_len = min_t(unsigned short, pccb->cmdlen, UFS_CDB_SIZE);
1401*4882a593Smuzhiyun memset(ucd_req_ptr->sc.cdb, 0, UFS_CDB_SIZE);
1402*4882a593Smuzhiyun memcpy(ucd_req_ptr->sc.cdb, pccb->cmd, cdb_len);
1403*4882a593Smuzhiyun
1404*4882a593Smuzhiyun memset(hba->ucd_rsp_ptr, 0, sizeof(struct utp_upiu_rsp));
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun
prepare_prdt_desc(struct ufshcd_sg_entry * entry,unsigned char * buf,ulong len)1407*4882a593Smuzhiyun static inline void prepare_prdt_desc(struct ufshcd_sg_entry *entry,
1408*4882a593Smuzhiyun unsigned char *buf, ulong len)
1409*4882a593Smuzhiyun {
1410*4882a593Smuzhiyun entry->size = cpu_to_le32(len) | GENMASK(1, 0);
1411*4882a593Smuzhiyun entry->base_addr = cpu_to_le32(lower_32_bits((unsigned long)buf));
1412*4882a593Smuzhiyun entry->upper_addr = cpu_to_le32(upper_32_bits((unsigned long)buf));
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun
prepare_prdt_table(struct ufs_hba * hba,struct scsi_cmd * pccb)1415*4882a593Smuzhiyun static void prepare_prdt_table(struct ufs_hba *hba, struct scsi_cmd *pccb)
1416*4882a593Smuzhiyun {
1417*4882a593Smuzhiyun struct utp_transfer_req_desc *req_desc = hba->utrdl;
1418*4882a593Smuzhiyun struct ufshcd_sg_entry *prd_table = hba->ucd_prdt_ptr;
1419*4882a593Smuzhiyun ulong datalen = pccb->datalen;
1420*4882a593Smuzhiyun int table_length;
1421*4882a593Smuzhiyun u8 *buf;
1422*4882a593Smuzhiyun int i;
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun if (!datalen) {
1425*4882a593Smuzhiyun req_desc->prd_table_length = 0;
1426*4882a593Smuzhiyun return;
1427*4882a593Smuzhiyun }
1428*4882a593Smuzhiyun
1429*4882a593Smuzhiyun table_length = DIV_ROUND_UP(pccb->datalen, MAX_PRDT_ENTRY);
1430*4882a593Smuzhiyun buf = pccb->pdata;
1431*4882a593Smuzhiyun i = table_length;
1432*4882a593Smuzhiyun while (--i) {
1433*4882a593Smuzhiyun prepare_prdt_desc(&prd_table[table_length - i - 1], buf,
1434*4882a593Smuzhiyun MAX_PRDT_ENTRY - 1);
1435*4882a593Smuzhiyun buf += MAX_PRDT_ENTRY;
1436*4882a593Smuzhiyun datalen -= MAX_PRDT_ENTRY;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
1439*4882a593Smuzhiyun prepare_prdt_desc(&prd_table[table_length - i - 1], buf, datalen - 1);
1440*4882a593Smuzhiyun
1441*4882a593Smuzhiyun req_desc->prd_table_length = table_length;
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun
ufs_scsi_exec(struct udevice * scsi_dev,struct scsi_cmd * pccb)1444*4882a593Smuzhiyun static int ufs_scsi_exec(struct udevice *scsi_dev, struct scsi_cmd *pccb)
1445*4882a593Smuzhiyun {
1446*4882a593Smuzhiyun struct ufs_hba *hba = dev_get_uclass_priv(scsi_dev->parent);
1447*4882a593Smuzhiyun struct utp_transfer_req_desc *req_desc = hba->utrdl;
1448*4882a593Smuzhiyun u32 upiu_flags;
1449*4882a593Smuzhiyun int ocs, result = 0;
1450*4882a593Smuzhiyun u8 scsi_status;
1451*4882a593Smuzhiyun
1452*4882a593Smuzhiyun ufshcd_prepare_req_desc_hdr(req_desc, &upiu_flags, pccb->dma_dir);
1453*4882a593Smuzhiyun ufshcd_prepare_utp_scsi_cmd_upiu(hba, pccb, upiu_flags);
1454*4882a593Smuzhiyun prepare_prdt_table(hba, pccb);
1455*4882a593Smuzhiyun
1456*4882a593Smuzhiyun ufshcd_send_command(hba, TASK_TAG);
1457*4882a593Smuzhiyun
1458*4882a593Smuzhiyun ocs = ufshcd_get_tr_ocs(hba);
1459*4882a593Smuzhiyun switch (ocs) {
1460*4882a593Smuzhiyun case OCS_SUCCESS:
1461*4882a593Smuzhiyun result = ufshcd_get_req_rsp(hba->ucd_rsp_ptr);
1462*4882a593Smuzhiyun switch (result) {
1463*4882a593Smuzhiyun case UPIU_TRANSACTION_RESPONSE:
1464*4882a593Smuzhiyun result = ufshcd_get_rsp_upiu_result(hba->ucd_rsp_ptr);
1465*4882a593Smuzhiyun
1466*4882a593Smuzhiyun scsi_status = result & MASK_SCSI_STATUS;
1467*4882a593Smuzhiyun if (scsi_status)
1468*4882a593Smuzhiyun return -EINVAL;
1469*4882a593Smuzhiyun
1470*4882a593Smuzhiyun break;
1471*4882a593Smuzhiyun case UPIU_TRANSACTION_REJECT_UPIU:
1472*4882a593Smuzhiyun /* TODO: handle Reject UPIU Response */
1473*4882a593Smuzhiyun dev_err(hba->dev,
1474*4882a593Smuzhiyun "Reject UPIU not fully implemented\n");
1475*4882a593Smuzhiyun return -EINVAL;
1476*4882a593Smuzhiyun default:
1477*4882a593Smuzhiyun dev_err(hba->dev,
1478*4882a593Smuzhiyun "Unexpected request response code = %x\n",
1479*4882a593Smuzhiyun result);
1480*4882a593Smuzhiyun return -EINVAL;
1481*4882a593Smuzhiyun }
1482*4882a593Smuzhiyun break;
1483*4882a593Smuzhiyun default:
1484*4882a593Smuzhiyun dev_err(hba->dev, "OCS error from controller = %x\n", ocs);
1485*4882a593Smuzhiyun return -EINVAL;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun return 0;
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun
ufshcd_read_desc(struct ufs_hba * hba,enum desc_idn desc_id,int desc_index,u8 * buf,u32 size)1491*4882a593Smuzhiyun static inline int ufshcd_read_desc(struct ufs_hba *hba, enum desc_idn desc_id,
1492*4882a593Smuzhiyun int desc_index, u8 *buf, u32 size)
1493*4882a593Smuzhiyun {
1494*4882a593Smuzhiyun return ufshcd_read_desc_param(hba, desc_id, desc_index, 0, buf, size);
1495*4882a593Smuzhiyun }
1496*4882a593Smuzhiyun
ufshcd_read_device_desc(struct ufs_hba * hba,u8 * buf,u32 size)1497*4882a593Smuzhiyun static int ufshcd_read_device_desc(struct ufs_hba *hba, u8 *buf, u32 size)
1498*4882a593Smuzhiyun {
1499*4882a593Smuzhiyun return ufshcd_read_desc(hba, QUERY_DESC_IDN_DEVICE, 0, buf, size);
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun
1502*4882a593Smuzhiyun /**
1503*4882a593Smuzhiyun * ufshcd_read_string_desc - read string descriptor
1504*4882a593Smuzhiyun *
1505*4882a593Smuzhiyun */
ufshcd_read_string_desc(struct ufs_hba * hba,int desc_index,u8 * buf,u32 size,bool ascii)1506*4882a593Smuzhiyun int ufshcd_read_string_desc(struct ufs_hba *hba, int desc_index,
1507*4882a593Smuzhiyun u8 *buf, u32 size, bool ascii)
1508*4882a593Smuzhiyun {
1509*4882a593Smuzhiyun int err = 0;
1510*4882a593Smuzhiyun
1511*4882a593Smuzhiyun err = ufshcd_read_desc(hba, QUERY_DESC_IDN_STRING, desc_index, buf,
1512*4882a593Smuzhiyun size);
1513*4882a593Smuzhiyun
1514*4882a593Smuzhiyun if (err) {
1515*4882a593Smuzhiyun dev_err(hba->dev, "%s: reading String Desc failed after %d retries. err = %d\n",
1516*4882a593Smuzhiyun __func__, QUERY_REQ_RETRIES, err);
1517*4882a593Smuzhiyun goto out;
1518*4882a593Smuzhiyun }
1519*4882a593Smuzhiyun
1520*4882a593Smuzhiyun if (ascii) {
1521*4882a593Smuzhiyun int desc_len;
1522*4882a593Smuzhiyun int ascii_len;
1523*4882a593Smuzhiyun int i;
1524*4882a593Smuzhiyun u8 *buff_ascii;
1525*4882a593Smuzhiyun
1526*4882a593Smuzhiyun desc_len = buf[0];
1527*4882a593Smuzhiyun /* remove header and divide by 2 to move from UTF16 to UTF8 */
1528*4882a593Smuzhiyun ascii_len = (desc_len - QUERY_DESC_HDR_SIZE) / 2 + 1;
1529*4882a593Smuzhiyun if (size < ascii_len + QUERY_DESC_HDR_SIZE) {
1530*4882a593Smuzhiyun dev_err(hba->dev, "%s: buffer allocated size is too small\n",
1531*4882a593Smuzhiyun __func__);
1532*4882a593Smuzhiyun err = -ENOMEM;
1533*4882a593Smuzhiyun goto out;
1534*4882a593Smuzhiyun }
1535*4882a593Smuzhiyun
1536*4882a593Smuzhiyun buff_ascii = kmalloc(ascii_len, GFP_KERNEL);
1537*4882a593Smuzhiyun if (!buff_ascii) {
1538*4882a593Smuzhiyun err = -ENOMEM;
1539*4882a593Smuzhiyun goto out;
1540*4882a593Smuzhiyun }
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun /*
1543*4882a593Smuzhiyun * the descriptor contains string in UTF16 format
1544*4882a593Smuzhiyun * we need to convert to utf-8 so it can be displayed
1545*4882a593Smuzhiyun */
1546*4882a593Smuzhiyun utf16_to_utf8(buff_ascii,
1547*4882a593Smuzhiyun (uint16_t *)&buf[QUERY_DESC_HDR_SIZE], ascii_len);
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun /* replace non-printable or non-ASCII characters with spaces */
1550*4882a593Smuzhiyun for (i = 0; i < ascii_len; i++)
1551*4882a593Smuzhiyun ufshcd_remove_non_printable(&buff_ascii[i]);
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun memset(buf + QUERY_DESC_HDR_SIZE, 0,
1554*4882a593Smuzhiyun size - QUERY_DESC_HDR_SIZE);
1555*4882a593Smuzhiyun memcpy(buf + QUERY_DESC_HDR_SIZE, buff_ascii, ascii_len);
1556*4882a593Smuzhiyun buf[QUERY_DESC_LENGTH_OFFSET] = ascii_len + QUERY_DESC_HDR_SIZE;
1557*4882a593Smuzhiyun kfree(buff_ascii);
1558*4882a593Smuzhiyun }
1559*4882a593Smuzhiyun out:
1560*4882a593Smuzhiyun return err;
1561*4882a593Smuzhiyun }
1562*4882a593Smuzhiyun
ufs_get_device_desc(struct ufs_hba * hba,struct ufs_dev_desc * dev_desc)1563*4882a593Smuzhiyun static int ufs_get_device_desc(struct ufs_hba *hba,
1564*4882a593Smuzhiyun struct ufs_dev_desc *dev_desc)
1565*4882a593Smuzhiyun {
1566*4882a593Smuzhiyun int err;
1567*4882a593Smuzhiyun size_t buff_len;
1568*4882a593Smuzhiyun u8 model_index;
1569*4882a593Smuzhiyun u8 *desc_buf;
1570*4882a593Smuzhiyun
1571*4882a593Smuzhiyun buff_len = max_t(size_t, hba->desc_size.dev_desc,
1572*4882a593Smuzhiyun QUERY_DESC_MAX_SIZE + 1);
1573*4882a593Smuzhiyun desc_buf = kmalloc(buff_len, GFP_KERNEL);
1574*4882a593Smuzhiyun if (!desc_buf) {
1575*4882a593Smuzhiyun err = -ENOMEM;
1576*4882a593Smuzhiyun goto out;
1577*4882a593Smuzhiyun }
1578*4882a593Smuzhiyun
1579*4882a593Smuzhiyun err = ufshcd_read_device_desc(hba, desc_buf, hba->desc_size.dev_desc);
1580*4882a593Smuzhiyun if (err) {
1581*4882a593Smuzhiyun dev_err(hba->dev, "%s: Failed reading Device Desc. err = %d\n",
1582*4882a593Smuzhiyun __func__, err);
1583*4882a593Smuzhiyun goto out;
1584*4882a593Smuzhiyun }
1585*4882a593Smuzhiyun
1586*4882a593Smuzhiyun /*
1587*4882a593Smuzhiyun * getting vendor (manufacturerID) and Bank Index in big endian
1588*4882a593Smuzhiyun * format
1589*4882a593Smuzhiyun */
1590*4882a593Smuzhiyun dev_desc->wmanufacturerid = desc_buf[DEVICE_DESC_PARAM_MANF_ID] << 8 |
1591*4882a593Smuzhiyun desc_buf[DEVICE_DESC_PARAM_MANF_ID + 1];
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun model_index = desc_buf[DEVICE_DESC_PARAM_PRDCT_NAME];
1594*4882a593Smuzhiyun
1595*4882a593Smuzhiyun /* Zero-pad entire buffer for string termination. */
1596*4882a593Smuzhiyun memset(desc_buf, 0, buff_len);
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun err = ufshcd_read_string_desc(hba, model_index, desc_buf,
1599*4882a593Smuzhiyun QUERY_DESC_MAX_SIZE, true/*ASCII*/);
1600*4882a593Smuzhiyun if (err) {
1601*4882a593Smuzhiyun dev_err(hba->dev, "%s: Failed reading Product Name. err = %d\n",
1602*4882a593Smuzhiyun __func__, err);
1603*4882a593Smuzhiyun goto out;
1604*4882a593Smuzhiyun }
1605*4882a593Smuzhiyun
1606*4882a593Smuzhiyun desc_buf[QUERY_DESC_MAX_SIZE] = '\0';
1607*4882a593Smuzhiyun strlcpy(dev_desc->model, (char *)(desc_buf + QUERY_DESC_HDR_SIZE),
1608*4882a593Smuzhiyun min_t(u8, desc_buf[QUERY_DESC_LENGTH_OFFSET],
1609*4882a593Smuzhiyun MAX_MODEL_LEN));
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun /* Null terminate the model string */
1612*4882a593Smuzhiyun dev_desc->model[MAX_MODEL_LEN] = '\0';
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun out:
1615*4882a593Smuzhiyun kfree(desc_buf);
1616*4882a593Smuzhiyun return err;
1617*4882a593Smuzhiyun }
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun /**
1620*4882a593Smuzhiyun * ufshcd_get_max_pwr_mode - reads the max power mode negotiated with device
1621*4882a593Smuzhiyun */
ufshcd_get_max_pwr_mode(struct ufs_hba * hba)1622*4882a593Smuzhiyun static int ufshcd_get_max_pwr_mode(struct ufs_hba *hba)
1623*4882a593Smuzhiyun {
1624*4882a593Smuzhiyun struct ufs_pa_layer_attr *pwr_info = &hba->max_pwr_info.info;
1625*4882a593Smuzhiyun
1626*4882a593Smuzhiyun if (hba->max_pwr_info.is_valid)
1627*4882a593Smuzhiyun return 0;
1628*4882a593Smuzhiyun
1629*4882a593Smuzhiyun pwr_info->pwr_tx = FAST_MODE;
1630*4882a593Smuzhiyun pwr_info->pwr_rx = FAST_MODE;
1631*4882a593Smuzhiyun pwr_info->hs_rate = PA_HS_MODE_B;
1632*4882a593Smuzhiyun
1633*4882a593Smuzhiyun /* Get the connected lane count */
1634*4882a593Smuzhiyun ufshcd_dme_get(hba, UIC_ARG_MIB(PA_CONNECTEDRXDATALANES),
1635*4882a593Smuzhiyun &pwr_info->lane_rx);
1636*4882a593Smuzhiyun ufshcd_dme_get(hba, UIC_ARG_MIB(PA_CONNECTEDTXDATALANES),
1637*4882a593Smuzhiyun &pwr_info->lane_tx);
1638*4882a593Smuzhiyun
1639*4882a593Smuzhiyun if (!pwr_info->lane_rx || !pwr_info->lane_tx) {
1640*4882a593Smuzhiyun dev_err(hba->dev, "%s: invalid connected lanes value. rx=%d, tx=%d\n",
1641*4882a593Smuzhiyun __func__, pwr_info->lane_rx, pwr_info->lane_tx);
1642*4882a593Smuzhiyun return -EINVAL;
1643*4882a593Smuzhiyun }
1644*4882a593Smuzhiyun
1645*4882a593Smuzhiyun /*
1646*4882a593Smuzhiyun * First, get the maximum gears of HS speed.
1647*4882a593Smuzhiyun * If a zero value, it means there is no HSGEAR capability.
1648*4882a593Smuzhiyun * Then, get the maximum gears of PWM speed.
1649*4882a593Smuzhiyun */
1650*4882a593Smuzhiyun ufshcd_dme_get(hba, UIC_ARG_MIB(PA_MAXRXHSGEAR), &pwr_info->gear_rx);
1651*4882a593Smuzhiyun if (!pwr_info->gear_rx) {
1652*4882a593Smuzhiyun ufshcd_dme_get(hba, UIC_ARG_MIB(PA_MAXRXPWMGEAR),
1653*4882a593Smuzhiyun &pwr_info->gear_rx);
1654*4882a593Smuzhiyun if (!pwr_info->gear_rx) {
1655*4882a593Smuzhiyun dev_err(hba->dev, "%s: invalid max pwm rx gear read = %d\n",
1656*4882a593Smuzhiyun __func__, pwr_info->gear_rx);
1657*4882a593Smuzhiyun return -EINVAL;
1658*4882a593Smuzhiyun }
1659*4882a593Smuzhiyun pwr_info->pwr_rx = SLOW_MODE;
1660*4882a593Smuzhiyun }
1661*4882a593Smuzhiyun
1662*4882a593Smuzhiyun ufshcd_dme_peer_get(hba, UIC_ARG_MIB(PA_MAXRXHSGEAR),
1663*4882a593Smuzhiyun &pwr_info->gear_tx);
1664*4882a593Smuzhiyun if (!pwr_info->gear_tx) {
1665*4882a593Smuzhiyun ufshcd_dme_peer_get(hba, UIC_ARG_MIB(PA_MAXRXPWMGEAR),
1666*4882a593Smuzhiyun &pwr_info->gear_tx);
1667*4882a593Smuzhiyun if (!pwr_info->gear_tx) {
1668*4882a593Smuzhiyun dev_err(hba->dev, "%s: invalid max pwm tx gear read = %d\n",
1669*4882a593Smuzhiyun __func__, pwr_info->gear_tx);
1670*4882a593Smuzhiyun return -EINVAL;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun pwr_info->pwr_tx = SLOW_MODE;
1673*4882a593Smuzhiyun }
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun hba->max_pwr_info.is_valid = true;
1676*4882a593Smuzhiyun return 0;
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun
ufshcd_change_power_mode(struct ufs_hba * hba,struct ufs_pa_layer_attr * pwr_mode)1679*4882a593Smuzhiyun static int ufshcd_change_power_mode(struct ufs_hba *hba,
1680*4882a593Smuzhiyun struct ufs_pa_layer_attr *pwr_mode)
1681*4882a593Smuzhiyun {
1682*4882a593Smuzhiyun int ret;
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun /* if already configured to the requested pwr_mode */
1685*4882a593Smuzhiyun if (pwr_mode->gear_rx == hba->pwr_info.gear_rx &&
1686*4882a593Smuzhiyun pwr_mode->gear_tx == hba->pwr_info.gear_tx &&
1687*4882a593Smuzhiyun pwr_mode->lane_rx == hba->pwr_info.lane_rx &&
1688*4882a593Smuzhiyun pwr_mode->lane_tx == hba->pwr_info.lane_tx &&
1689*4882a593Smuzhiyun pwr_mode->pwr_rx == hba->pwr_info.pwr_rx &&
1690*4882a593Smuzhiyun pwr_mode->pwr_tx == hba->pwr_info.pwr_tx &&
1691*4882a593Smuzhiyun pwr_mode->hs_rate == hba->pwr_info.hs_rate) {
1692*4882a593Smuzhiyun dev_dbg(hba->dev, "%s: power already configured\n", __func__);
1693*4882a593Smuzhiyun return 0;
1694*4882a593Smuzhiyun }
1695*4882a593Smuzhiyun
1696*4882a593Smuzhiyun /*
1697*4882a593Smuzhiyun * Configure attributes for power mode change with below.
1698*4882a593Smuzhiyun * - PA_RXGEAR, PA_ACTIVERXDATALANES, PA_RXTERMINATION,
1699*4882a593Smuzhiyun * - PA_TXGEAR, PA_ACTIVETXDATALANES, PA_TXTERMINATION,
1700*4882a593Smuzhiyun * - PA_HSSERIES
1701*4882a593Smuzhiyun */
1702*4882a593Smuzhiyun ufshcd_dme_set(hba, UIC_ARG_MIB(PA_RXGEAR), pwr_mode->gear_rx);
1703*4882a593Smuzhiyun ufshcd_dme_set(hba, UIC_ARG_MIB(PA_ACTIVERXDATALANES),
1704*4882a593Smuzhiyun pwr_mode->lane_rx);
1705*4882a593Smuzhiyun if (pwr_mode->pwr_rx == FASTAUTO_MODE || pwr_mode->pwr_rx == FAST_MODE)
1706*4882a593Smuzhiyun ufshcd_dme_set(hba, UIC_ARG_MIB(PA_RXTERMINATION), TRUE);
1707*4882a593Smuzhiyun else
1708*4882a593Smuzhiyun ufshcd_dme_set(hba, UIC_ARG_MIB(PA_RXTERMINATION), FALSE);
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TXGEAR), pwr_mode->gear_tx);
1711*4882a593Smuzhiyun ufshcd_dme_set(hba, UIC_ARG_MIB(PA_ACTIVETXDATALANES),
1712*4882a593Smuzhiyun pwr_mode->lane_tx);
1713*4882a593Smuzhiyun if (pwr_mode->pwr_tx == FASTAUTO_MODE || pwr_mode->pwr_tx == FAST_MODE)
1714*4882a593Smuzhiyun ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TXTERMINATION), TRUE);
1715*4882a593Smuzhiyun else
1716*4882a593Smuzhiyun ufshcd_dme_set(hba, UIC_ARG_MIB(PA_TXTERMINATION), FALSE);
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun if (pwr_mode->pwr_rx == FASTAUTO_MODE ||
1719*4882a593Smuzhiyun pwr_mode->pwr_tx == FASTAUTO_MODE ||
1720*4882a593Smuzhiyun pwr_mode->pwr_rx == FAST_MODE ||
1721*4882a593Smuzhiyun pwr_mode->pwr_tx == FAST_MODE)
1722*4882a593Smuzhiyun ufshcd_dme_set(hba, UIC_ARG_MIB(PA_HSSERIES),
1723*4882a593Smuzhiyun pwr_mode->hs_rate);
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun ret = ufshcd_uic_change_pwr_mode(hba, pwr_mode->pwr_rx << 4 |
1726*4882a593Smuzhiyun pwr_mode->pwr_tx);
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun if (ret) {
1729*4882a593Smuzhiyun dev_err(hba->dev,
1730*4882a593Smuzhiyun "%s: power mode change failed %d\n", __func__, ret);
1731*4882a593Smuzhiyun
1732*4882a593Smuzhiyun return ret;
1733*4882a593Smuzhiyun }
1734*4882a593Smuzhiyun
1735*4882a593Smuzhiyun /* Copy new Power Mode to power info */
1736*4882a593Smuzhiyun memcpy(&hba->pwr_info, pwr_mode, sizeof(struct ufs_pa_layer_attr));
1737*4882a593Smuzhiyun
1738*4882a593Smuzhiyun return ret;
1739*4882a593Smuzhiyun }
1740*4882a593Smuzhiyun
1741*4882a593Smuzhiyun /**
1742*4882a593Smuzhiyun * ufshcd_verify_dev_init() - Verify device initialization
1743*4882a593Smuzhiyun *
1744*4882a593Smuzhiyun */
ufshcd_verify_dev_init(struct ufs_hba * hba)1745*4882a593Smuzhiyun static int ufshcd_verify_dev_init(struct ufs_hba *hba)
1746*4882a593Smuzhiyun {
1747*4882a593Smuzhiyun int retries;
1748*4882a593Smuzhiyun int err;
1749*4882a593Smuzhiyun
1750*4882a593Smuzhiyun for (retries = NOP_OUT_RETRIES; retries > 0; retries--) {
1751*4882a593Smuzhiyun err = ufshcd_exec_dev_cmd(hba, DEV_CMD_TYPE_NOP,
1752*4882a593Smuzhiyun NOP_OUT_TIMEOUT);
1753*4882a593Smuzhiyun if (!err || err == -ETIMEDOUT)
1754*4882a593Smuzhiyun break;
1755*4882a593Smuzhiyun
1756*4882a593Smuzhiyun dev_dbg(hba->dev, "%s: error %d retrying\n", __func__, err);
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun
1759*4882a593Smuzhiyun if (err)
1760*4882a593Smuzhiyun dev_err(hba->dev, "%s: NOP OUT failed %d\n", __func__, err);
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun return err;
1763*4882a593Smuzhiyun }
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun /**
1766*4882a593Smuzhiyun * ufshcd_complete_dev_init() - checks device readiness
1767*4882a593Smuzhiyun */
ufshcd_complete_dev_init(struct ufs_hba * hba)1768*4882a593Smuzhiyun static int ufshcd_complete_dev_init(struct ufs_hba *hba)
1769*4882a593Smuzhiyun {
1770*4882a593Smuzhiyun int i;
1771*4882a593Smuzhiyun int err;
1772*4882a593Smuzhiyun bool flag_res = 1;
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun err = ufshcd_query_flag_retry(hba, UPIU_QUERY_OPCODE_SET_FLAG,
1775*4882a593Smuzhiyun QUERY_FLAG_IDN_FDEVICEINIT, NULL);
1776*4882a593Smuzhiyun if (err) {
1777*4882a593Smuzhiyun dev_err(hba->dev,
1778*4882a593Smuzhiyun "%s setting fDeviceInit flag failed with error %d\n",
1779*4882a593Smuzhiyun __func__, err);
1780*4882a593Smuzhiyun goto out;
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun /* poll for max. 1000 iterations for fDeviceInit flag to clear */
1784*4882a593Smuzhiyun for (i = 0; i < 1000 && !err && flag_res; i++)
1785*4882a593Smuzhiyun err = ufshcd_query_flag_retry(hba, UPIU_QUERY_OPCODE_READ_FLAG,
1786*4882a593Smuzhiyun QUERY_FLAG_IDN_FDEVICEINIT,
1787*4882a593Smuzhiyun &flag_res);
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun if (err)
1790*4882a593Smuzhiyun dev_err(hba->dev,
1791*4882a593Smuzhiyun "%s reading fDeviceInit flag failed with error %d\n",
1792*4882a593Smuzhiyun __func__, err);
1793*4882a593Smuzhiyun else if (flag_res)
1794*4882a593Smuzhiyun dev_err(hba->dev,
1795*4882a593Smuzhiyun "%s fDeviceInit was not cleared by the device\n",
1796*4882a593Smuzhiyun __func__);
1797*4882a593Smuzhiyun
1798*4882a593Smuzhiyun out:
1799*4882a593Smuzhiyun return err;
1800*4882a593Smuzhiyun }
1801*4882a593Smuzhiyun
ufshcd_def_desc_sizes(struct ufs_hba * hba)1802*4882a593Smuzhiyun static void ufshcd_def_desc_sizes(struct ufs_hba *hba)
1803*4882a593Smuzhiyun {
1804*4882a593Smuzhiyun hba->desc_size.dev_desc = QUERY_DESC_DEVICE_DEF_SIZE;
1805*4882a593Smuzhiyun hba->desc_size.pwr_desc = QUERY_DESC_POWER_DEF_SIZE;
1806*4882a593Smuzhiyun hba->desc_size.interc_desc = QUERY_DESC_INTERCONNECT_DEF_SIZE;
1807*4882a593Smuzhiyun hba->desc_size.conf_desc = QUERY_DESC_CONFIGURATION_DEF_SIZE;
1808*4882a593Smuzhiyun hba->desc_size.unit_desc = QUERY_DESC_UNIT_DEF_SIZE;
1809*4882a593Smuzhiyun hba->desc_size.geom_desc = QUERY_DESC_GEOMETRY_DEF_SIZE;
1810*4882a593Smuzhiyun hba->desc_size.hlth_desc = QUERY_DESC_HEALTH_DEF_SIZE;
1811*4882a593Smuzhiyun }
1812*4882a593Smuzhiyun
ufs_start(struct ufs_hba * hba)1813*4882a593Smuzhiyun int ufs_start(struct ufs_hba *hba)
1814*4882a593Smuzhiyun {
1815*4882a593Smuzhiyun struct ufs_dev_desc card = {0};
1816*4882a593Smuzhiyun int ret;
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun ret = ufshcd_link_startup(hba);
1819*4882a593Smuzhiyun if (ret)
1820*4882a593Smuzhiyun return ret;
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun ret = ufshcd_verify_dev_init(hba);
1823*4882a593Smuzhiyun if (ret)
1824*4882a593Smuzhiyun return ret;
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun ret = ufshcd_complete_dev_init(hba);
1827*4882a593Smuzhiyun if (ret)
1828*4882a593Smuzhiyun return ret;
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun /* Init check for device descriptor sizes */
1831*4882a593Smuzhiyun ufshcd_init_desc_sizes(hba);
1832*4882a593Smuzhiyun
1833*4882a593Smuzhiyun ret = ufs_get_device_desc(hba, &card);
1834*4882a593Smuzhiyun if (ret) {
1835*4882a593Smuzhiyun dev_err(hba->dev, "%s: Failed getting device info. err = %d\n",
1836*4882a593Smuzhiyun __func__, ret);
1837*4882a593Smuzhiyun
1838*4882a593Smuzhiyun return ret;
1839*4882a593Smuzhiyun }
1840*4882a593Smuzhiyun
1841*4882a593Smuzhiyun if (ufshcd_get_max_pwr_mode(hba)) {
1842*4882a593Smuzhiyun dev_err(hba->dev,
1843*4882a593Smuzhiyun "%s: Failed getting max supported power mode\n",
1844*4882a593Smuzhiyun __func__);
1845*4882a593Smuzhiyun } else {
1846*4882a593Smuzhiyun ret = ufshcd_change_power_mode(hba, &hba->max_pwr_info.info);
1847*4882a593Smuzhiyun if (ret) {
1848*4882a593Smuzhiyun dev_err(hba->dev, "%s: Failed setting power mode, err = %d\n",
1849*4882a593Smuzhiyun __func__, ret);
1850*4882a593Smuzhiyun
1851*4882a593Smuzhiyun return ret;
1852*4882a593Smuzhiyun }
1853*4882a593Smuzhiyun
1854*4882a593Smuzhiyun printf("Device at %s up at:", hba->dev->name);
1855*4882a593Smuzhiyun ufshcd_print_pwr_info(hba);
1856*4882a593Smuzhiyun }
1857*4882a593Smuzhiyun
1858*4882a593Smuzhiyun return 0;
1859*4882a593Smuzhiyun }
1860*4882a593Smuzhiyun
ufshcd_probe(struct udevice * ufs_dev,struct ufs_hba_ops * hba_ops)1861*4882a593Smuzhiyun int ufshcd_probe(struct udevice *ufs_dev, struct ufs_hba_ops *hba_ops)
1862*4882a593Smuzhiyun {
1863*4882a593Smuzhiyun struct ufs_hba *hba = dev_get_uclass_priv(ufs_dev);
1864*4882a593Smuzhiyun struct scsi_platdata *scsi_plat;
1865*4882a593Smuzhiyun struct udevice *scsi_dev;
1866*4882a593Smuzhiyun int err;
1867*4882a593Smuzhiyun
1868*4882a593Smuzhiyun device_find_first_child(ufs_dev, &scsi_dev);
1869*4882a593Smuzhiyun if (!scsi_dev)
1870*4882a593Smuzhiyun return -ENODEV;
1871*4882a593Smuzhiyun
1872*4882a593Smuzhiyun scsi_plat = dev_get_uclass_platdata(scsi_dev);
1873*4882a593Smuzhiyun scsi_plat->max_id = UFSHCD_MAX_ID;
1874*4882a593Smuzhiyun scsi_plat->max_lun = UFS_MAX_LUNS;
1875*4882a593Smuzhiyun //scsi_plat->max_bytes_per_req = UFS_MAX_BYTES;
1876*4882a593Smuzhiyun
1877*4882a593Smuzhiyun hba->dev = ufs_dev;
1878*4882a593Smuzhiyun hba->ops = hba_ops;
1879*4882a593Smuzhiyun hba->mmio_base = (void *)dev_read_addr(ufs_dev);
1880*4882a593Smuzhiyun
1881*4882a593Smuzhiyun /* Set descriptor lengths to specification defaults */
1882*4882a593Smuzhiyun ufshcd_def_desc_sizes(hba);
1883*4882a593Smuzhiyun
1884*4882a593Smuzhiyun ufshcd_ops_init(hba);
1885*4882a593Smuzhiyun
1886*4882a593Smuzhiyun /* Read capabilties registers */
1887*4882a593Smuzhiyun hba->capabilities = ufshcd_readl(hba, REG_CONTROLLER_CAPABILITIES);
1888*4882a593Smuzhiyun
1889*4882a593Smuzhiyun /* Get UFS version supported by the controller */
1890*4882a593Smuzhiyun hba->version = ufshcd_get_ufs_version(hba);
1891*4882a593Smuzhiyun if (hba->version != UFSHCI_VERSION_10 &&
1892*4882a593Smuzhiyun hba->version != UFSHCI_VERSION_11 &&
1893*4882a593Smuzhiyun hba->version != UFSHCI_VERSION_20 &&
1894*4882a593Smuzhiyun hba->version != UFSHCI_VERSION_21)
1895*4882a593Smuzhiyun dev_err(hba->dev, "invalid UFS version 0x%x\n",
1896*4882a593Smuzhiyun hba->version);
1897*4882a593Smuzhiyun
1898*4882a593Smuzhiyun /* Get Interrupt bit mask per version */
1899*4882a593Smuzhiyun hba->intr_mask = ufshcd_get_intr_mask(hba);
1900*4882a593Smuzhiyun
1901*4882a593Smuzhiyun /* Allocate memory for host memory space */
1902*4882a593Smuzhiyun err = ufshcd_memory_alloc(hba);
1903*4882a593Smuzhiyun if (err) {
1904*4882a593Smuzhiyun dev_err(hba->dev, "Memory allocation failed\n");
1905*4882a593Smuzhiyun return err;
1906*4882a593Smuzhiyun }
1907*4882a593Smuzhiyun
1908*4882a593Smuzhiyun /* Configure Local data structures */
1909*4882a593Smuzhiyun ufshcd_host_memory_configure(hba);
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun /*
1912*4882a593Smuzhiyun * In order to avoid any spurious interrupt immediately after
1913*4882a593Smuzhiyun * registering UFS controller interrupt handler, clear any pending UFS
1914*4882a593Smuzhiyun * interrupt status and disable all the UFS interrupts.
1915*4882a593Smuzhiyun */
1916*4882a593Smuzhiyun ufshcd_writel(hba, ufshcd_readl(hba, REG_INTERRUPT_STATUS),
1917*4882a593Smuzhiyun REG_INTERRUPT_STATUS);
1918*4882a593Smuzhiyun ufshcd_writel(hba, 0, REG_INTERRUPT_ENABLE);
1919*4882a593Smuzhiyun
1920*4882a593Smuzhiyun err = ufshcd_hba_enable(hba);
1921*4882a593Smuzhiyun if (err) {
1922*4882a593Smuzhiyun dev_err(hba->dev, "Host controller enable failed\n");
1923*4882a593Smuzhiyun return err;
1924*4882a593Smuzhiyun }
1925*4882a593Smuzhiyun
1926*4882a593Smuzhiyun err = ufs_start(hba);
1927*4882a593Smuzhiyun if (err)
1928*4882a593Smuzhiyun return err;
1929*4882a593Smuzhiyun
1930*4882a593Smuzhiyun return 0;
1931*4882a593Smuzhiyun }
1932*4882a593Smuzhiyun
ufs_scsi_bind(struct udevice * ufs_dev,struct udevice ** scsi_devp)1933*4882a593Smuzhiyun int ufs_scsi_bind(struct udevice *ufs_dev, struct udevice **scsi_devp)
1934*4882a593Smuzhiyun {
1935*4882a593Smuzhiyun int ret = device_bind_driver(ufs_dev, "ufs_scsi", "ufs_scsi",
1936*4882a593Smuzhiyun scsi_devp);
1937*4882a593Smuzhiyun
1938*4882a593Smuzhiyun return ret;
1939*4882a593Smuzhiyun }
1940*4882a593Smuzhiyun
1941*4882a593Smuzhiyun static struct scsi_ops ufs_ops = {
1942*4882a593Smuzhiyun .exec = ufs_scsi_exec,
1943*4882a593Smuzhiyun };
1944*4882a593Smuzhiyun
ufs_probe_dev(int index)1945*4882a593Smuzhiyun int ufs_probe_dev(int index)
1946*4882a593Smuzhiyun {
1947*4882a593Smuzhiyun struct udevice *dev;
1948*4882a593Smuzhiyun
1949*4882a593Smuzhiyun return uclass_get_device(UCLASS_UFS, index, &dev);
1950*4882a593Smuzhiyun }
1951*4882a593Smuzhiyun
ufs_probe(void)1952*4882a593Smuzhiyun int ufs_probe(void)
1953*4882a593Smuzhiyun {
1954*4882a593Smuzhiyun struct udevice *dev;
1955*4882a593Smuzhiyun int ret, i;
1956*4882a593Smuzhiyun
1957*4882a593Smuzhiyun for (i = 0;; i++) {
1958*4882a593Smuzhiyun ret = uclass_get_device(UCLASS_UFS, i, &dev);
1959*4882a593Smuzhiyun if (ret == -ENODEV)
1960*4882a593Smuzhiyun break;
1961*4882a593Smuzhiyun }
1962*4882a593Smuzhiyun
1963*4882a593Smuzhiyun return 0;
1964*4882a593Smuzhiyun }
1965*4882a593Smuzhiyun
1966*4882a593Smuzhiyun U_BOOT_DRIVER(ufs_scsi) = {
1967*4882a593Smuzhiyun .id = UCLASS_SCSI,
1968*4882a593Smuzhiyun .name = "ufs_scsi",
1969*4882a593Smuzhiyun .ops = &ufs_ops,
1970*4882a593Smuzhiyun };
1971