xref: /OK3568_Linux_fs/u-boot/drivers/spmi/spmi-msm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Qualcomm SPMI bus driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Loosely based on Little Kernel driver
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	BSD-3-Clause
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <errno.h>
14*4882a593Smuzhiyun #include <fdtdec.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <spmi/spmi.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define ARB_CHANNEL_OFFSET(n)		(0x4 * (n))
21*4882a593Smuzhiyun #define SPMI_CH_OFFSET(chnl)		((chnl) * 0x8000)
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define SPMI_REG_CMD0			0x0
24*4882a593Smuzhiyun #define SPMI_REG_CONFIG			0x4
25*4882a593Smuzhiyun #define SPMI_REG_STATUS			0x8
26*4882a593Smuzhiyun #define SPMI_REG_WDATA			0x10
27*4882a593Smuzhiyun #define SPMI_REG_RDATA			0x18
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define SPMI_CMD_OPCODE_SHIFT		27
30*4882a593Smuzhiyun #define SPMI_CMD_SLAVE_ID_SHIFT		20
31*4882a593Smuzhiyun #define SPMI_CMD_ADDR_SHIFT		12
32*4882a593Smuzhiyun #define SPMI_CMD_ADDR_OFFSET_SHIFT	4
33*4882a593Smuzhiyun #define SPMI_CMD_BYTE_CNT_SHIFT		0
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define SPMI_CMD_EXT_REG_WRITE_LONG	0x00
36*4882a593Smuzhiyun #define SPMI_CMD_EXT_REG_READ_LONG	0x01
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define SPMI_STATUS_DONE		0x1
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define SPMI_MAX_CHANNELS	128
41*4882a593Smuzhiyun #define SPMI_MAX_SLAVES		16
42*4882a593Smuzhiyun #define SPMI_MAX_PERIPH		256
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun struct msm_spmi_priv {
45*4882a593Smuzhiyun 	phys_addr_t arb_chnl; /* ARB channel mapping base */
46*4882a593Smuzhiyun 	phys_addr_t spmi_core; /* SPMI core */
47*4882a593Smuzhiyun 	phys_addr_t spmi_obs; /* SPMI observer */
48*4882a593Smuzhiyun 	/* SPMI channel map */
49*4882a593Smuzhiyun 	uint8_t channel_map[SPMI_MAX_SLAVES][SPMI_MAX_PERIPH];
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
msm_spmi_write(struct udevice * dev,int usid,int pid,int off,uint8_t val)52*4882a593Smuzhiyun static int msm_spmi_write(struct udevice *dev, int usid, int pid, int off,
53*4882a593Smuzhiyun 			  uint8_t val)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	struct msm_spmi_priv *priv = dev_get_priv(dev);
56*4882a593Smuzhiyun 	unsigned channel;
57*4882a593Smuzhiyun 	uint32_t reg = 0;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	if (usid >= SPMI_MAX_SLAVES)
60*4882a593Smuzhiyun 		return -EIO;
61*4882a593Smuzhiyun 	if (pid >= SPMI_MAX_PERIPH)
62*4882a593Smuzhiyun 		return -EIO;
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	channel = priv->channel_map[usid][pid];
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	/* Disable IRQ mode for the current channel*/
67*4882a593Smuzhiyun 	writel(0x0, priv->spmi_core + SPMI_CH_OFFSET(channel) +
68*4882a593Smuzhiyun 	       SPMI_REG_CONFIG);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/* Write single byte */
71*4882a593Smuzhiyun 	writel(val, priv->spmi_core + SPMI_CH_OFFSET(channel) + SPMI_REG_WDATA);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	/* Prepare write command */
74*4882a593Smuzhiyun 	reg |= SPMI_CMD_EXT_REG_WRITE_LONG << SPMI_CMD_OPCODE_SHIFT;
75*4882a593Smuzhiyun 	reg |= (usid << SPMI_CMD_SLAVE_ID_SHIFT);
76*4882a593Smuzhiyun 	reg |= (pid << SPMI_CMD_ADDR_SHIFT);
77*4882a593Smuzhiyun 	reg |= (off << SPMI_CMD_ADDR_OFFSET_SHIFT);
78*4882a593Smuzhiyun 	reg |= 1; /* byte count */
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/* Send write command */
81*4882a593Smuzhiyun 	writel(reg, priv->spmi_core + SPMI_CH_OFFSET(channel) + SPMI_REG_CMD0);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	/* Wait till CMD DONE status */
84*4882a593Smuzhiyun 	reg = 0;
85*4882a593Smuzhiyun 	while (!reg) {
86*4882a593Smuzhiyun 		reg = readl(priv->spmi_core + SPMI_CH_OFFSET(channel) +
87*4882a593Smuzhiyun 			    SPMI_REG_STATUS);
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	if (reg ^ SPMI_STATUS_DONE) {
91*4882a593Smuzhiyun 		printf("SPMI write failure.\n");
92*4882a593Smuzhiyun 		return -EIO;
93*4882a593Smuzhiyun 	}
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 	return 0;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun 
msm_spmi_read(struct udevice * dev,int usid,int pid,int off)98*4882a593Smuzhiyun static int msm_spmi_read(struct udevice *dev, int usid, int pid, int off)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	struct msm_spmi_priv *priv = dev_get_priv(dev);
101*4882a593Smuzhiyun 	unsigned channel;
102*4882a593Smuzhiyun 	uint32_t reg = 0;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	if (usid >= SPMI_MAX_SLAVES)
105*4882a593Smuzhiyun 		return -EIO;
106*4882a593Smuzhiyun 	if (pid >= SPMI_MAX_PERIPH)
107*4882a593Smuzhiyun 		return -EIO;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	channel = priv->channel_map[usid][pid];
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	/* Disable IRQ mode for the current channel*/
112*4882a593Smuzhiyun 	writel(0x0, priv->spmi_obs + SPMI_CH_OFFSET(channel) + SPMI_REG_CONFIG);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/* Prepare read command */
115*4882a593Smuzhiyun 	reg |= SPMI_CMD_EXT_REG_READ_LONG << SPMI_CMD_OPCODE_SHIFT;
116*4882a593Smuzhiyun 	reg |= (usid << SPMI_CMD_SLAVE_ID_SHIFT);
117*4882a593Smuzhiyun 	reg |= (pid << SPMI_CMD_ADDR_SHIFT);
118*4882a593Smuzhiyun 	reg |= (off << SPMI_CMD_ADDR_OFFSET_SHIFT);
119*4882a593Smuzhiyun 	reg |= 1; /* byte count */
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	/* Request read */
122*4882a593Smuzhiyun 	writel(reg, priv->spmi_obs + SPMI_CH_OFFSET(channel) + SPMI_REG_CMD0);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	/* Wait till CMD DONE status */
125*4882a593Smuzhiyun 	reg = 0;
126*4882a593Smuzhiyun 	while (!reg) {
127*4882a593Smuzhiyun 		reg = readl(priv->spmi_obs + SPMI_CH_OFFSET(channel) +
128*4882a593Smuzhiyun 			    SPMI_REG_STATUS);
129*4882a593Smuzhiyun 	}
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	if (reg ^ SPMI_STATUS_DONE) {
132*4882a593Smuzhiyun 		printf("SPMI read failure.\n");
133*4882a593Smuzhiyun 		return -EIO;
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	/* Read the data */
137*4882a593Smuzhiyun 	return readl(priv->spmi_obs + SPMI_CH_OFFSET(channel) +
138*4882a593Smuzhiyun 		     SPMI_REG_RDATA) & 0xFF;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun static struct dm_spmi_ops msm_spmi_ops = {
142*4882a593Smuzhiyun 	.read = msm_spmi_read,
143*4882a593Smuzhiyun 	.write = msm_spmi_write,
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
msm_spmi_probe(struct udevice * dev)146*4882a593Smuzhiyun static int msm_spmi_probe(struct udevice *dev)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun 	struct udevice *parent = dev->parent;
149*4882a593Smuzhiyun 	struct msm_spmi_priv *priv = dev_get_priv(dev);
150*4882a593Smuzhiyun 	int node = dev_of_offset(dev);
151*4882a593Smuzhiyun 	int i;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	priv->arb_chnl = devfdt_get_addr(dev);
154*4882a593Smuzhiyun 	priv->spmi_core = fdtdec_get_addr_size_auto_parent(gd->fdt_blob,
155*4882a593Smuzhiyun 			dev_of_offset(parent), node, "reg", 1, NULL, false);
156*4882a593Smuzhiyun 	priv->spmi_obs = fdtdec_get_addr_size_auto_parent(gd->fdt_blob,
157*4882a593Smuzhiyun 			dev_of_offset(parent), node, "reg", 2, NULL, false);
158*4882a593Smuzhiyun 	if (priv->arb_chnl == FDT_ADDR_T_NONE ||
159*4882a593Smuzhiyun 	    priv->spmi_core == FDT_ADDR_T_NONE ||
160*4882a593Smuzhiyun 	    priv->spmi_obs == FDT_ADDR_T_NONE)
161*4882a593Smuzhiyun 		return -EINVAL;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	/* Scan peripherals connected to each SPMI channel */
164*4882a593Smuzhiyun 	for (i = 0; i < SPMI_MAX_CHANNELS ; i++) {
165*4882a593Smuzhiyun 		uint32_t periph = readl(priv->arb_chnl + ARB_CHANNEL_OFFSET(i));
166*4882a593Smuzhiyun 		uint8_t slave_id = (periph & 0xf0000) >> 16;
167*4882a593Smuzhiyun 		uint8_t pid = (periph & 0xff00) >> 8;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 		priv->channel_map[slave_id][pid] = i;
170*4882a593Smuzhiyun 	}
171*4882a593Smuzhiyun 	return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun static const struct udevice_id msm_spmi_ids[] = {
175*4882a593Smuzhiyun 	{ .compatible = "qcom,spmi-pmic-arb" },
176*4882a593Smuzhiyun 	{ }
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun U_BOOT_DRIVER(msm_spmi) = {
180*4882a593Smuzhiyun 	.name = "msm_spmi",
181*4882a593Smuzhiyun 	.id = UCLASS_SPMI,
182*4882a593Smuzhiyun 	.of_match = msm_spmi_ids,
183*4882a593Smuzhiyun 	.ops = &msm_spmi_ops,
184*4882a593Smuzhiyun 	.probe = msm_spmi_probe,
185*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct msm_spmi_priv),
186*4882a593Smuzhiyun };
187