1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2013 Xilinx, Inc.
3*4882a593Smuzhiyun * (C) Copyright 2015 Jagan Teki <jteki@openedev.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Xilinx Zynq PS SPI controller driver (master mode only)
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <malloc.h>
13*4882a593Smuzhiyun #include <spi.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun /* zynq spi register bit masks ZYNQ_SPI_<REG>_<BIT>_MASK */
19*4882a593Smuzhiyun #define ZYNQ_SPI_CR_MSA_MASK BIT(15) /* Manual start enb */
20*4882a593Smuzhiyun #define ZYNQ_SPI_CR_MCS_MASK BIT(14) /* Manual chip select */
21*4882a593Smuzhiyun #define ZYNQ_SPI_CR_CS_MASK GENMASK(13, 10) /* Chip select */
22*4882a593Smuzhiyun #define ZYNQ_SPI_CR_BAUD_MASK GENMASK(5, 3) /* Baud rate div */
23*4882a593Smuzhiyun #define ZYNQ_SPI_CR_CPHA_MASK BIT(2) /* Clock phase */
24*4882a593Smuzhiyun #define ZYNQ_SPI_CR_CPOL_MASK BIT(1) /* Clock polarity */
25*4882a593Smuzhiyun #define ZYNQ_SPI_CR_MSTREN_MASK BIT(0) /* Mode select */
26*4882a593Smuzhiyun #define ZYNQ_SPI_IXR_RXNEMPTY_MASK BIT(4) /* RX_FIFO_not_empty */
27*4882a593Smuzhiyun #define ZYNQ_SPI_IXR_TXOW_MASK BIT(2) /* TX_FIFO_not_full */
28*4882a593Smuzhiyun #define ZYNQ_SPI_IXR_ALL_MASK GENMASK(6, 0) /* All IXR bits */
29*4882a593Smuzhiyun #define ZYNQ_SPI_ENR_SPI_EN_MASK BIT(0) /* SPI Enable */
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define ZYNQ_SPI_CR_BAUD_MAX 8 /* Baud rate divisor max val */
32*4882a593Smuzhiyun #define ZYNQ_SPI_CR_BAUD_SHIFT 3 /* Baud rate divisor shift */
33*4882a593Smuzhiyun #define ZYNQ_SPI_CR_SS_SHIFT 10 /* Slave select shift */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define ZYNQ_SPI_FIFO_DEPTH 128
36*4882a593Smuzhiyun #ifndef CONFIG_SYS_ZYNQ_SPI_WAIT
37*4882a593Smuzhiyun #define CONFIG_SYS_ZYNQ_SPI_WAIT (CONFIG_SYS_HZ/100) /* 10 ms */
38*4882a593Smuzhiyun #endif
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* zynq spi register set */
41*4882a593Smuzhiyun struct zynq_spi_regs {
42*4882a593Smuzhiyun u32 cr; /* 0x00 */
43*4882a593Smuzhiyun u32 isr; /* 0x04 */
44*4882a593Smuzhiyun u32 ier; /* 0x08 */
45*4882a593Smuzhiyun u32 idr; /* 0x0C */
46*4882a593Smuzhiyun u32 imr; /* 0x10 */
47*4882a593Smuzhiyun u32 enr; /* 0x14 */
48*4882a593Smuzhiyun u32 dr; /* 0x18 */
49*4882a593Smuzhiyun u32 txdr; /* 0x1C */
50*4882a593Smuzhiyun u32 rxdr; /* 0x20 */
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* zynq spi platform data */
55*4882a593Smuzhiyun struct zynq_spi_platdata {
56*4882a593Smuzhiyun struct zynq_spi_regs *regs;
57*4882a593Smuzhiyun u32 frequency; /* input frequency */
58*4882a593Smuzhiyun u32 speed_hz;
59*4882a593Smuzhiyun uint deactivate_delay_us; /* Delay to wait after deactivate */
60*4882a593Smuzhiyun uint activate_delay_us; /* Delay to wait after activate */
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* zynq spi priv */
64*4882a593Smuzhiyun struct zynq_spi_priv {
65*4882a593Smuzhiyun struct zynq_spi_regs *regs;
66*4882a593Smuzhiyun u8 cs;
67*4882a593Smuzhiyun u8 mode;
68*4882a593Smuzhiyun ulong last_transaction_us; /* Time of last transaction end */
69*4882a593Smuzhiyun u8 fifo_depth;
70*4882a593Smuzhiyun u32 freq; /* required frequency */
71*4882a593Smuzhiyun };
72*4882a593Smuzhiyun
zynq_spi_ofdata_to_platdata(struct udevice * bus)73*4882a593Smuzhiyun static int zynq_spi_ofdata_to_platdata(struct udevice *bus)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun struct zynq_spi_platdata *plat = bus->platdata;
76*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
77*4882a593Smuzhiyun int node = dev_of_offset(bus);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun plat->regs = (struct zynq_spi_regs *)devfdt_get_addr(bus);
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* FIXME: Use 250MHz as a suitable default */
82*4882a593Smuzhiyun plat->frequency = fdtdec_get_int(blob, node, "spi-max-frequency",
83*4882a593Smuzhiyun 250000000);
84*4882a593Smuzhiyun plat->deactivate_delay_us = fdtdec_get_int(blob, node,
85*4882a593Smuzhiyun "spi-deactivate-delay", 0);
86*4882a593Smuzhiyun plat->activate_delay_us = fdtdec_get_int(blob, node,
87*4882a593Smuzhiyun "spi-activate-delay", 0);
88*4882a593Smuzhiyun plat->speed_hz = plat->frequency / 2;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun debug("%s: regs=%p max-frequency=%d\n", __func__,
91*4882a593Smuzhiyun plat->regs, plat->frequency);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun return 0;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun
zynq_spi_init_hw(struct zynq_spi_priv * priv)96*4882a593Smuzhiyun static void zynq_spi_init_hw(struct zynq_spi_priv *priv)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun struct zynq_spi_regs *regs = priv->regs;
99*4882a593Smuzhiyun u32 confr;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* Disable SPI */
102*4882a593Smuzhiyun confr = ZYNQ_SPI_ENR_SPI_EN_MASK;
103*4882a593Smuzhiyun writel(~confr, ®s->enr);
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun /* Disable Interrupts */
106*4882a593Smuzhiyun writel(ZYNQ_SPI_IXR_ALL_MASK, ®s->idr);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Clear RX FIFO */
109*4882a593Smuzhiyun while (readl(®s->isr) &
110*4882a593Smuzhiyun ZYNQ_SPI_IXR_RXNEMPTY_MASK)
111*4882a593Smuzhiyun readl(®s->rxdr);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Clear Interrupts */
114*4882a593Smuzhiyun writel(ZYNQ_SPI_IXR_ALL_MASK, ®s->isr);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* Manual slave select and Auto start */
117*4882a593Smuzhiyun confr = ZYNQ_SPI_CR_MCS_MASK | ZYNQ_SPI_CR_CS_MASK |
118*4882a593Smuzhiyun ZYNQ_SPI_CR_MSTREN_MASK;
119*4882a593Smuzhiyun confr &= ~ZYNQ_SPI_CR_MSA_MASK;
120*4882a593Smuzhiyun writel(confr, ®s->cr);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* Enable SPI */
123*4882a593Smuzhiyun writel(ZYNQ_SPI_ENR_SPI_EN_MASK, ®s->enr);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
zynq_spi_probe(struct udevice * bus)126*4882a593Smuzhiyun static int zynq_spi_probe(struct udevice *bus)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun struct zynq_spi_platdata *plat = dev_get_platdata(bus);
129*4882a593Smuzhiyun struct zynq_spi_priv *priv = dev_get_priv(bus);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun priv->regs = plat->regs;
132*4882a593Smuzhiyun priv->fifo_depth = ZYNQ_SPI_FIFO_DEPTH;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun /* init the zynq spi hw */
135*4882a593Smuzhiyun zynq_spi_init_hw(priv);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
spi_cs_activate(struct udevice * dev)140*4882a593Smuzhiyun static void spi_cs_activate(struct udevice *dev)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun struct udevice *bus = dev->parent;
143*4882a593Smuzhiyun struct zynq_spi_platdata *plat = bus->platdata;
144*4882a593Smuzhiyun struct zynq_spi_priv *priv = dev_get_priv(bus);
145*4882a593Smuzhiyun struct zynq_spi_regs *regs = priv->regs;
146*4882a593Smuzhiyun u32 cr;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* If it's too soon to do another transaction, wait */
149*4882a593Smuzhiyun if (plat->deactivate_delay_us && priv->last_transaction_us) {
150*4882a593Smuzhiyun ulong delay_us; /* The delay completed so far */
151*4882a593Smuzhiyun delay_us = timer_get_us() - priv->last_transaction_us;
152*4882a593Smuzhiyun if (delay_us < plat->deactivate_delay_us)
153*4882a593Smuzhiyun udelay(plat->deactivate_delay_us - delay_us);
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun clrbits_le32(®s->cr, ZYNQ_SPI_CR_CS_MASK);
157*4882a593Smuzhiyun cr = readl(®s->cr);
158*4882a593Smuzhiyun /*
159*4882a593Smuzhiyun * CS cal logic: CS[13:10]
160*4882a593Smuzhiyun * xxx0 - cs0
161*4882a593Smuzhiyun * xx01 - cs1
162*4882a593Smuzhiyun * x011 - cs2
163*4882a593Smuzhiyun */
164*4882a593Smuzhiyun cr |= (~(1 << priv->cs) << ZYNQ_SPI_CR_SS_SHIFT) & ZYNQ_SPI_CR_CS_MASK;
165*4882a593Smuzhiyun writel(cr, ®s->cr);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun if (plat->activate_delay_us)
168*4882a593Smuzhiyun udelay(plat->activate_delay_us);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
spi_cs_deactivate(struct udevice * dev)171*4882a593Smuzhiyun static void spi_cs_deactivate(struct udevice *dev)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun struct udevice *bus = dev->parent;
174*4882a593Smuzhiyun struct zynq_spi_platdata *plat = bus->platdata;
175*4882a593Smuzhiyun struct zynq_spi_priv *priv = dev_get_priv(bus);
176*4882a593Smuzhiyun struct zynq_spi_regs *regs = priv->regs;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun setbits_le32(®s->cr, ZYNQ_SPI_CR_CS_MASK);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* Remember time of this transaction so we can honour the bus delay */
181*4882a593Smuzhiyun if (plat->deactivate_delay_us)
182*4882a593Smuzhiyun priv->last_transaction_us = timer_get_us();
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
zynq_spi_claim_bus(struct udevice * dev)185*4882a593Smuzhiyun static int zynq_spi_claim_bus(struct udevice *dev)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun struct udevice *bus = dev->parent;
188*4882a593Smuzhiyun struct zynq_spi_priv *priv = dev_get_priv(bus);
189*4882a593Smuzhiyun struct zynq_spi_regs *regs = priv->regs;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun writel(ZYNQ_SPI_ENR_SPI_EN_MASK, ®s->enr);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun return 0;
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
zynq_spi_release_bus(struct udevice * dev)196*4882a593Smuzhiyun static int zynq_spi_release_bus(struct udevice *dev)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun struct udevice *bus = dev->parent;
199*4882a593Smuzhiyun struct zynq_spi_priv *priv = dev_get_priv(bus);
200*4882a593Smuzhiyun struct zynq_spi_regs *regs = priv->regs;
201*4882a593Smuzhiyun u32 confr;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun confr = ZYNQ_SPI_ENR_SPI_EN_MASK;
204*4882a593Smuzhiyun writel(~confr, ®s->enr);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun return 0;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
zynq_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)209*4882a593Smuzhiyun static int zynq_spi_xfer(struct udevice *dev, unsigned int bitlen,
210*4882a593Smuzhiyun const void *dout, void *din, unsigned long flags)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun struct udevice *bus = dev->parent;
213*4882a593Smuzhiyun struct zynq_spi_priv *priv = dev_get_priv(bus);
214*4882a593Smuzhiyun struct zynq_spi_regs *regs = priv->regs;
215*4882a593Smuzhiyun struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
216*4882a593Smuzhiyun u32 len = bitlen / 8;
217*4882a593Smuzhiyun u32 tx_len = len, rx_len = len, tx_tvl;
218*4882a593Smuzhiyun const u8 *tx_buf = dout;
219*4882a593Smuzhiyun u8 *rx_buf = din, buf;
220*4882a593Smuzhiyun u32 ts, status;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun debug("spi_xfer: bus:%i cs:%i bitlen:%i len:%i flags:%lx\n",
223*4882a593Smuzhiyun bus->seq, slave_plat->cs, bitlen, len, flags);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (bitlen % 8) {
226*4882a593Smuzhiyun debug("spi_xfer: Non byte aligned SPI transfer\n");
227*4882a593Smuzhiyun return -1;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun priv->cs = slave_plat->cs;
231*4882a593Smuzhiyun if (flags & SPI_XFER_BEGIN)
232*4882a593Smuzhiyun spi_cs_activate(dev);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun while (rx_len > 0) {
235*4882a593Smuzhiyun /* Write the data into TX FIFO - tx threshold is fifo_depth */
236*4882a593Smuzhiyun tx_tvl = 0;
237*4882a593Smuzhiyun while ((tx_tvl < priv->fifo_depth) && tx_len) {
238*4882a593Smuzhiyun if (tx_buf)
239*4882a593Smuzhiyun buf = *tx_buf++;
240*4882a593Smuzhiyun else
241*4882a593Smuzhiyun buf = 0;
242*4882a593Smuzhiyun writel(buf, ®s->txdr);
243*4882a593Smuzhiyun tx_len--;
244*4882a593Smuzhiyun tx_tvl++;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* Check TX FIFO completion */
248*4882a593Smuzhiyun ts = get_timer(0);
249*4882a593Smuzhiyun status = readl(®s->isr);
250*4882a593Smuzhiyun while (!(status & ZYNQ_SPI_IXR_TXOW_MASK)) {
251*4882a593Smuzhiyun if (get_timer(ts) > CONFIG_SYS_ZYNQ_SPI_WAIT) {
252*4882a593Smuzhiyun printf("spi_xfer: Timeout! TX FIFO not full\n");
253*4882a593Smuzhiyun return -1;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun status = readl(®s->isr);
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* Read the data from RX FIFO */
259*4882a593Smuzhiyun status = readl(®s->isr);
260*4882a593Smuzhiyun while ((status & ZYNQ_SPI_IXR_RXNEMPTY_MASK) && rx_len) {
261*4882a593Smuzhiyun buf = readl(®s->rxdr);
262*4882a593Smuzhiyun if (rx_buf)
263*4882a593Smuzhiyun *rx_buf++ = buf;
264*4882a593Smuzhiyun status = readl(®s->isr);
265*4882a593Smuzhiyun rx_len--;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun if (flags & SPI_XFER_END)
270*4882a593Smuzhiyun spi_cs_deactivate(dev);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
zynq_spi_set_speed(struct udevice * bus,uint speed)275*4882a593Smuzhiyun static int zynq_spi_set_speed(struct udevice *bus, uint speed)
276*4882a593Smuzhiyun {
277*4882a593Smuzhiyun struct zynq_spi_platdata *plat = bus->platdata;
278*4882a593Smuzhiyun struct zynq_spi_priv *priv = dev_get_priv(bus);
279*4882a593Smuzhiyun struct zynq_spi_regs *regs = priv->regs;
280*4882a593Smuzhiyun uint32_t confr;
281*4882a593Smuzhiyun u8 baud_rate_val = 0;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (speed > plat->frequency)
284*4882a593Smuzhiyun speed = plat->frequency;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* Set the clock frequency */
287*4882a593Smuzhiyun confr = readl(®s->cr);
288*4882a593Smuzhiyun if (speed == 0) {
289*4882a593Smuzhiyun /* Set baudrate x8, if the freq is 0 */
290*4882a593Smuzhiyun baud_rate_val = 0x2;
291*4882a593Smuzhiyun } else if (plat->speed_hz != speed) {
292*4882a593Smuzhiyun while ((baud_rate_val < ZYNQ_SPI_CR_BAUD_MAX) &&
293*4882a593Smuzhiyun ((plat->frequency /
294*4882a593Smuzhiyun (2 << baud_rate_val)) > speed))
295*4882a593Smuzhiyun baud_rate_val++;
296*4882a593Smuzhiyun plat->speed_hz = speed / (2 << baud_rate_val);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun confr &= ~ZYNQ_SPI_CR_BAUD_MASK;
299*4882a593Smuzhiyun confr |= (baud_rate_val << ZYNQ_SPI_CR_BAUD_SHIFT);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun writel(confr, ®s->cr);
302*4882a593Smuzhiyun priv->freq = speed;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun debug("zynq_spi_set_speed: regs=%p, speed=%d\n",
305*4882a593Smuzhiyun priv->regs, priv->freq);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun return 0;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
zynq_spi_set_mode(struct udevice * bus,uint mode)310*4882a593Smuzhiyun static int zynq_spi_set_mode(struct udevice *bus, uint mode)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun struct zynq_spi_priv *priv = dev_get_priv(bus);
313*4882a593Smuzhiyun struct zynq_spi_regs *regs = priv->regs;
314*4882a593Smuzhiyun uint32_t confr;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /* Set the SPI Clock phase and polarities */
317*4882a593Smuzhiyun confr = readl(®s->cr);
318*4882a593Smuzhiyun confr &= ~(ZYNQ_SPI_CR_CPHA_MASK | ZYNQ_SPI_CR_CPOL_MASK);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (mode & SPI_CPHA)
321*4882a593Smuzhiyun confr |= ZYNQ_SPI_CR_CPHA_MASK;
322*4882a593Smuzhiyun if (mode & SPI_CPOL)
323*4882a593Smuzhiyun confr |= ZYNQ_SPI_CR_CPOL_MASK;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun writel(confr, ®s->cr);
326*4882a593Smuzhiyun priv->mode = mode;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun debug("zynq_spi_set_mode: regs=%p, mode=%d\n", priv->regs, priv->mode);
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun return 0;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun static const struct dm_spi_ops zynq_spi_ops = {
334*4882a593Smuzhiyun .claim_bus = zynq_spi_claim_bus,
335*4882a593Smuzhiyun .release_bus = zynq_spi_release_bus,
336*4882a593Smuzhiyun .xfer = zynq_spi_xfer,
337*4882a593Smuzhiyun .set_speed = zynq_spi_set_speed,
338*4882a593Smuzhiyun .set_mode = zynq_spi_set_mode,
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun static const struct udevice_id zynq_spi_ids[] = {
342*4882a593Smuzhiyun { .compatible = "xlnx,zynq-spi-r1p6" },
343*4882a593Smuzhiyun { .compatible = "cdns,spi-r1p6" },
344*4882a593Smuzhiyun { }
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun U_BOOT_DRIVER(zynq_spi) = {
348*4882a593Smuzhiyun .name = "zynq_spi",
349*4882a593Smuzhiyun .id = UCLASS_SPI,
350*4882a593Smuzhiyun .of_match = zynq_spi_ids,
351*4882a593Smuzhiyun .ops = &zynq_spi_ops,
352*4882a593Smuzhiyun .ofdata_to_platdata = zynq_spi_ofdata_to_platdata,
353*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct zynq_spi_platdata),
354*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct zynq_spi_priv),
355*4882a593Smuzhiyun .probe = zynq_spi_probe,
356*4882a593Smuzhiyun };
357