xref: /OK3568_Linux_fs/u-boot/drivers/spi/xilinx_spi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Xilinx SPI driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Supports 8 bit SPI transfers only, with or w/o FIFO
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Based on bfin_spi.c, by way of altera_spi.c
7*4882a593Smuzhiyun  * Copyright (c) 2015 Jagan Teki <jteki@openedev.com>
8*4882a593Smuzhiyun  * Copyright (c) 2012 Stephan Linz <linz@li-pro.net>
9*4882a593Smuzhiyun  * Copyright (c) 2010 Graeme Smecher <graeme.smecher@mail.mcgill.ca>
10*4882a593Smuzhiyun  * Copyright (c) 2010 Thomas Chou <thomas@wytron.com.tw>
11*4882a593Smuzhiyun  * Copyright (c) 2005-2008 Analog Devices Inc.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <config.h>
17*4882a593Smuzhiyun #include <common.h>
18*4882a593Smuzhiyun #include <dm.h>
19*4882a593Smuzhiyun #include <errno.h>
20*4882a593Smuzhiyun #include <malloc.h>
21*4882a593Smuzhiyun #include <spi.h>
22*4882a593Smuzhiyun #include <asm/io.h>
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun  * [0]: http://www.xilinx.com/support/documentation
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * Xilinx SPI Register Definitions
28*4882a593Smuzhiyun  * [1]:	[0]/ip_documentation/xps_spi.pdf
29*4882a593Smuzhiyun  *	page 8, Register Descriptions
30*4882a593Smuzhiyun  * [2]:	[0]/ip_documentation/axi_spi_ds742.pdf
31*4882a593Smuzhiyun  *	page 7, Register Overview Table
32*4882a593Smuzhiyun  */
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* SPI Control Register (spicr), [1] p9, [2] p8 */
35*4882a593Smuzhiyun #define SPICR_LSB_FIRST		BIT(9)
36*4882a593Smuzhiyun #define SPICR_MASTER_INHIBIT	BIT(8)
37*4882a593Smuzhiyun #define SPICR_MANUAL_SS		BIT(7)
38*4882a593Smuzhiyun #define SPICR_RXFIFO_RESEST	BIT(6)
39*4882a593Smuzhiyun #define SPICR_TXFIFO_RESEST	BIT(5)
40*4882a593Smuzhiyun #define SPICR_CPHA		BIT(4)
41*4882a593Smuzhiyun #define SPICR_CPOL		BIT(3)
42*4882a593Smuzhiyun #define SPICR_MASTER_MODE	BIT(2)
43*4882a593Smuzhiyun #define SPICR_SPE		BIT(1)
44*4882a593Smuzhiyun #define SPICR_LOOP		BIT(0)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun /* SPI Status Register (spisr), [1] p11, [2] p10 */
47*4882a593Smuzhiyun #define SPISR_SLAVE_MODE_SELECT	BIT(5)
48*4882a593Smuzhiyun #define SPISR_MODF		BIT(4)
49*4882a593Smuzhiyun #define SPISR_TX_FULL		BIT(3)
50*4882a593Smuzhiyun #define SPISR_TX_EMPTY		BIT(2)
51*4882a593Smuzhiyun #define SPISR_RX_FULL		BIT(1)
52*4882a593Smuzhiyun #define SPISR_RX_EMPTY		BIT(0)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* SPI Data Transmit Register (spidtr), [1] p12, [2] p12 */
55*4882a593Smuzhiyun #define SPIDTR_8BIT_MASK	GENMASK(7, 0)
56*4882a593Smuzhiyun #define SPIDTR_16BIT_MASK	GENMASK(15, 0)
57*4882a593Smuzhiyun #define SPIDTR_32BIT_MASK	GENMASK(31, 0)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* SPI Data Receive Register (spidrr), [1] p12, [2] p12 */
60*4882a593Smuzhiyun #define SPIDRR_8BIT_MASK	GENMASK(7, 0)
61*4882a593Smuzhiyun #define SPIDRR_16BIT_MASK	GENMASK(15, 0)
62*4882a593Smuzhiyun #define SPIDRR_32BIT_MASK	GENMASK(31, 0)
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun /* SPI Slave Select Register (spissr), [1] p13, [2] p13 */
65*4882a593Smuzhiyun #define SPISSR_MASK(cs)		(1 << (cs))
66*4882a593Smuzhiyun #define SPISSR_ACT(cs)		~SPISSR_MASK(cs)
67*4882a593Smuzhiyun #define SPISSR_OFF		~0UL
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun /* SPI Software Reset Register (ssr) */
70*4882a593Smuzhiyun #define SPISSR_RESET_VALUE	0x0a
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define XILSPI_MAX_XFER_BITS	8
73*4882a593Smuzhiyun #define XILSPI_SPICR_DFLT_ON	(SPICR_MANUAL_SS | SPICR_MASTER_MODE | \
74*4882a593Smuzhiyun 				SPICR_SPE)
75*4882a593Smuzhiyun #define XILSPI_SPICR_DFLT_OFF	(SPICR_MASTER_INHIBIT | SPICR_MANUAL_SS)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #ifndef CONFIG_XILINX_SPI_IDLE_VAL
78*4882a593Smuzhiyun #define CONFIG_XILINX_SPI_IDLE_VAL	GENMASK(7, 0)
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #ifndef CONFIG_SYS_XILINX_SPI_LIST
82*4882a593Smuzhiyun #define CONFIG_SYS_XILINX_SPI_LIST	{ CONFIG_SYS_SPI_BASE }
83*4882a593Smuzhiyun #endif
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /* xilinx spi register set */
86*4882a593Smuzhiyun struct xilinx_spi_regs {
87*4882a593Smuzhiyun 	u32 __space0__[7];
88*4882a593Smuzhiyun 	u32 dgier;	/* Device Global Interrupt Enable Register (DGIER) */
89*4882a593Smuzhiyun 	u32 ipisr;	/* IP Interrupt Status Register (IPISR) */
90*4882a593Smuzhiyun 	u32 __space1__;
91*4882a593Smuzhiyun 	u32 ipier;	/* IP Interrupt Enable Register (IPIER) */
92*4882a593Smuzhiyun 	u32 __space2__[5];
93*4882a593Smuzhiyun 	u32 srr;	/* Softare Reset Register (SRR) */
94*4882a593Smuzhiyun 	u32 __space3__[7];
95*4882a593Smuzhiyun 	u32 spicr;	/* SPI Control Register (SPICR) */
96*4882a593Smuzhiyun 	u32 spisr;	/* SPI Status Register (SPISR) */
97*4882a593Smuzhiyun 	u32 spidtr;	/* SPI Data Transmit Register (SPIDTR) */
98*4882a593Smuzhiyun 	u32 spidrr;	/* SPI Data Receive Register (SPIDRR) */
99*4882a593Smuzhiyun 	u32 spissr;	/* SPI Slave Select Register (SPISSR) */
100*4882a593Smuzhiyun 	u32 spitfor;	/* SPI Transmit FIFO Occupancy Register (SPITFOR) */
101*4882a593Smuzhiyun 	u32 spirfor;	/* SPI Receive FIFO Occupancy Register (SPIRFOR) */
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* xilinx spi priv */
105*4882a593Smuzhiyun struct xilinx_spi_priv {
106*4882a593Smuzhiyun 	struct xilinx_spi_regs *regs;
107*4882a593Smuzhiyun 	unsigned int freq;
108*4882a593Smuzhiyun 	unsigned int mode;
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun static unsigned long xilinx_spi_base_list[] = CONFIG_SYS_XILINX_SPI_LIST;
xilinx_spi_probe(struct udevice * bus)112*4882a593Smuzhiyun static int xilinx_spi_probe(struct udevice *bus)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	struct xilinx_spi_priv *priv = dev_get_priv(bus);
115*4882a593Smuzhiyun 	struct xilinx_spi_regs *regs = priv->regs;
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	priv->regs = (struct xilinx_spi_regs *)xilinx_spi_base_list[bus->seq];
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	writel(SPISSR_RESET_VALUE, &regs->srr);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	return 0;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
spi_cs_activate(struct udevice * dev,uint cs)124*4882a593Smuzhiyun static void spi_cs_activate(struct udevice *dev, uint cs)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	struct udevice *bus = dev_get_parent(dev);
127*4882a593Smuzhiyun 	struct xilinx_spi_priv *priv = dev_get_priv(bus);
128*4882a593Smuzhiyun 	struct xilinx_spi_regs *regs = priv->regs;
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	writel(SPISSR_ACT(cs), &regs->spissr);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
spi_cs_deactivate(struct udevice * dev)133*4882a593Smuzhiyun static void spi_cs_deactivate(struct udevice *dev)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	struct udevice *bus = dev_get_parent(dev);
136*4882a593Smuzhiyun 	struct xilinx_spi_priv *priv = dev_get_priv(bus);
137*4882a593Smuzhiyun 	struct xilinx_spi_regs *regs = priv->regs;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	writel(SPISSR_OFF, &regs->spissr);
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun 
xilinx_spi_claim_bus(struct udevice * dev)142*4882a593Smuzhiyun static int xilinx_spi_claim_bus(struct udevice *dev)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	struct udevice *bus = dev_get_parent(dev);
145*4882a593Smuzhiyun 	struct xilinx_spi_priv *priv = dev_get_priv(bus);
146*4882a593Smuzhiyun 	struct xilinx_spi_regs *regs = priv->regs;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	writel(SPISSR_OFF, &regs->spissr);
149*4882a593Smuzhiyun 	writel(XILSPI_SPICR_DFLT_ON, &regs->spicr);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	return 0;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun 
xilinx_spi_release_bus(struct udevice * dev)154*4882a593Smuzhiyun static int xilinx_spi_release_bus(struct udevice *dev)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun 	struct udevice *bus = dev_get_parent(dev);
157*4882a593Smuzhiyun 	struct xilinx_spi_priv *priv = dev_get_priv(bus);
158*4882a593Smuzhiyun 	struct xilinx_spi_regs *regs = priv->regs;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	writel(SPISSR_OFF, &regs->spissr);
161*4882a593Smuzhiyun 	writel(XILSPI_SPICR_DFLT_OFF, &regs->spicr);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	return 0;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
xilinx_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)166*4882a593Smuzhiyun static int xilinx_spi_xfer(struct udevice *dev, unsigned int bitlen,
167*4882a593Smuzhiyun 			    const void *dout, void *din, unsigned long flags)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun 	struct udevice *bus = dev_get_parent(dev);
170*4882a593Smuzhiyun 	struct xilinx_spi_priv *priv = dev_get_priv(bus);
171*4882a593Smuzhiyun 	struct xilinx_spi_regs *regs = priv->regs;
172*4882a593Smuzhiyun 	struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
173*4882a593Smuzhiyun 	/* assume spi core configured to do 8 bit transfers */
174*4882a593Smuzhiyun 	unsigned int bytes = bitlen / XILSPI_MAX_XFER_BITS;
175*4882a593Smuzhiyun 	const unsigned char *txp = dout;
176*4882a593Smuzhiyun 	unsigned char *rxp = din;
177*4882a593Smuzhiyun 	unsigned rxecount = 17;	/* max. 16 elements in FIFO, leftover 1 */
178*4882a593Smuzhiyun 	unsigned global_timeout;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	debug("spi_xfer: bus:%i cs:%i bitlen:%i bytes:%i flags:%lx\n",
181*4882a593Smuzhiyun 	      bus->seq, slave_plat->cs, bitlen, bytes, flags);
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	if (bitlen == 0)
184*4882a593Smuzhiyun 		goto done;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	if (bitlen % XILSPI_MAX_XFER_BITS) {
187*4882a593Smuzhiyun 		printf("XILSPI warning: Not a multiple of %d bits\n",
188*4882a593Smuzhiyun 		       XILSPI_MAX_XFER_BITS);
189*4882a593Smuzhiyun 		flags |= SPI_XFER_END;
190*4882a593Smuzhiyun 		goto done;
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	/* empty read buffer */
194*4882a593Smuzhiyun 	while (rxecount && !(readl(&regs->spisr) & SPISR_RX_EMPTY)) {
195*4882a593Smuzhiyun 		readl(&regs->spidrr);
196*4882a593Smuzhiyun 		rxecount--;
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	if (!rxecount) {
200*4882a593Smuzhiyun 		printf("XILSPI error: Rx buffer not empty\n");
201*4882a593Smuzhiyun 		return -1;
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	if (flags & SPI_XFER_BEGIN)
205*4882a593Smuzhiyun 		spi_cs_activate(dev, slave_plat->cs);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/* at least 1usec or greater, leftover 1 */
208*4882a593Smuzhiyun 	global_timeout = priv->freq > XILSPI_MAX_XFER_BITS * 1000000 ? 2 :
209*4882a593Smuzhiyun 			(XILSPI_MAX_XFER_BITS * 1000000 / priv->freq) + 1;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	while (bytes--) {
212*4882a593Smuzhiyun 		unsigned timeout = global_timeout;
213*4882a593Smuzhiyun 		/* get Tx element from data out buffer and count up */
214*4882a593Smuzhiyun 		unsigned char d = txp ? *txp++ : CONFIG_XILINX_SPI_IDLE_VAL;
215*4882a593Smuzhiyun 		debug("spi_xfer: tx:%x ", d);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 		/* write out and wait for processing (receive data) */
218*4882a593Smuzhiyun 		writel(d & SPIDTR_8BIT_MASK, &regs->spidtr);
219*4882a593Smuzhiyun 		while (timeout && readl(&regs->spisr)
220*4882a593Smuzhiyun 						& SPISR_RX_EMPTY) {
221*4882a593Smuzhiyun 			timeout--;
222*4882a593Smuzhiyun 			udelay(1);
223*4882a593Smuzhiyun 		}
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 		if (!timeout) {
226*4882a593Smuzhiyun 			printf("XILSPI error: Xfer timeout\n");
227*4882a593Smuzhiyun 			return -1;
228*4882a593Smuzhiyun 		}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 		/* read Rx element and push into data in buffer */
231*4882a593Smuzhiyun 		d = readl(&regs->spidrr) & SPIDRR_8BIT_MASK;
232*4882a593Smuzhiyun 		if (rxp)
233*4882a593Smuzhiyun 			*rxp++ = d;
234*4882a593Smuzhiyun 		debug("spi_xfer: rx:%x\n", d);
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun  done:
238*4882a593Smuzhiyun 	if (flags & SPI_XFER_END)
239*4882a593Smuzhiyun 		spi_cs_deactivate(dev);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	return 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun 
xilinx_spi_set_speed(struct udevice * bus,uint speed)244*4882a593Smuzhiyun static int xilinx_spi_set_speed(struct udevice *bus, uint speed)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun 	struct xilinx_spi_priv *priv = dev_get_priv(bus);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	priv->freq = speed;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	debug("xilinx_spi_set_speed: regs=%p, speed=%d\n", priv->regs,
251*4882a593Smuzhiyun 	      priv->freq);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
xilinx_spi_set_mode(struct udevice * bus,uint mode)256*4882a593Smuzhiyun static int xilinx_spi_set_mode(struct udevice *bus, uint mode)
257*4882a593Smuzhiyun {
258*4882a593Smuzhiyun 	struct xilinx_spi_priv *priv = dev_get_priv(bus);
259*4882a593Smuzhiyun 	struct xilinx_spi_regs *regs = priv->regs;
260*4882a593Smuzhiyun 	uint32_t spicr;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	spicr = readl(&regs->spicr);
263*4882a593Smuzhiyun 	if (mode & SPI_LSB_FIRST)
264*4882a593Smuzhiyun 		spicr |= SPICR_LSB_FIRST;
265*4882a593Smuzhiyun 	if (mode & SPI_CPHA)
266*4882a593Smuzhiyun 		spicr |= SPICR_CPHA;
267*4882a593Smuzhiyun 	if (mode & SPI_CPOL)
268*4882a593Smuzhiyun 		spicr |= SPICR_CPOL;
269*4882a593Smuzhiyun 	if (mode & SPI_LOOP)
270*4882a593Smuzhiyun 		spicr |= SPICR_LOOP;
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	writel(spicr, &regs->spicr);
273*4882a593Smuzhiyun 	priv->mode = mode;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	debug("xilinx_spi_set_mode: regs=%p, mode=%d\n", priv->regs,
276*4882a593Smuzhiyun 	      priv->mode);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	return 0;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun static const struct dm_spi_ops xilinx_spi_ops = {
282*4882a593Smuzhiyun 	.claim_bus	= xilinx_spi_claim_bus,
283*4882a593Smuzhiyun 	.release_bus	= xilinx_spi_release_bus,
284*4882a593Smuzhiyun 	.xfer		= xilinx_spi_xfer,
285*4882a593Smuzhiyun 	.set_speed	= xilinx_spi_set_speed,
286*4882a593Smuzhiyun 	.set_mode	= xilinx_spi_set_mode,
287*4882a593Smuzhiyun };
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun static const struct udevice_id xilinx_spi_ids[] = {
290*4882a593Smuzhiyun 	{ .compatible = "xlnx,xps-spi-2.00.a" },
291*4882a593Smuzhiyun 	{ .compatible = "xlnx,xps-spi-2.00.b" },
292*4882a593Smuzhiyun 	{ }
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun U_BOOT_DRIVER(xilinx_spi) = {
296*4882a593Smuzhiyun 	.name	= "xilinx_spi",
297*4882a593Smuzhiyun 	.id	= UCLASS_SPI,
298*4882a593Smuzhiyun 	.of_match = xilinx_spi_ids,
299*4882a593Smuzhiyun 	.ops	= &xilinx_spi_ops,
300*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct xilinx_spi_priv),
301*4882a593Smuzhiyun 	.probe	= xilinx_spi_probe,
302*4882a593Smuzhiyun };
303