1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * TI QSPI driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2013, Texas Instruments, Incorporated
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/arch/omap.h>
12*4882a593Smuzhiyun #include <malloc.h>
13*4882a593Smuzhiyun #include <spi.h>
14*4882a593Smuzhiyun #include <dm.h>
15*4882a593Smuzhiyun #include <asm/gpio.h>
16*4882a593Smuzhiyun #include <asm/omap_gpio.h>
17*4882a593Smuzhiyun #include <asm/omap_common.h>
18*4882a593Smuzhiyun #include <asm/ti-common/ti-edma3.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <regmap.h>
21*4882a593Smuzhiyun #include <syscon.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* ti qpsi register bit masks */
26*4882a593Smuzhiyun #define QSPI_TIMEOUT 2000000
27*4882a593Smuzhiyun #define QSPI_FCLK 192000000
28*4882a593Smuzhiyun #define QSPI_DRA7XX_FCLK 76800000
29*4882a593Smuzhiyun #define QSPI_WLEN_MAX_BITS 128
30*4882a593Smuzhiyun #define QSPI_WLEN_MAX_BYTES (QSPI_WLEN_MAX_BITS >> 3)
31*4882a593Smuzhiyun #define QSPI_WLEN_MASK QSPI_WLEN(QSPI_WLEN_MAX_BITS)
32*4882a593Smuzhiyun /* clock control */
33*4882a593Smuzhiyun #define QSPI_CLK_EN BIT(31)
34*4882a593Smuzhiyun #define QSPI_CLK_DIV_MAX 0xffff
35*4882a593Smuzhiyun /* command */
36*4882a593Smuzhiyun #define QSPI_EN_CS(n) (n << 28)
37*4882a593Smuzhiyun #define QSPI_WLEN(n) ((n-1) << 19)
38*4882a593Smuzhiyun #define QSPI_3_PIN BIT(18)
39*4882a593Smuzhiyun #define QSPI_RD_SNGL BIT(16)
40*4882a593Smuzhiyun #define QSPI_WR_SNGL (2 << 16)
41*4882a593Smuzhiyun #define QSPI_INVAL (4 << 16)
42*4882a593Smuzhiyun #define QSPI_RD_QUAD (7 << 16)
43*4882a593Smuzhiyun /* device control */
44*4882a593Smuzhiyun #define QSPI_DD(m, n) (m << (3 + n*8))
45*4882a593Smuzhiyun #define QSPI_CKPHA(n) (1 << (2 + n*8))
46*4882a593Smuzhiyun #define QSPI_CSPOL(n) (1 << (1 + n*8))
47*4882a593Smuzhiyun #define QSPI_CKPOL(n) (1 << (n*8))
48*4882a593Smuzhiyun /* status */
49*4882a593Smuzhiyun #define QSPI_WC BIT(1)
50*4882a593Smuzhiyun #define QSPI_BUSY BIT(0)
51*4882a593Smuzhiyun #define QSPI_WC_BUSY (QSPI_WC | QSPI_BUSY)
52*4882a593Smuzhiyun #define QSPI_XFER_DONE QSPI_WC
53*4882a593Smuzhiyun #define MM_SWITCH 0x01
54*4882a593Smuzhiyun #define MEM_CS(cs) ((cs + 1) << 8)
55*4882a593Smuzhiyun #define MEM_CS_UNSELECT 0xfffff8ff
56*4882a593Smuzhiyun #define MMAP_START_ADDR_DRA 0x5c000000
57*4882a593Smuzhiyun #define MMAP_START_ADDR_AM43x 0x30000000
58*4882a593Smuzhiyun #define CORE_CTRL_IO 0x4a002558
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define QSPI_CMD_READ (0x3 << 0)
61*4882a593Smuzhiyun #define QSPI_CMD_READ_DUAL (0x6b << 0)
62*4882a593Smuzhiyun #define QSPI_CMD_READ_QUAD (0x6c << 0)
63*4882a593Smuzhiyun #define QSPI_CMD_READ_FAST (0x0b << 0)
64*4882a593Smuzhiyun #define QSPI_SETUP0_NUM_A_BYTES (0x3 << 8)
65*4882a593Smuzhiyun #define QSPI_SETUP0_NUM_D_BYTES_NO_BITS (0x0 << 10)
66*4882a593Smuzhiyun #define QSPI_SETUP0_NUM_D_BYTES_8_BITS (0x1 << 10)
67*4882a593Smuzhiyun #define QSPI_SETUP0_READ_NORMAL (0x0 << 12)
68*4882a593Smuzhiyun #define QSPI_SETUP0_READ_DUAL (0x1 << 12)
69*4882a593Smuzhiyun #define QSPI_SETUP0_READ_QUAD (0x3 << 12)
70*4882a593Smuzhiyun #define QSPI_CMD_WRITE (0x12 << 16)
71*4882a593Smuzhiyun #define QSPI_NUM_DUMMY_BITS (0x0 << 24)
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* ti qspi register set */
74*4882a593Smuzhiyun struct ti_qspi_regs {
75*4882a593Smuzhiyun u32 pid;
76*4882a593Smuzhiyun u32 pad0[3];
77*4882a593Smuzhiyun u32 sysconfig;
78*4882a593Smuzhiyun u32 pad1[3];
79*4882a593Smuzhiyun u32 int_stat_raw;
80*4882a593Smuzhiyun u32 int_stat_en;
81*4882a593Smuzhiyun u32 int_en_set;
82*4882a593Smuzhiyun u32 int_en_ctlr;
83*4882a593Smuzhiyun u32 intc_eoi;
84*4882a593Smuzhiyun u32 pad2[3];
85*4882a593Smuzhiyun u32 clk_ctrl;
86*4882a593Smuzhiyun u32 dc;
87*4882a593Smuzhiyun u32 cmd;
88*4882a593Smuzhiyun u32 status;
89*4882a593Smuzhiyun u32 data;
90*4882a593Smuzhiyun u32 setup0;
91*4882a593Smuzhiyun u32 setup1;
92*4882a593Smuzhiyun u32 setup2;
93*4882a593Smuzhiyun u32 setup3;
94*4882a593Smuzhiyun u32 memswitch;
95*4882a593Smuzhiyun u32 data1;
96*4882a593Smuzhiyun u32 data2;
97*4882a593Smuzhiyun u32 data3;
98*4882a593Smuzhiyun };
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* ti qspi priv */
101*4882a593Smuzhiyun struct ti_qspi_priv {
102*4882a593Smuzhiyun #ifndef CONFIG_DM_SPI
103*4882a593Smuzhiyun struct spi_slave slave;
104*4882a593Smuzhiyun #else
105*4882a593Smuzhiyun void *memory_map;
106*4882a593Smuzhiyun uint max_hz;
107*4882a593Smuzhiyun u32 num_cs;
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun struct ti_qspi_regs *base;
110*4882a593Smuzhiyun void *ctrl_mod_mmap;
111*4882a593Smuzhiyun ulong fclk;
112*4882a593Smuzhiyun unsigned int mode;
113*4882a593Smuzhiyun u32 cmd;
114*4882a593Smuzhiyun u32 dc;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
ti_spi_set_speed(struct ti_qspi_priv * priv,uint hz)117*4882a593Smuzhiyun static void ti_spi_set_speed(struct ti_qspi_priv *priv, uint hz)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun uint clk_div;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun if (!hz)
122*4882a593Smuzhiyun clk_div = 0;
123*4882a593Smuzhiyun else
124*4882a593Smuzhiyun clk_div = DIV_ROUND_UP(priv->fclk, hz) - 1;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* truncate clk_div value to QSPI_CLK_DIV_MAX */
127*4882a593Smuzhiyun if (clk_div > QSPI_CLK_DIV_MAX)
128*4882a593Smuzhiyun clk_div = QSPI_CLK_DIV_MAX;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun debug("ti_spi_set_speed: hz: %d, clock divider %d\n", hz, clk_div);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun /* disable SCLK */
133*4882a593Smuzhiyun writel(readl(&priv->base->clk_ctrl) & ~QSPI_CLK_EN,
134*4882a593Smuzhiyun &priv->base->clk_ctrl);
135*4882a593Smuzhiyun /* enable SCLK and program the clk divider */
136*4882a593Smuzhiyun writel(QSPI_CLK_EN | clk_div, &priv->base->clk_ctrl);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
ti_qspi_cs_deactivate(struct ti_qspi_priv * priv)139*4882a593Smuzhiyun static void ti_qspi_cs_deactivate(struct ti_qspi_priv *priv)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun writel(priv->cmd | QSPI_INVAL, &priv->base->cmd);
142*4882a593Smuzhiyun /* dummy readl to ensure bus sync */
143*4882a593Smuzhiyun readl(&priv->base->cmd);
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
__ti_qspi_set_mode(struct ti_qspi_priv * priv,unsigned int mode)146*4882a593Smuzhiyun static int __ti_qspi_set_mode(struct ti_qspi_priv *priv, unsigned int mode)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun priv->dc = 0;
149*4882a593Smuzhiyun if (mode & SPI_CPHA)
150*4882a593Smuzhiyun priv->dc |= QSPI_CKPHA(0);
151*4882a593Smuzhiyun if (mode & SPI_CPOL)
152*4882a593Smuzhiyun priv->dc |= QSPI_CKPOL(0);
153*4882a593Smuzhiyun if (mode & SPI_CS_HIGH)
154*4882a593Smuzhiyun priv->dc |= QSPI_CSPOL(0);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun return 0;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
__ti_qspi_claim_bus(struct ti_qspi_priv * priv,int cs)159*4882a593Smuzhiyun static int __ti_qspi_claim_bus(struct ti_qspi_priv *priv, int cs)
160*4882a593Smuzhiyun {
161*4882a593Smuzhiyun writel(priv->dc, &priv->base->dc);
162*4882a593Smuzhiyun writel(0, &priv->base->cmd);
163*4882a593Smuzhiyun writel(0, &priv->base->data);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun priv->dc <<= cs * 8;
166*4882a593Smuzhiyun writel(priv->dc, &priv->base->dc);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun return 0;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
__ti_qspi_release_bus(struct ti_qspi_priv * priv)171*4882a593Smuzhiyun static void __ti_qspi_release_bus(struct ti_qspi_priv *priv)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun writel(0, &priv->base->dc);
174*4882a593Smuzhiyun writel(0, &priv->base->cmd);
175*4882a593Smuzhiyun writel(0, &priv->base->data);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
ti_qspi_ctrl_mode_mmap(void * ctrl_mod_mmap,int cs,bool enable)178*4882a593Smuzhiyun static void ti_qspi_ctrl_mode_mmap(void *ctrl_mod_mmap, int cs, bool enable)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun u32 val;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun val = readl(ctrl_mod_mmap);
183*4882a593Smuzhiyun if (enable)
184*4882a593Smuzhiyun val |= MEM_CS(cs);
185*4882a593Smuzhiyun else
186*4882a593Smuzhiyun val &= MEM_CS_UNSELECT;
187*4882a593Smuzhiyun writel(val, ctrl_mod_mmap);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
__ti_qspi_xfer(struct ti_qspi_priv * priv,unsigned int bitlen,const void * dout,void * din,unsigned long flags,u32 cs)190*4882a593Smuzhiyun static int __ti_qspi_xfer(struct ti_qspi_priv *priv, unsigned int bitlen,
191*4882a593Smuzhiyun const void *dout, void *din, unsigned long flags,
192*4882a593Smuzhiyun u32 cs)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun uint words = bitlen >> 3; /* fixed 8-bit word length */
195*4882a593Smuzhiyun const uchar *txp = dout;
196*4882a593Smuzhiyun uchar *rxp = din;
197*4882a593Smuzhiyun uint status;
198*4882a593Smuzhiyun int timeout;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /* Setup mmap flags */
201*4882a593Smuzhiyun if (flags & SPI_XFER_MMAP) {
202*4882a593Smuzhiyun writel(MM_SWITCH, &priv->base->memswitch);
203*4882a593Smuzhiyun if (priv->ctrl_mod_mmap)
204*4882a593Smuzhiyun ti_qspi_ctrl_mode_mmap(priv->ctrl_mod_mmap, cs, true);
205*4882a593Smuzhiyun return 0;
206*4882a593Smuzhiyun } else if (flags & SPI_XFER_MMAP_END) {
207*4882a593Smuzhiyun writel(~MM_SWITCH, &priv->base->memswitch);
208*4882a593Smuzhiyun if (priv->ctrl_mod_mmap)
209*4882a593Smuzhiyun ti_qspi_ctrl_mode_mmap(priv->ctrl_mod_mmap, cs, false);
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (bitlen == 0)
214*4882a593Smuzhiyun return -1;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if (bitlen % 8) {
217*4882a593Smuzhiyun debug("spi_xfer: Non byte aligned SPI transfer\n");
218*4882a593Smuzhiyun return -1;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun /* Setup command reg */
222*4882a593Smuzhiyun priv->cmd = 0;
223*4882a593Smuzhiyun priv->cmd |= QSPI_WLEN(8);
224*4882a593Smuzhiyun priv->cmd |= QSPI_EN_CS(cs);
225*4882a593Smuzhiyun if (priv->mode & SPI_3WIRE)
226*4882a593Smuzhiyun priv->cmd |= QSPI_3_PIN;
227*4882a593Smuzhiyun priv->cmd |= 0xfff;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun while (words) {
230*4882a593Smuzhiyun u8 xfer_len = 0;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (txp) {
233*4882a593Smuzhiyun u32 cmd = priv->cmd;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun if (words >= QSPI_WLEN_MAX_BYTES) {
236*4882a593Smuzhiyun u32 *txbuf = (u32 *)txp;
237*4882a593Smuzhiyun u32 data;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun data = cpu_to_be32(*txbuf++);
240*4882a593Smuzhiyun writel(data, &priv->base->data3);
241*4882a593Smuzhiyun data = cpu_to_be32(*txbuf++);
242*4882a593Smuzhiyun writel(data, &priv->base->data2);
243*4882a593Smuzhiyun data = cpu_to_be32(*txbuf++);
244*4882a593Smuzhiyun writel(data, &priv->base->data1);
245*4882a593Smuzhiyun data = cpu_to_be32(*txbuf++);
246*4882a593Smuzhiyun writel(data, &priv->base->data);
247*4882a593Smuzhiyun cmd &= ~QSPI_WLEN_MASK;
248*4882a593Smuzhiyun cmd |= QSPI_WLEN(QSPI_WLEN_MAX_BITS);
249*4882a593Smuzhiyun xfer_len = QSPI_WLEN_MAX_BYTES;
250*4882a593Smuzhiyun } else {
251*4882a593Smuzhiyun writeb(*txp, &priv->base->data);
252*4882a593Smuzhiyun xfer_len = 1;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun debug("tx cmd %08x dc %08x\n",
255*4882a593Smuzhiyun cmd | QSPI_WR_SNGL, priv->dc);
256*4882a593Smuzhiyun writel(cmd | QSPI_WR_SNGL, &priv->base->cmd);
257*4882a593Smuzhiyun status = readl(&priv->base->status);
258*4882a593Smuzhiyun timeout = QSPI_TIMEOUT;
259*4882a593Smuzhiyun while ((status & QSPI_WC_BUSY) != QSPI_XFER_DONE) {
260*4882a593Smuzhiyun if (--timeout < 0) {
261*4882a593Smuzhiyun printf("spi_xfer: TX timeout!\n");
262*4882a593Smuzhiyun return -1;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun status = readl(&priv->base->status);
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun txp += xfer_len;
267*4882a593Smuzhiyun debug("tx done, status %08x\n", status);
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun if (rxp) {
270*4882a593Smuzhiyun debug("rx cmd %08x dc %08x\n",
271*4882a593Smuzhiyun ((u32)(priv->cmd | QSPI_RD_SNGL)), priv->dc);
272*4882a593Smuzhiyun writel(priv->cmd | QSPI_RD_SNGL, &priv->base->cmd);
273*4882a593Smuzhiyun status = readl(&priv->base->status);
274*4882a593Smuzhiyun timeout = QSPI_TIMEOUT;
275*4882a593Smuzhiyun while ((status & QSPI_WC_BUSY) != QSPI_XFER_DONE) {
276*4882a593Smuzhiyun if (--timeout < 0) {
277*4882a593Smuzhiyun printf("spi_xfer: RX timeout!\n");
278*4882a593Smuzhiyun return -1;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun status = readl(&priv->base->status);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun *rxp++ = readl(&priv->base->data);
283*4882a593Smuzhiyun xfer_len = 1;
284*4882a593Smuzhiyun debug("rx done, status %08x, read %02x\n",
285*4882a593Smuzhiyun status, *(rxp-1));
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun words -= xfer_len;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Terminate frame */
291*4882a593Smuzhiyun if (flags & SPI_XFER_END)
292*4882a593Smuzhiyun ti_qspi_cs_deactivate(priv);
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun return 0;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* TODO: control from sf layer to here through dm-spi */
298*4882a593Smuzhiyun #if defined(CONFIG_TI_EDMA3) && !defined(CONFIG_DMA)
spi_flash_copy_mmap(void * data,void * offset,size_t len)299*4882a593Smuzhiyun void spi_flash_copy_mmap(void *data, void *offset, size_t len)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun unsigned int addr = (unsigned int) (data);
302*4882a593Smuzhiyun unsigned int edma_slot_num = 1;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun /* Invalidate the area, so no writeback into the RAM races with DMA */
305*4882a593Smuzhiyun invalidate_dcache_range(addr, addr + roundup(len, ARCH_DMA_MINALIGN));
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun /* enable edma3 clocks */
308*4882a593Smuzhiyun enable_edma3_clocks();
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* Call edma3 api to do actual DMA transfer */
311*4882a593Smuzhiyun edma3_transfer(EDMA3_BASE, edma_slot_num, data, offset, len);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* disable edma3 clocks */
314*4882a593Smuzhiyun disable_edma3_clocks();
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun *((unsigned int *)offset) += len;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun #endif
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun #ifndef CONFIG_DM_SPI
321*4882a593Smuzhiyun
to_ti_qspi_priv(struct spi_slave * slave)322*4882a593Smuzhiyun static inline struct ti_qspi_priv *to_ti_qspi_priv(struct spi_slave *slave)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun return container_of(slave, struct ti_qspi_priv, slave);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
spi_cs_is_valid(unsigned int bus,unsigned int cs)327*4882a593Smuzhiyun int spi_cs_is_valid(unsigned int bus, unsigned int cs)
328*4882a593Smuzhiyun {
329*4882a593Smuzhiyun return 1;
330*4882a593Smuzhiyun }
331*4882a593Smuzhiyun
spi_cs_activate(struct spi_slave * slave)332*4882a593Smuzhiyun void spi_cs_activate(struct spi_slave *slave)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun /* CS handled in xfer */
335*4882a593Smuzhiyun return;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
spi_cs_deactivate(struct spi_slave * slave)338*4882a593Smuzhiyun void spi_cs_deactivate(struct spi_slave *slave)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun struct ti_qspi_priv *priv = to_ti_qspi_priv(slave);
341*4882a593Smuzhiyun ti_qspi_cs_deactivate(priv);
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
spi_init(void)344*4882a593Smuzhiyun void spi_init(void)
345*4882a593Smuzhiyun {
346*4882a593Smuzhiyun /* nothing to do */
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
ti_spi_setup_spi_register(struct ti_qspi_priv * priv)349*4882a593Smuzhiyun static void ti_spi_setup_spi_register(struct ti_qspi_priv *priv)
350*4882a593Smuzhiyun {
351*4882a593Smuzhiyun u32 memval = 0;
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun #ifdef CONFIG_QSPI_QUAD_SUPPORT
354*4882a593Smuzhiyun struct spi_slave *slave = &priv->slave;
355*4882a593Smuzhiyun memval |= (QSPI_CMD_READ_QUAD | QSPI_SETUP0_NUM_A_BYTES |
356*4882a593Smuzhiyun QSPI_SETUP0_NUM_D_BYTES_8_BITS |
357*4882a593Smuzhiyun QSPI_SETUP0_READ_QUAD | QSPI_CMD_WRITE |
358*4882a593Smuzhiyun QSPI_NUM_DUMMY_BITS);
359*4882a593Smuzhiyun slave->mode |= SPI_RX_QUAD;
360*4882a593Smuzhiyun #else
361*4882a593Smuzhiyun memval |= QSPI_CMD_READ | QSPI_SETUP0_NUM_A_BYTES |
362*4882a593Smuzhiyun QSPI_SETUP0_NUM_D_BYTES_NO_BITS |
363*4882a593Smuzhiyun QSPI_SETUP0_READ_NORMAL | QSPI_CMD_WRITE |
364*4882a593Smuzhiyun QSPI_NUM_DUMMY_BITS;
365*4882a593Smuzhiyun #endif
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun writel(memval, &priv->base->setup0);
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
spi_setup_slave(unsigned int bus,unsigned int cs,unsigned int max_hz,unsigned int mode)370*4882a593Smuzhiyun struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
371*4882a593Smuzhiyun unsigned int max_hz, unsigned int mode)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct ti_qspi_priv *priv;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun #ifdef CONFIG_AM43XX
376*4882a593Smuzhiyun gpio_request(CONFIG_QSPI_SEL_GPIO, "qspi_gpio");
377*4882a593Smuzhiyun gpio_direction_output(CONFIG_QSPI_SEL_GPIO, 1);
378*4882a593Smuzhiyun #endif
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun priv = spi_alloc_slave(struct ti_qspi_priv, bus, cs);
381*4882a593Smuzhiyun if (!priv) {
382*4882a593Smuzhiyun printf("SPI_error: Fail to allocate ti_qspi_priv\n");
383*4882a593Smuzhiyun return NULL;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun priv->base = (struct ti_qspi_regs *)QSPI_BASE;
387*4882a593Smuzhiyun priv->mode = mode;
388*4882a593Smuzhiyun #if defined(CONFIG_DRA7XX)
389*4882a593Smuzhiyun priv->ctrl_mod_mmap = (void *)CORE_CTRL_IO;
390*4882a593Smuzhiyun priv->slave.memory_map = (void *)MMAP_START_ADDR_DRA;
391*4882a593Smuzhiyun priv->fclk = QSPI_DRA7XX_FCLK;
392*4882a593Smuzhiyun #else
393*4882a593Smuzhiyun priv->slave.memory_map = (void *)MMAP_START_ADDR_AM43x;
394*4882a593Smuzhiyun priv->fclk = QSPI_FCLK;
395*4882a593Smuzhiyun #endif
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun ti_spi_set_speed(priv, max_hz);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun #ifdef CONFIG_TI_SPI_MMAP
400*4882a593Smuzhiyun ti_spi_setup_spi_register(priv);
401*4882a593Smuzhiyun #endif
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun return &priv->slave;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
spi_free_slave(struct spi_slave * slave)406*4882a593Smuzhiyun void spi_free_slave(struct spi_slave *slave)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun struct ti_qspi_priv *priv = to_ti_qspi_priv(slave);
409*4882a593Smuzhiyun free(priv);
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
spi_claim_bus(struct spi_slave * slave)412*4882a593Smuzhiyun int spi_claim_bus(struct spi_slave *slave)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun struct ti_qspi_priv *priv = to_ti_qspi_priv(slave);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun debug("%s: bus:%i cs:%i\n", __func__, priv->slave.bus, priv->slave.cs);
417*4882a593Smuzhiyun __ti_qspi_set_mode(priv, priv->mode);
418*4882a593Smuzhiyun return __ti_qspi_claim_bus(priv, priv->slave.cs);
419*4882a593Smuzhiyun }
spi_release_bus(struct spi_slave * slave)420*4882a593Smuzhiyun void spi_release_bus(struct spi_slave *slave)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun struct ti_qspi_priv *priv = to_ti_qspi_priv(slave);
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun debug("%s: bus:%i cs:%i\n", __func__, priv->slave.bus, priv->slave.cs);
425*4882a593Smuzhiyun __ti_qspi_release_bus(priv);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
spi_xfer(struct spi_slave * slave,unsigned int bitlen,const void * dout,void * din,unsigned long flags)428*4882a593Smuzhiyun int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
429*4882a593Smuzhiyun void *din, unsigned long flags)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun struct ti_qspi_priv *priv = to_ti_qspi_priv(slave);
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun debug("spi_xfer: bus:%i cs:%i bitlen:%i flags:%lx\n",
434*4882a593Smuzhiyun priv->slave.bus, priv->slave.cs, bitlen, flags);
435*4882a593Smuzhiyun return __ti_qspi_xfer(priv, bitlen, dout, din, flags, priv->slave.cs);
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun #else /* CONFIG_DM_SPI */
439*4882a593Smuzhiyun
__ti_qspi_setup_memorymap(struct ti_qspi_priv * priv,struct spi_slave * slave,bool enable)440*4882a593Smuzhiyun static void __ti_qspi_setup_memorymap(struct ti_qspi_priv *priv,
441*4882a593Smuzhiyun struct spi_slave *slave,
442*4882a593Smuzhiyun bool enable)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun u32 memval;
445*4882a593Smuzhiyun u32 mode = slave->mode & (SPI_RX_QUAD | SPI_RX_DUAL);
446*4882a593Smuzhiyun
447*4882a593Smuzhiyun if (!enable) {
448*4882a593Smuzhiyun writel(0, &priv->base->setup0);
449*4882a593Smuzhiyun return;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun memval = QSPI_SETUP0_NUM_A_BYTES | QSPI_CMD_WRITE | QSPI_NUM_DUMMY_BITS;
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun switch (mode) {
455*4882a593Smuzhiyun case SPI_RX_QUAD:
456*4882a593Smuzhiyun memval |= QSPI_CMD_READ_QUAD;
457*4882a593Smuzhiyun memval |= QSPI_SETUP0_NUM_D_BYTES_8_BITS;
458*4882a593Smuzhiyun memval |= QSPI_SETUP0_READ_QUAD;
459*4882a593Smuzhiyun slave->mode |= SPI_RX_QUAD;
460*4882a593Smuzhiyun break;
461*4882a593Smuzhiyun case SPI_RX_DUAL:
462*4882a593Smuzhiyun memval |= QSPI_CMD_READ_DUAL;
463*4882a593Smuzhiyun memval |= QSPI_SETUP0_NUM_D_BYTES_8_BITS;
464*4882a593Smuzhiyun memval |= QSPI_SETUP0_READ_DUAL;
465*4882a593Smuzhiyun break;
466*4882a593Smuzhiyun default:
467*4882a593Smuzhiyun memval |= QSPI_CMD_READ;
468*4882a593Smuzhiyun memval |= QSPI_SETUP0_NUM_D_BYTES_NO_BITS;
469*4882a593Smuzhiyun memval |= QSPI_SETUP0_READ_NORMAL;
470*4882a593Smuzhiyun break;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun writel(memval, &priv->base->setup0);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
476*4882a593Smuzhiyun
ti_qspi_set_speed(struct udevice * bus,uint max_hz)477*4882a593Smuzhiyun static int ti_qspi_set_speed(struct udevice *bus, uint max_hz)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun struct ti_qspi_priv *priv = dev_get_priv(bus);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun ti_spi_set_speed(priv, max_hz);
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun return 0;
484*4882a593Smuzhiyun }
485*4882a593Smuzhiyun
ti_qspi_set_mode(struct udevice * bus,uint mode)486*4882a593Smuzhiyun static int ti_qspi_set_mode(struct udevice *bus, uint mode)
487*4882a593Smuzhiyun {
488*4882a593Smuzhiyun struct ti_qspi_priv *priv = dev_get_priv(bus);
489*4882a593Smuzhiyun return __ti_qspi_set_mode(priv, mode);
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun
ti_qspi_claim_bus(struct udevice * dev)492*4882a593Smuzhiyun static int ti_qspi_claim_bus(struct udevice *dev)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
495*4882a593Smuzhiyun struct spi_slave *slave = dev_get_parent_priv(dev);
496*4882a593Smuzhiyun struct ti_qspi_priv *priv;
497*4882a593Smuzhiyun struct udevice *bus;
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun bus = dev->parent;
500*4882a593Smuzhiyun priv = dev_get_priv(bus);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun if (slave_plat->cs > priv->num_cs) {
503*4882a593Smuzhiyun debug("invalid qspi chip select\n");
504*4882a593Smuzhiyun return -EINVAL;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun
507*4882a593Smuzhiyun __ti_qspi_setup_memorymap(priv, slave, true);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun return __ti_qspi_claim_bus(priv, slave_plat->cs);
510*4882a593Smuzhiyun }
511*4882a593Smuzhiyun
ti_qspi_release_bus(struct udevice * dev)512*4882a593Smuzhiyun static int ti_qspi_release_bus(struct udevice *dev)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun struct spi_slave *slave = dev_get_parent_priv(dev);
515*4882a593Smuzhiyun struct ti_qspi_priv *priv;
516*4882a593Smuzhiyun struct udevice *bus;
517*4882a593Smuzhiyun
518*4882a593Smuzhiyun bus = dev->parent;
519*4882a593Smuzhiyun priv = dev_get_priv(bus);
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun __ti_qspi_setup_memorymap(priv, slave, false);
522*4882a593Smuzhiyun __ti_qspi_release_bus(priv);
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun return 0;
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun
ti_qspi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)527*4882a593Smuzhiyun static int ti_qspi_xfer(struct udevice *dev, unsigned int bitlen,
528*4882a593Smuzhiyun const void *dout, void *din, unsigned long flags)
529*4882a593Smuzhiyun {
530*4882a593Smuzhiyun struct dm_spi_slave_platdata *slave = dev_get_parent_platdata(dev);
531*4882a593Smuzhiyun struct ti_qspi_priv *priv;
532*4882a593Smuzhiyun struct udevice *bus;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun bus = dev->parent;
535*4882a593Smuzhiyun priv = dev_get_priv(bus);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (slave->cs > priv->num_cs) {
538*4882a593Smuzhiyun debug("invalid qspi chip select\n");
539*4882a593Smuzhiyun return -EINVAL;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun return __ti_qspi_xfer(priv, bitlen, dout, din, flags, slave->cs);
543*4882a593Smuzhiyun }
544*4882a593Smuzhiyun
ti_qspi_probe(struct udevice * bus)545*4882a593Smuzhiyun static int ti_qspi_probe(struct udevice *bus)
546*4882a593Smuzhiyun {
547*4882a593Smuzhiyun struct ti_qspi_priv *priv = dev_get_priv(bus);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun priv->fclk = dev_get_driver_data(bus);
550*4882a593Smuzhiyun
551*4882a593Smuzhiyun return 0;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun
map_syscon_chipselects(struct udevice * bus)554*4882a593Smuzhiyun static void *map_syscon_chipselects(struct udevice *bus)
555*4882a593Smuzhiyun {
556*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(SYSCON)
557*4882a593Smuzhiyun struct udevice *syscon;
558*4882a593Smuzhiyun struct regmap *regmap;
559*4882a593Smuzhiyun const fdt32_t *cell;
560*4882a593Smuzhiyun int len, err;
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun err = uclass_get_device_by_phandle(UCLASS_SYSCON, bus,
563*4882a593Smuzhiyun "syscon-chipselects", &syscon);
564*4882a593Smuzhiyun if (err) {
565*4882a593Smuzhiyun debug("%s: unable to find syscon device (%d)\n", __func__,
566*4882a593Smuzhiyun err);
567*4882a593Smuzhiyun return NULL;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun regmap = syscon_get_regmap(syscon);
571*4882a593Smuzhiyun if (IS_ERR(regmap)) {
572*4882a593Smuzhiyun debug("%s: unable to find regmap (%ld)\n", __func__,
573*4882a593Smuzhiyun PTR_ERR(regmap));
574*4882a593Smuzhiyun return NULL;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun cell = fdt_getprop(gd->fdt_blob, dev_of_offset(bus),
578*4882a593Smuzhiyun "syscon-chipselects", &len);
579*4882a593Smuzhiyun if (len < 2*sizeof(fdt32_t)) {
580*4882a593Smuzhiyun debug("%s: offset not available\n", __func__);
581*4882a593Smuzhiyun return NULL;
582*4882a593Smuzhiyun }
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun return fdtdec_get_number(cell + 1, 1) + regmap_get_range(regmap, 0);
585*4882a593Smuzhiyun #else
586*4882a593Smuzhiyun fdt_addr_t addr;
587*4882a593Smuzhiyun addr = devfdt_get_addr_index(bus, 2);
588*4882a593Smuzhiyun return (addr == FDT_ADDR_T_NONE) ? NULL :
589*4882a593Smuzhiyun map_physmem(addr, 0, MAP_NOCACHE);
590*4882a593Smuzhiyun #endif
591*4882a593Smuzhiyun }
592*4882a593Smuzhiyun
ti_qspi_ofdata_to_platdata(struct udevice * bus)593*4882a593Smuzhiyun static int ti_qspi_ofdata_to_platdata(struct udevice *bus)
594*4882a593Smuzhiyun {
595*4882a593Smuzhiyun struct ti_qspi_priv *priv = dev_get_priv(bus);
596*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
597*4882a593Smuzhiyun int node = dev_of_offset(bus);
598*4882a593Smuzhiyun
599*4882a593Smuzhiyun priv->ctrl_mod_mmap = map_syscon_chipselects(bus);
600*4882a593Smuzhiyun priv->base = map_physmem(devfdt_get_addr(bus),
601*4882a593Smuzhiyun sizeof(struct ti_qspi_regs), MAP_NOCACHE);
602*4882a593Smuzhiyun priv->memory_map = map_physmem(devfdt_get_addr_index(bus, 1), 0,
603*4882a593Smuzhiyun MAP_NOCACHE);
604*4882a593Smuzhiyun
605*4882a593Smuzhiyun priv->max_hz = fdtdec_get_int(blob, node, "spi-max-frequency", -1);
606*4882a593Smuzhiyun if (priv->max_hz < 0) {
607*4882a593Smuzhiyun debug("Error: Max frequency missing\n");
608*4882a593Smuzhiyun return -ENODEV;
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun priv->num_cs = fdtdec_get_int(blob, node, "num-cs", 4);
611*4882a593Smuzhiyun
612*4882a593Smuzhiyun debug("%s: regs=<0x%x>, max-frequency=%d\n", __func__,
613*4882a593Smuzhiyun (int)priv->base, priv->max_hz);
614*4882a593Smuzhiyun
615*4882a593Smuzhiyun return 0;
616*4882a593Smuzhiyun }
617*4882a593Smuzhiyun
ti_qspi_child_pre_probe(struct udevice * dev)618*4882a593Smuzhiyun static int ti_qspi_child_pre_probe(struct udevice *dev)
619*4882a593Smuzhiyun {
620*4882a593Smuzhiyun struct spi_slave *slave = dev_get_parent_priv(dev);
621*4882a593Smuzhiyun struct udevice *bus = dev_get_parent(dev);
622*4882a593Smuzhiyun struct ti_qspi_priv *priv = dev_get_priv(bus);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun slave->memory_map = priv->memory_map;
625*4882a593Smuzhiyun return 0;
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun static const struct dm_spi_ops ti_qspi_ops = {
629*4882a593Smuzhiyun .claim_bus = ti_qspi_claim_bus,
630*4882a593Smuzhiyun .release_bus = ti_qspi_release_bus,
631*4882a593Smuzhiyun .xfer = ti_qspi_xfer,
632*4882a593Smuzhiyun .set_speed = ti_qspi_set_speed,
633*4882a593Smuzhiyun .set_mode = ti_qspi_set_mode,
634*4882a593Smuzhiyun };
635*4882a593Smuzhiyun
636*4882a593Smuzhiyun static const struct udevice_id ti_qspi_ids[] = {
637*4882a593Smuzhiyun { .compatible = "ti,dra7xxx-qspi", .data = QSPI_DRA7XX_FCLK},
638*4882a593Smuzhiyun { .compatible = "ti,am4372-qspi", .data = QSPI_FCLK},
639*4882a593Smuzhiyun { }
640*4882a593Smuzhiyun };
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun U_BOOT_DRIVER(ti_qspi) = {
643*4882a593Smuzhiyun .name = "ti_qspi",
644*4882a593Smuzhiyun .id = UCLASS_SPI,
645*4882a593Smuzhiyun .of_match = ti_qspi_ids,
646*4882a593Smuzhiyun .ops = &ti_qspi_ops,
647*4882a593Smuzhiyun .ofdata_to_platdata = ti_qspi_ofdata_to_platdata,
648*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct ti_qspi_priv),
649*4882a593Smuzhiyun .probe = ti_qspi_probe,
650*4882a593Smuzhiyun .child_pre_probe = ti_qspi_child_pre_probe,
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun #endif /* CONFIG_DM_SPI */
653