1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2010-2013 NVIDIA Corporation
3*4882a593Smuzhiyun * With help from the mpc8xxx SPI driver
4*4882a593Smuzhiyun * With more help from omap3_spi SPI driver
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <errno.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/gpio.h>
14*4882a593Smuzhiyun #include <asm/arch/clock.h>
15*4882a593Smuzhiyun #include <asm/arch/pinmux.h>
16*4882a593Smuzhiyun #include <asm/arch-tegra/clk_rst.h>
17*4882a593Smuzhiyun #include <spi.h>
18*4882a593Smuzhiyun #include <fdtdec.h>
19*4882a593Smuzhiyun #include "tegra_spi.h"
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define SPI_CMD_GO BIT(30)
24*4882a593Smuzhiyun #define SPI_CMD_ACTIVE_SCLK_SHIFT 26
25*4882a593Smuzhiyun #define SPI_CMD_ACTIVE_SCLK_MASK (3 << SPI_CMD_ACTIVE_SCLK_SHIFT)
26*4882a593Smuzhiyun #define SPI_CMD_CK_SDA BIT(21)
27*4882a593Smuzhiyun #define SPI_CMD_ACTIVE_SDA_SHIFT 18
28*4882a593Smuzhiyun #define SPI_CMD_ACTIVE_SDA_MASK (3 << SPI_CMD_ACTIVE_SDA_SHIFT)
29*4882a593Smuzhiyun #define SPI_CMD_CS_POL BIT(16)
30*4882a593Smuzhiyun #define SPI_CMD_TXEN BIT(15)
31*4882a593Smuzhiyun #define SPI_CMD_RXEN BIT(14)
32*4882a593Smuzhiyun #define SPI_CMD_CS_VAL BIT(13)
33*4882a593Smuzhiyun #define SPI_CMD_CS_SOFT BIT(12)
34*4882a593Smuzhiyun #define SPI_CMD_CS_DELAY BIT(9)
35*4882a593Smuzhiyun #define SPI_CMD_CS3_EN BIT(8)
36*4882a593Smuzhiyun #define SPI_CMD_CS2_EN BIT(7)
37*4882a593Smuzhiyun #define SPI_CMD_CS1_EN BIT(6)
38*4882a593Smuzhiyun #define SPI_CMD_CS0_EN BIT(5)
39*4882a593Smuzhiyun #define SPI_CMD_BIT_LENGTH BIT(4)
40*4882a593Smuzhiyun #define SPI_CMD_BIT_LENGTH_MASK GENMASK(4, 0)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define SPI_STAT_BSY BIT(31)
43*4882a593Smuzhiyun #define SPI_STAT_RDY BIT(30)
44*4882a593Smuzhiyun #define SPI_STAT_RXF_FLUSH BIT(29)
45*4882a593Smuzhiyun #define SPI_STAT_TXF_FLUSH BIT(28)
46*4882a593Smuzhiyun #define SPI_STAT_RXF_UNR BIT(27)
47*4882a593Smuzhiyun #define SPI_STAT_TXF_OVF BIT(26)
48*4882a593Smuzhiyun #define SPI_STAT_RXF_EMPTY BIT(25)
49*4882a593Smuzhiyun #define SPI_STAT_RXF_FULL BIT(24)
50*4882a593Smuzhiyun #define SPI_STAT_TXF_EMPTY BIT(23)
51*4882a593Smuzhiyun #define SPI_STAT_TXF_FULL BIT(22)
52*4882a593Smuzhiyun #define SPI_STAT_SEL_TXRX_N BIT(16)
53*4882a593Smuzhiyun #define SPI_STAT_CUR_BLKCNT BIT(15)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define SPI_TIMEOUT 1000
56*4882a593Smuzhiyun #define TEGRA_SPI_MAX_FREQ 52000000
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun struct spi_regs {
59*4882a593Smuzhiyun u32 command; /* SPI_COMMAND_0 register */
60*4882a593Smuzhiyun u32 status; /* SPI_STATUS_0 register */
61*4882a593Smuzhiyun u32 rx_cmp; /* SPI_RX_CMP_0 register */
62*4882a593Smuzhiyun u32 dma_ctl; /* SPI_DMA_CTL_0 register */
63*4882a593Smuzhiyun u32 tx_fifo; /* SPI_TX_FIFO_0 register */
64*4882a593Smuzhiyun u32 rsvd[3]; /* offsets 0x14 to 0x1F reserved */
65*4882a593Smuzhiyun u32 rx_fifo; /* SPI_RX_FIFO_0 register */
66*4882a593Smuzhiyun };
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun struct tegra20_sflash_priv {
69*4882a593Smuzhiyun struct spi_regs *regs;
70*4882a593Smuzhiyun unsigned int freq;
71*4882a593Smuzhiyun unsigned int mode;
72*4882a593Smuzhiyun int periph_id;
73*4882a593Smuzhiyun int valid;
74*4882a593Smuzhiyun int last_transaction_us;
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun
tegra20_sflash_cs_info(struct udevice * bus,unsigned int cs,struct spi_cs_info * info)77*4882a593Smuzhiyun int tegra20_sflash_cs_info(struct udevice *bus, unsigned int cs,
78*4882a593Smuzhiyun struct spi_cs_info *info)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun /* Tegra20 SPI-Flash - only 1 device ('bus/cs') */
81*4882a593Smuzhiyun if (cs != 0)
82*4882a593Smuzhiyun return -ENODEV;
83*4882a593Smuzhiyun else
84*4882a593Smuzhiyun return 0;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
tegra20_sflash_ofdata_to_platdata(struct udevice * bus)87*4882a593Smuzhiyun static int tegra20_sflash_ofdata_to_platdata(struct udevice *bus)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun struct tegra_spi_platdata *plat = bus->platdata;
90*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
91*4882a593Smuzhiyun int node = dev_of_offset(bus);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun plat->base = devfdt_get_addr(bus);
94*4882a593Smuzhiyun plat->periph_id = clock_decode_periph_id(bus);
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun if (plat->periph_id == PERIPH_ID_NONE) {
97*4882a593Smuzhiyun debug("%s: could not decode periph id %d\n", __func__,
98*4882a593Smuzhiyun plat->periph_id);
99*4882a593Smuzhiyun return -FDT_ERR_NOTFOUND;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /* Use 500KHz as a suitable default */
103*4882a593Smuzhiyun plat->frequency = fdtdec_get_int(blob, node, "spi-max-frequency",
104*4882a593Smuzhiyun 500000);
105*4882a593Smuzhiyun plat->deactivate_delay_us = fdtdec_get_int(blob, node,
106*4882a593Smuzhiyun "spi-deactivate-delay", 0);
107*4882a593Smuzhiyun debug("%s: base=%#08lx, periph_id=%d, max-frequency=%d, deactivate_delay=%d\n",
108*4882a593Smuzhiyun __func__, plat->base, plat->periph_id, plat->frequency,
109*4882a593Smuzhiyun plat->deactivate_delay_us);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
tegra20_sflash_probe(struct udevice * bus)114*4882a593Smuzhiyun static int tegra20_sflash_probe(struct udevice *bus)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun struct tegra_spi_platdata *plat = dev_get_platdata(bus);
117*4882a593Smuzhiyun struct tegra20_sflash_priv *priv = dev_get_priv(bus);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun priv->regs = (struct spi_regs *)plat->base;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun priv->last_transaction_us = timer_get_us();
122*4882a593Smuzhiyun priv->freq = plat->frequency;
123*4882a593Smuzhiyun priv->periph_id = plat->periph_id;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Change SPI clock to correct frequency, PLLP_OUT0 source */
126*4882a593Smuzhiyun clock_start_periph_pll(priv->periph_id, CLOCK_ID_PERIPH,
127*4882a593Smuzhiyun priv->freq);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
tegra20_sflash_claim_bus(struct udevice * dev)132*4882a593Smuzhiyun static int tegra20_sflash_claim_bus(struct udevice *dev)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct udevice *bus = dev->parent;
135*4882a593Smuzhiyun struct tegra20_sflash_priv *priv = dev_get_priv(bus);
136*4882a593Smuzhiyun struct spi_regs *regs = priv->regs;
137*4882a593Smuzhiyun u32 reg;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* Change SPI clock to correct frequency, PLLP_OUT0 source */
140*4882a593Smuzhiyun clock_start_periph_pll(priv->periph_id, CLOCK_ID_PERIPH,
141*4882a593Smuzhiyun priv->freq);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* Clear stale status here */
144*4882a593Smuzhiyun reg = SPI_STAT_RDY | SPI_STAT_RXF_FLUSH | SPI_STAT_TXF_FLUSH | \
145*4882a593Smuzhiyun SPI_STAT_RXF_UNR | SPI_STAT_TXF_OVF;
146*4882a593Smuzhiyun writel(reg, ®s->status);
147*4882a593Smuzhiyun debug("%s: STATUS = %08x\n", __func__, readl(®s->status));
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * Use sw-controlled CS, so we can clock in data after ReadID, etc.
151*4882a593Smuzhiyun */
152*4882a593Smuzhiyun reg = (priv->mode & 1) << SPI_CMD_ACTIVE_SDA_SHIFT;
153*4882a593Smuzhiyun if (priv->mode & 2)
154*4882a593Smuzhiyun reg |= 1 << SPI_CMD_ACTIVE_SCLK_SHIFT;
155*4882a593Smuzhiyun clrsetbits_le32(®s->command, SPI_CMD_ACTIVE_SCLK_MASK |
156*4882a593Smuzhiyun SPI_CMD_ACTIVE_SDA_MASK, SPI_CMD_CS_SOFT | reg);
157*4882a593Smuzhiyun debug("%s: COMMAND = %08x\n", __func__, readl(®s->command));
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun * SPI pins on Tegra20 are muxed - change pinmux later due to UART
161*4882a593Smuzhiyun * issue.
162*4882a593Smuzhiyun */
163*4882a593Smuzhiyun pinmux_set_func(PMUX_PINGRP_GMD, PMUX_FUNC_SFLASH);
164*4882a593Smuzhiyun pinmux_tristate_disable(PMUX_PINGRP_LSPI);
165*4882a593Smuzhiyun pinmux_set_func(PMUX_PINGRP_GMC, PMUX_FUNC_SFLASH);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
spi_cs_activate(struct udevice * dev)170*4882a593Smuzhiyun static void spi_cs_activate(struct udevice *dev)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct udevice *bus = dev->parent;
173*4882a593Smuzhiyun struct tegra_spi_platdata *pdata = dev_get_platdata(bus);
174*4882a593Smuzhiyun struct tegra20_sflash_priv *priv = dev_get_priv(bus);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* If it's too soon to do another transaction, wait */
177*4882a593Smuzhiyun if (pdata->deactivate_delay_us &&
178*4882a593Smuzhiyun priv->last_transaction_us) {
179*4882a593Smuzhiyun ulong delay_us; /* The delay completed so far */
180*4882a593Smuzhiyun delay_us = timer_get_us() - priv->last_transaction_us;
181*4882a593Smuzhiyun if (delay_us < pdata->deactivate_delay_us)
182*4882a593Smuzhiyun udelay(pdata->deactivate_delay_us - delay_us);
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* CS is negated on Tegra, so drive a 1 to get a 0 */
186*4882a593Smuzhiyun setbits_le32(&priv->regs->command, SPI_CMD_CS_VAL);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
spi_cs_deactivate(struct udevice * dev)189*4882a593Smuzhiyun static void spi_cs_deactivate(struct udevice *dev)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun struct udevice *bus = dev->parent;
192*4882a593Smuzhiyun struct tegra_spi_platdata *pdata = dev_get_platdata(bus);
193*4882a593Smuzhiyun struct tegra20_sflash_priv *priv = dev_get_priv(bus);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* CS is negated on Tegra, so drive a 0 to get a 1 */
196*4882a593Smuzhiyun clrbits_le32(&priv->regs->command, SPI_CMD_CS_VAL);
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* Remember time of this transaction so we can honour the bus delay */
199*4882a593Smuzhiyun if (pdata->deactivate_delay_us)
200*4882a593Smuzhiyun priv->last_transaction_us = timer_get_us();
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
tegra20_sflash_xfer(struct udevice * dev,unsigned int bitlen,const void * data_out,void * data_in,unsigned long flags)203*4882a593Smuzhiyun static int tegra20_sflash_xfer(struct udevice *dev, unsigned int bitlen,
204*4882a593Smuzhiyun const void *data_out, void *data_in,
205*4882a593Smuzhiyun unsigned long flags)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct udevice *bus = dev->parent;
208*4882a593Smuzhiyun struct tegra20_sflash_priv *priv = dev_get_priv(bus);
209*4882a593Smuzhiyun struct spi_regs *regs = priv->regs;
210*4882a593Smuzhiyun u32 reg, tmpdout, tmpdin = 0;
211*4882a593Smuzhiyun const u8 *dout = data_out;
212*4882a593Smuzhiyun u8 *din = data_in;
213*4882a593Smuzhiyun int num_bytes;
214*4882a593Smuzhiyun int ret;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun debug("%s: slave %u:%u dout %p din %p bitlen %u\n",
217*4882a593Smuzhiyun __func__, bus->seq, spi_chip_select(dev), dout, din, bitlen);
218*4882a593Smuzhiyun if (bitlen % 8)
219*4882a593Smuzhiyun return -1;
220*4882a593Smuzhiyun num_bytes = bitlen / 8;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun ret = 0;
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun reg = readl(®s->status);
225*4882a593Smuzhiyun writel(reg, ®s->status); /* Clear all SPI events via R/W */
226*4882a593Smuzhiyun debug("spi_xfer entry: STATUS = %08x\n", reg);
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun reg = readl(®s->command);
229*4882a593Smuzhiyun reg |= SPI_CMD_TXEN | SPI_CMD_RXEN;
230*4882a593Smuzhiyun writel(reg, ®s->command);
231*4882a593Smuzhiyun debug("spi_xfer: COMMAND = %08x\n", readl(®s->command));
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun if (flags & SPI_XFER_BEGIN)
234*4882a593Smuzhiyun spi_cs_activate(dev);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun /* handle data in 32-bit chunks */
237*4882a593Smuzhiyun while (num_bytes > 0) {
238*4882a593Smuzhiyun int bytes;
239*4882a593Smuzhiyun int is_read = 0;
240*4882a593Smuzhiyun int tm, i;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun tmpdout = 0;
243*4882a593Smuzhiyun bytes = (num_bytes > 4) ? 4 : num_bytes;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun if (dout != NULL) {
246*4882a593Smuzhiyun for (i = 0; i < bytes; ++i)
247*4882a593Smuzhiyun tmpdout = (tmpdout << 8) | dout[i];
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun num_bytes -= bytes;
251*4882a593Smuzhiyun if (dout)
252*4882a593Smuzhiyun dout += bytes;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun clrsetbits_le32(®s->command, SPI_CMD_BIT_LENGTH_MASK,
255*4882a593Smuzhiyun bytes * 8 - 1);
256*4882a593Smuzhiyun writel(tmpdout, ®s->tx_fifo);
257*4882a593Smuzhiyun setbits_le32(®s->command, SPI_CMD_GO);
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /*
260*4882a593Smuzhiyun * Wait for SPI transmit FIFO to empty, or to time out.
261*4882a593Smuzhiyun * The RX FIFO status will be read and cleared last
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun for (tm = 0, is_read = 0; tm < SPI_TIMEOUT; ++tm) {
264*4882a593Smuzhiyun u32 status;
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun status = readl(®s->status);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun /* We can exit when we've had both RX and TX activity */
269*4882a593Smuzhiyun if (is_read && (status & SPI_STAT_TXF_EMPTY))
270*4882a593Smuzhiyun break;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if ((status & (SPI_STAT_BSY | SPI_STAT_RDY)) !=
273*4882a593Smuzhiyun SPI_STAT_RDY)
274*4882a593Smuzhiyun tm++;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun else if (!(status & SPI_STAT_RXF_EMPTY)) {
277*4882a593Smuzhiyun tmpdin = readl(®s->rx_fifo);
278*4882a593Smuzhiyun is_read = 1;
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /* swap bytes read in */
281*4882a593Smuzhiyun if (din != NULL) {
282*4882a593Smuzhiyun for (i = bytes - 1; i >= 0; --i) {
283*4882a593Smuzhiyun din[i] = tmpdin & 0xff;
284*4882a593Smuzhiyun tmpdin >>= 8;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun din += bytes;
287*4882a593Smuzhiyun }
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (tm >= SPI_TIMEOUT)
292*4882a593Smuzhiyun ret = tm;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* clear ACK RDY, etc. bits */
295*4882a593Smuzhiyun writel(readl(®s->status), ®s->status);
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (flags & SPI_XFER_END)
299*4882a593Smuzhiyun spi_cs_deactivate(dev);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun debug("spi_xfer: transfer ended. Value=%08x, status = %08x\n",
302*4882a593Smuzhiyun tmpdin, readl(®s->status));
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun if (ret) {
305*4882a593Smuzhiyun printf("spi_xfer: timeout during SPI transfer, tm %d\n", ret);
306*4882a593Smuzhiyun return -1;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
tegra20_sflash_set_speed(struct udevice * bus,uint speed)312*4882a593Smuzhiyun static int tegra20_sflash_set_speed(struct udevice *bus, uint speed)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun struct tegra_spi_platdata *plat = bus->platdata;
315*4882a593Smuzhiyun struct tegra20_sflash_priv *priv = dev_get_priv(bus);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (speed > plat->frequency)
318*4882a593Smuzhiyun speed = plat->frequency;
319*4882a593Smuzhiyun priv->freq = speed;
320*4882a593Smuzhiyun debug("%s: regs=%p, speed=%d\n", __func__, priv->regs, priv->freq);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun return 0;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
tegra20_sflash_set_mode(struct udevice * bus,uint mode)325*4882a593Smuzhiyun static int tegra20_sflash_set_mode(struct udevice *bus, uint mode)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun struct tegra20_sflash_priv *priv = dev_get_priv(bus);
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun priv->mode = mode;
330*4882a593Smuzhiyun debug("%s: regs=%p, mode=%d\n", __func__, priv->regs, priv->mode);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun return 0;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun static const struct dm_spi_ops tegra20_sflash_ops = {
336*4882a593Smuzhiyun .claim_bus = tegra20_sflash_claim_bus,
337*4882a593Smuzhiyun .xfer = tegra20_sflash_xfer,
338*4882a593Smuzhiyun .set_speed = tegra20_sflash_set_speed,
339*4882a593Smuzhiyun .set_mode = tegra20_sflash_set_mode,
340*4882a593Smuzhiyun .cs_info = tegra20_sflash_cs_info,
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun static const struct udevice_id tegra20_sflash_ids[] = {
344*4882a593Smuzhiyun { .compatible = "nvidia,tegra20-sflash" },
345*4882a593Smuzhiyun { }
346*4882a593Smuzhiyun };
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun U_BOOT_DRIVER(tegra20_sflash) = {
349*4882a593Smuzhiyun .name = "tegra20_sflash",
350*4882a593Smuzhiyun .id = UCLASS_SPI,
351*4882a593Smuzhiyun .of_match = tegra20_sflash_ids,
352*4882a593Smuzhiyun .ops = &tegra20_sflash_ops,
353*4882a593Smuzhiyun .ofdata_to_platdata = tegra20_sflash_ofdata_to_platdata,
354*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct tegra_spi_platdata),
355*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct tegra20_sflash_priv),
356*4882a593Smuzhiyun .probe = tegra20_sflash_probe,
357*4882a593Smuzhiyun };
358