1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * NVIDIA Tegra SPI controller (T114 and later)
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2010-2013 NVIDIA Corporation
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <asm/arch/clock.h>
13*4882a593Smuzhiyun #include <asm/arch-tegra/clk_rst.h>
14*4882a593Smuzhiyun #include <spi.h>
15*4882a593Smuzhiyun #include "tegra_spi.h"
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* COMMAND1 */
20*4882a593Smuzhiyun #define SPI_CMD1_GO BIT(31)
21*4882a593Smuzhiyun #define SPI_CMD1_M_S BIT(30)
22*4882a593Smuzhiyun #define SPI_CMD1_MODE_MASK GENMASK(1, 0)
23*4882a593Smuzhiyun #define SPI_CMD1_MODE_SHIFT 28
24*4882a593Smuzhiyun #define SPI_CMD1_CS_SEL_MASK GENMASK(1, 0)
25*4882a593Smuzhiyun #define SPI_CMD1_CS_SEL_SHIFT 26
26*4882a593Smuzhiyun #define SPI_CMD1_CS_POL_INACTIVE3 BIT(25)
27*4882a593Smuzhiyun #define SPI_CMD1_CS_POL_INACTIVE2 BIT(24)
28*4882a593Smuzhiyun #define SPI_CMD1_CS_POL_INACTIVE1 BIT(23)
29*4882a593Smuzhiyun #define SPI_CMD1_CS_POL_INACTIVE0 BIT(22)
30*4882a593Smuzhiyun #define SPI_CMD1_CS_SW_HW BIT(21)
31*4882a593Smuzhiyun #define SPI_CMD1_CS_SW_VAL BIT(20)
32*4882a593Smuzhiyun #define SPI_CMD1_IDLE_SDA_MASK GENMASK(1, 0)
33*4882a593Smuzhiyun #define SPI_CMD1_IDLE_SDA_SHIFT 18
34*4882a593Smuzhiyun #define SPI_CMD1_BIDIR BIT(17)
35*4882a593Smuzhiyun #define SPI_CMD1_LSBI_FE BIT(16)
36*4882a593Smuzhiyun #define SPI_CMD1_LSBY_FE BIT(15)
37*4882a593Smuzhiyun #define SPI_CMD1_BOTH_EN_BIT BIT(14)
38*4882a593Smuzhiyun #define SPI_CMD1_BOTH_EN_BYTE BIT(13)
39*4882a593Smuzhiyun #define SPI_CMD1_RX_EN BIT(12)
40*4882a593Smuzhiyun #define SPI_CMD1_TX_EN BIT(11)
41*4882a593Smuzhiyun #define SPI_CMD1_PACKED BIT(5)
42*4882a593Smuzhiyun #define SPI_CMD1_BIT_LEN_MASK GENMASK(4, 0)
43*4882a593Smuzhiyun #define SPI_CMD1_BIT_LEN_SHIFT 0
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* COMMAND2 */
46*4882a593Smuzhiyun #define SPI_CMD2_TX_CLK_TAP_DELAY BIT(6)
47*4882a593Smuzhiyun #define SPI_CMD2_TX_CLK_TAP_DELAY_MASK GENMASK(11, 6)
48*4882a593Smuzhiyun #define SPI_CMD2_RX_CLK_TAP_DELAY BIT(0)
49*4882a593Smuzhiyun #define SPI_CMD2_RX_CLK_TAP_DELAY_MASK GENMASK(5, 0)
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /* TRANSFER STATUS */
52*4882a593Smuzhiyun #define SPI_XFER_STS_RDY BIT(30)
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* FIFO STATUS */
55*4882a593Smuzhiyun #define SPI_FIFO_STS_CS_INACTIVE BIT(31)
56*4882a593Smuzhiyun #define SPI_FIFO_STS_FRAME_END BIT(30)
57*4882a593Smuzhiyun #define SPI_FIFO_STS_RX_FIFO_FLUSH BIT(15)
58*4882a593Smuzhiyun #define SPI_FIFO_STS_TX_FIFO_FLUSH BIT(14)
59*4882a593Smuzhiyun #define SPI_FIFO_STS_ERR BIT(8)
60*4882a593Smuzhiyun #define SPI_FIFO_STS_TX_FIFO_OVF BIT(7)
61*4882a593Smuzhiyun #define SPI_FIFO_STS_TX_FIFO_UNR BIT(6)
62*4882a593Smuzhiyun #define SPI_FIFO_STS_RX_FIFO_OVF BIT(5)
63*4882a593Smuzhiyun #define SPI_FIFO_STS_RX_FIFO_UNR BIT(4)
64*4882a593Smuzhiyun #define SPI_FIFO_STS_TX_FIFO_FULL BIT(3)
65*4882a593Smuzhiyun #define SPI_FIFO_STS_TX_FIFO_EMPTY BIT(2)
66*4882a593Smuzhiyun #define SPI_FIFO_STS_RX_FIFO_FULL BIT(1)
67*4882a593Smuzhiyun #define SPI_FIFO_STS_RX_FIFO_EMPTY BIT(0)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun #define SPI_TIMEOUT 1000
70*4882a593Smuzhiyun #define TEGRA_SPI_MAX_FREQ 52000000
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun struct spi_regs {
73*4882a593Smuzhiyun u32 command1; /* 000:SPI_COMMAND1 register */
74*4882a593Smuzhiyun u32 command2; /* 004:SPI_COMMAND2 register */
75*4882a593Smuzhiyun u32 timing1; /* 008:SPI_CS_TIM1 register */
76*4882a593Smuzhiyun u32 timing2; /* 00c:SPI_CS_TIM2 register */
77*4882a593Smuzhiyun u32 xfer_status;/* 010:SPI_TRANS_STATUS register */
78*4882a593Smuzhiyun u32 fifo_status;/* 014:SPI_FIFO_STATUS register */
79*4882a593Smuzhiyun u32 tx_data; /* 018:SPI_TX_DATA register */
80*4882a593Smuzhiyun u32 rx_data; /* 01c:SPI_RX_DATA register */
81*4882a593Smuzhiyun u32 dma_ctl; /* 020:SPI_DMA_CTL register */
82*4882a593Smuzhiyun u32 dma_blk; /* 024:SPI_DMA_BLK register */
83*4882a593Smuzhiyun u32 rsvd[56]; /* 028-107 reserved */
84*4882a593Smuzhiyun u32 tx_fifo; /* 108:SPI_FIFO1 register */
85*4882a593Smuzhiyun u32 rsvd2[31]; /* 10c-187 reserved */
86*4882a593Smuzhiyun u32 rx_fifo; /* 188:SPI_FIFO2 register */
87*4882a593Smuzhiyun u32 spare_ctl; /* 18c:SPI_SPARE_CTRL register */
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun struct tegra114_spi_priv {
91*4882a593Smuzhiyun struct spi_regs *regs;
92*4882a593Smuzhiyun unsigned int freq;
93*4882a593Smuzhiyun unsigned int mode;
94*4882a593Smuzhiyun int periph_id;
95*4882a593Smuzhiyun int valid;
96*4882a593Smuzhiyun int last_transaction_us;
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
tegra114_spi_ofdata_to_platdata(struct udevice * bus)99*4882a593Smuzhiyun static int tegra114_spi_ofdata_to_platdata(struct udevice *bus)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun struct tegra_spi_platdata *plat = bus->platdata;
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun plat->base = dev_read_addr(bus);
104*4882a593Smuzhiyun plat->periph_id = clock_decode_periph_id(bus);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (plat->periph_id == PERIPH_ID_NONE) {
107*4882a593Smuzhiyun debug("%s: could not decode periph id %d\n", __func__,
108*4882a593Smuzhiyun plat->periph_id);
109*4882a593Smuzhiyun return -FDT_ERR_NOTFOUND;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Use 500KHz as a suitable default */
113*4882a593Smuzhiyun plat->frequency = dev_read_u32_default(bus, "spi-max-frequency",
114*4882a593Smuzhiyun 500000);
115*4882a593Smuzhiyun plat->deactivate_delay_us = dev_read_u32_default(bus,
116*4882a593Smuzhiyun "spi-deactivate-delay", 0);
117*4882a593Smuzhiyun debug("%s: base=%#08lx, periph_id=%d, max-frequency=%d, deactivate_delay=%d\n",
118*4882a593Smuzhiyun __func__, plat->base, plat->periph_id, plat->frequency,
119*4882a593Smuzhiyun plat->deactivate_delay_us);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun return 0;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
tegra114_spi_probe(struct udevice * bus)124*4882a593Smuzhiyun static int tegra114_spi_probe(struct udevice *bus)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun struct tegra_spi_platdata *plat = dev_get_platdata(bus);
127*4882a593Smuzhiyun struct tegra114_spi_priv *priv = dev_get_priv(bus);
128*4882a593Smuzhiyun struct spi_regs *regs;
129*4882a593Smuzhiyun ulong rate;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun priv->regs = (struct spi_regs *)plat->base;
132*4882a593Smuzhiyun regs = priv->regs;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun priv->last_transaction_us = timer_get_us();
135*4882a593Smuzhiyun priv->freq = plat->frequency;
136*4882a593Smuzhiyun priv->periph_id = plat->periph_id;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * Change SPI clock to correct frequency, PLLP_OUT0 source, falling
140*4882a593Smuzhiyun * back to the oscillator if that is too fast.
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun rate = clock_start_periph_pll(priv->periph_id, CLOCK_ID_PERIPH,
143*4882a593Smuzhiyun priv->freq);
144*4882a593Smuzhiyun if (rate > priv->freq + 100000) {
145*4882a593Smuzhiyun rate = clock_start_periph_pll(priv->periph_id, CLOCK_ID_OSC,
146*4882a593Smuzhiyun priv->freq);
147*4882a593Smuzhiyun if (rate != priv->freq) {
148*4882a593Smuzhiyun printf("Warning: SPI '%s' requested clock %u, actual clock %lu\n",
149*4882a593Smuzhiyun bus->name, priv->freq, rate);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun udelay(plat->deactivate_delay_us);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Clear stale status here */
155*4882a593Smuzhiyun setbits_le32(®s->fifo_status,
156*4882a593Smuzhiyun SPI_FIFO_STS_ERR |
157*4882a593Smuzhiyun SPI_FIFO_STS_TX_FIFO_OVF |
158*4882a593Smuzhiyun SPI_FIFO_STS_TX_FIFO_UNR |
159*4882a593Smuzhiyun SPI_FIFO_STS_RX_FIFO_OVF |
160*4882a593Smuzhiyun SPI_FIFO_STS_RX_FIFO_UNR |
161*4882a593Smuzhiyun SPI_FIFO_STS_TX_FIFO_FULL |
162*4882a593Smuzhiyun SPI_FIFO_STS_TX_FIFO_EMPTY |
163*4882a593Smuzhiyun SPI_FIFO_STS_RX_FIFO_FULL |
164*4882a593Smuzhiyun SPI_FIFO_STS_RX_FIFO_EMPTY);
165*4882a593Smuzhiyun debug("%s: FIFO STATUS = %08x\n", __func__, readl(®s->fifo_status));
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun setbits_le32(&priv->regs->command1, SPI_CMD1_M_S | SPI_CMD1_CS_SW_HW |
168*4882a593Smuzhiyun (priv->mode << SPI_CMD1_MODE_SHIFT) | SPI_CMD1_CS_SW_VAL);
169*4882a593Smuzhiyun debug("%s: COMMAND1 = %08x\n", __func__, readl(®s->command1));
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return 0;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /**
175*4882a593Smuzhiyun * Activate the CS by driving it LOW
176*4882a593Smuzhiyun *
177*4882a593Smuzhiyun * @param slave Pointer to spi_slave to which controller has to
178*4882a593Smuzhiyun * communicate with
179*4882a593Smuzhiyun */
spi_cs_activate(struct udevice * dev)180*4882a593Smuzhiyun static void spi_cs_activate(struct udevice *dev)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun struct udevice *bus = dev->parent;
183*4882a593Smuzhiyun struct tegra_spi_platdata *pdata = dev_get_platdata(bus);
184*4882a593Smuzhiyun struct tegra114_spi_priv *priv = dev_get_priv(bus);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* If it's too soon to do another transaction, wait */
187*4882a593Smuzhiyun if (pdata->deactivate_delay_us &&
188*4882a593Smuzhiyun priv->last_transaction_us) {
189*4882a593Smuzhiyun ulong delay_us; /* The delay completed so far */
190*4882a593Smuzhiyun delay_us = timer_get_us() - priv->last_transaction_us;
191*4882a593Smuzhiyun if (delay_us < pdata->deactivate_delay_us)
192*4882a593Smuzhiyun udelay(pdata->deactivate_delay_us - delay_us);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun clrbits_le32(&priv->regs->command1, SPI_CMD1_CS_SW_VAL);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /**
199*4882a593Smuzhiyun * Deactivate the CS by driving it HIGH
200*4882a593Smuzhiyun *
201*4882a593Smuzhiyun * @param slave Pointer to spi_slave to which controller has to
202*4882a593Smuzhiyun * communicate with
203*4882a593Smuzhiyun */
spi_cs_deactivate(struct udevice * dev)204*4882a593Smuzhiyun static void spi_cs_deactivate(struct udevice *dev)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun struct udevice *bus = dev->parent;
207*4882a593Smuzhiyun struct tegra_spi_platdata *pdata = dev_get_platdata(bus);
208*4882a593Smuzhiyun struct tegra114_spi_priv *priv = dev_get_priv(bus);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun setbits_le32(&priv->regs->command1, SPI_CMD1_CS_SW_VAL);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* Remember time of this transaction so we can honour the bus delay */
213*4882a593Smuzhiyun if (pdata->deactivate_delay_us)
214*4882a593Smuzhiyun priv->last_transaction_us = timer_get_us();
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun debug("Deactivate CS, bus '%s'\n", bus->name);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
tegra114_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * data_out,void * data_in,unsigned long flags)219*4882a593Smuzhiyun static int tegra114_spi_xfer(struct udevice *dev, unsigned int bitlen,
220*4882a593Smuzhiyun const void *data_out, void *data_in,
221*4882a593Smuzhiyun unsigned long flags)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun struct udevice *bus = dev->parent;
224*4882a593Smuzhiyun struct tegra114_spi_priv *priv = dev_get_priv(bus);
225*4882a593Smuzhiyun struct spi_regs *regs = priv->regs;
226*4882a593Smuzhiyun u32 reg, tmpdout, tmpdin = 0;
227*4882a593Smuzhiyun const u8 *dout = data_out;
228*4882a593Smuzhiyun u8 *din = data_in;
229*4882a593Smuzhiyun int num_bytes;
230*4882a593Smuzhiyun int ret;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun debug("%s: slave %u:%u dout %p din %p bitlen %u\n",
233*4882a593Smuzhiyun __func__, bus->seq, spi_chip_select(dev), dout, din, bitlen);
234*4882a593Smuzhiyun if (bitlen % 8)
235*4882a593Smuzhiyun return -1;
236*4882a593Smuzhiyun num_bytes = bitlen / 8;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun ret = 0;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun if (flags & SPI_XFER_BEGIN)
241*4882a593Smuzhiyun spi_cs_activate(dev);
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /* clear all error status bits */
244*4882a593Smuzhiyun reg = readl(®s->fifo_status);
245*4882a593Smuzhiyun writel(reg, ®s->fifo_status);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun clrsetbits_le32(®s->command1, SPI_CMD1_CS_SW_VAL,
248*4882a593Smuzhiyun SPI_CMD1_RX_EN | SPI_CMD1_TX_EN | SPI_CMD1_LSBY_FE |
249*4882a593Smuzhiyun (spi_chip_select(dev) << SPI_CMD1_CS_SEL_SHIFT));
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /* set xfer size to 1 block (32 bits) */
252*4882a593Smuzhiyun writel(0, ®s->dma_blk);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun /* handle data in 32-bit chunks */
255*4882a593Smuzhiyun while (num_bytes > 0) {
256*4882a593Smuzhiyun int bytes;
257*4882a593Smuzhiyun int tm, i;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun tmpdout = 0;
260*4882a593Smuzhiyun bytes = (num_bytes > 4) ? 4 : num_bytes;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun if (dout != NULL) {
263*4882a593Smuzhiyun for (i = 0; i < bytes; ++i)
264*4882a593Smuzhiyun tmpdout = (tmpdout << 8) | dout[i];
265*4882a593Smuzhiyun dout += bytes;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun num_bytes -= bytes;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* clear ready bit */
271*4882a593Smuzhiyun setbits_le32(®s->xfer_status, SPI_XFER_STS_RDY);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun clrsetbits_le32(®s->command1,
274*4882a593Smuzhiyun SPI_CMD1_BIT_LEN_MASK << SPI_CMD1_BIT_LEN_SHIFT,
275*4882a593Smuzhiyun (bytes * 8 - 1) << SPI_CMD1_BIT_LEN_SHIFT);
276*4882a593Smuzhiyun writel(tmpdout, ®s->tx_fifo);
277*4882a593Smuzhiyun setbits_le32(®s->command1, SPI_CMD1_GO);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /*
280*4882a593Smuzhiyun * Wait for SPI transmit FIFO to empty, or to time out.
281*4882a593Smuzhiyun * The RX FIFO status will be read and cleared last
282*4882a593Smuzhiyun */
283*4882a593Smuzhiyun for (tm = 0; tm < SPI_TIMEOUT; ++tm) {
284*4882a593Smuzhiyun u32 fifo_status, xfer_status;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun xfer_status = readl(®s->xfer_status);
287*4882a593Smuzhiyun if (!(xfer_status & SPI_XFER_STS_RDY))
288*4882a593Smuzhiyun continue;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun fifo_status = readl(®s->fifo_status);
291*4882a593Smuzhiyun if (fifo_status & SPI_FIFO_STS_ERR) {
292*4882a593Smuzhiyun debug("%s: got a fifo error: ", __func__);
293*4882a593Smuzhiyun if (fifo_status & SPI_FIFO_STS_TX_FIFO_OVF)
294*4882a593Smuzhiyun debug("tx FIFO overflow ");
295*4882a593Smuzhiyun if (fifo_status & SPI_FIFO_STS_TX_FIFO_UNR)
296*4882a593Smuzhiyun debug("tx FIFO underrun ");
297*4882a593Smuzhiyun if (fifo_status & SPI_FIFO_STS_RX_FIFO_OVF)
298*4882a593Smuzhiyun debug("rx FIFO overflow ");
299*4882a593Smuzhiyun if (fifo_status & SPI_FIFO_STS_RX_FIFO_UNR)
300*4882a593Smuzhiyun debug("rx FIFO underrun ");
301*4882a593Smuzhiyun if (fifo_status & SPI_FIFO_STS_TX_FIFO_FULL)
302*4882a593Smuzhiyun debug("tx FIFO full ");
303*4882a593Smuzhiyun if (fifo_status & SPI_FIFO_STS_TX_FIFO_EMPTY)
304*4882a593Smuzhiyun debug("tx FIFO empty ");
305*4882a593Smuzhiyun if (fifo_status & SPI_FIFO_STS_RX_FIFO_FULL)
306*4882a593Smuzhiyun debug("rx FIFO full ");
307*4882a593Smuzhiyun if (fifo_status & SPI_FIFO_STS_RX_FIFO_EMPTY)
308*4882a593Smuzhiyun debug("rx FIFO empty ");
309*4882a593Smuzhiyun debug("\n");
310*4882a593Smuzhiyun break;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (!(fifo_status & SPI_FIFO_STS_RX_FIFO_EMPTY)) {
314*4882a593Smuzhiyun tmpdin = readl(®s->rx_fifo);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /* swap bytes read in */
317*4882a593Smuzhiyun if (din != NULL) {
318*4882a593Smuzhiyun for (i = bytes - 1; i >= 0; --i) {
319*4882a593Smuzhiyun din[i] = tmpdin & 0xff;
320*4882a593Smuzhiyun tmpdin >>= 8;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun din += bytes;
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* We can exit when we've had both RX and TX */
326*4882a593Smuzhiyun break;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun if (tm >= SPI_TIMEOUT)
331*4882a593Smuzhiyun ret = tm;
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun /* clear ACK RDY, etc. bits */
334*4882a593Smuzhiyun writel(readl(®s->fifo_status), ®s->fifo_status);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun if (flags & SPI_XFER_END)
338*4882a593Smuzhiyun spi_cs_deactivate(dev);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun debug("%s: transfer ended. Value=%08x, fifo_status = %08x\n",
341*4882a593Smuzhiyun __func__, tmpdin, readl(®s->fifo_status));
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (ret) {
344*4882a593Smuzhiyun printf("%s: timeout during SPI transfer, tm %d\n",
345*4882a593Smuzhiyun __func__, ret);
346*4882a593Smuzhiyun return -1;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return ret;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
tegra114_spi_set_speed(struct udevice * bus,uint speed)352*4882a593Smuzhiyun static int tegra114_spi_set_speed(struct udevice *bus, uint speed)
353*4882a593Smuzhiyun {
354*4882a593Smuzhiyun struct tegra_spi_platdata *plat = bus->platdata;
355*4882a593Smuzhiyun struct tegra114_spi_priv *priv = dev_get_priv(bus);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun if (speed > plat->frequency)
358*4882a593Smuzhiyun speed = plat->frequency;
359*4882a593Smuzhiyun priv->freq = speed;
360*4882a593Smuzhiyun debug("%s: regs=%p, speed=%d\n", __func__, priv->regs, priv->freq);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun return 0;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun
tegra114_spi_set_mode(struct udevice * bus,uint mode)365*4882a593Smuzhiyun static int tegra114_spi_set_mode(struct udevice *bus, uint mode)
366*4882a593Smuzhiyun {
367*4882a593Smuzhiyun struct tegra114_spi_priv *priv = dev_get_priv(bus);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun priv->mode = mode;
370*4882a593Smuzhiyun debug("%s: regs=%p, mode=%d\n", __func__, priv->regs, priv->mode);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun static const struct dm_spi_ops tegra114_spi_ops = {
376*4882a593Smuzhiyun .xfer = tegra114_spi_xfer,
377*4882a593Smuzhiyun .set_speed = tegra114_spi_set_speed,
378*4882a593Smuzhiyun .set_mode = tegra114_spi_set_mode,
379*4882a593Smuzhiyun /*
380*4882a593Smuzhiyun * cs_info is not needed, since we require all chip selects to be
381*4882a593Smuzhiyun * in the device tree explicitly
382*4882a593Smuzhiyun */
383*4882a593Smuzhiyun };
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun static const struct udevice_id tegra114_spi_ids[] = {
386*4882a593Smuzhiyun { .compatible = "nvidia,tegra114-spi" },
387*4882a593Smuzhiyun { }
388*4882a593Smuzhiyun };
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun U_BOOT_DRIVER(tegra114_spi) = {
391*4882a593Smuzhiyun .name = "tegra114_spi",
392*4882a593Smuzhiyun .id = UCLASS_SPI,
393*4882a593Smuzhiyun .of_match = tegra114_spi_ids,
394*4882a593Smuzhiyun .ops = &tegra114_spi_ops,
395*4882a593Smuzhiyun .ofdata_to_platdata = tegra114_spi_ofdata_to_platdata,
396*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct tegra_spi_platdata),
397*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct tegra114_spi_priv),
398*4882a593Smuzhiyun .probe = tegra114_spi_probe,
399*4882a593Smuzhiyun };
400