1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * SH SPI driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2011-2012 Renesas Solutions Corp.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <console.h>
11*4882a593Smuzhiyun #include <malloc.h>
12*4882a593Smuzhiyun #include <spi.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include "sh_spi.h"
15*4882a593Smuzhiyun
sh_spi_write(unsigned long data,unsigned long * reg)16*4882a593Smuzhiyun static void sh_spi_write(unsigned long data, unsigned long *reg)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun writel(data, reg);
19*4882a593Smuzhiyun }
20*4882a593Smuzhiyun
sh_spi_read(unsigned long * reg)21*4882a593Smuzhiyun static unsigned long sh_spi_read(unsigned long *reg)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun return readl(reg);
24*4882a593Smuzhiyun }
25*4882a593Smuzhiyun
sh_spi_set_bit(unsigned long val,unsigned long * reg)26*4882a593Smuzhiyun static void sh_spi_set_bit(unsigned long val, unsigned long *reg)
27*4882a593Smuzhiyun {
28*4882a593Smuzhiyun unsigned long tmp;
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun tmp = sh_spi_read(reg);
31*4882a593Smuzhiyun tmp |= val;
32*4882a593Smuzhiyun sh_spi_write(tmp, reg);
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun
sh_spi_clear_bit(unsigned long val,unsigned long * reg)35*4882a593Smuzhiyun static void sh_spi_clear_bit(unsigned long val, unsigned long *reg)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun unsigned long tmp;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun tmp = sh_spi_read(reg);
40*4882a593Smuzhiyun tmp &= ~val;
41*4882a593Smuzhiyun sh_spi_write(tmp, reg);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun
clear_fifo(struct sh_spi * ss)44*4882a593Smuzhiyun static void clear_fifo(struct sh_spi *ss)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun sh_spi_set_bit(SH_SPI_RSTF, &ss->regs->cr2);
47*4882a593Smuzhiyun sh_spi_clear_bit(SH_SPI_RSTF, &ss->regs->cr2);
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
recvbuf_wait(struct sh_spi * ss)50*4882a593Smuzhiyun static int recvbuf_wait(struct sh_spi *ss)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun while (sh_spi_read(&ss->regs->cr1) & SH_SPI_RBE) {
53*4882a593Smuzhiyun if (ctrlc())
54*4882a593Smuzhiyun return 1;
55*4882a593Smuzhiyun udelay(10);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun return 0;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun
write_fifo_empty_wait(struct sh_spi * ss)60*4882a593Smuzhiyun static int write_fifo_empty_wait(struct sh_spi *ss)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun while (!(sh_spi_read(&ss->regs->cr1) & SH_SPI_TBE)) {
63*4882a593Smuzhiyun if (ctrlc())
64*4882a593Smuzhiyun return 1;
65*4882a593Smuzhiyun udelay(10);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun return 0;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
spi_init(void)70*4882a593Smuzhiyun void spi_init(void)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
sh_spi_set_cs(struct sh_spi * ss,unsigned int cs)74*4882a593Smuzhiyun static void sh_spi_set_cs(struct sh_spi *ss, unsigned int cs)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun unsigned long val = 0;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun if (cs & 0x01)
79*4882a593Smuzhiyun val |= SH_SPI_SSS0;
80*4882a593Smuzhiyun if (cs & 0x02)
81*4882a593Smuzhiyun val |= SH_SPI_SSS1;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun sh_spi_clear_bit(SH_SPI_SSS0 | SH_SPI_SSS1, &ss->regs->cr4);
84*4882a593Smuzhiyun sh_spi_set_bit(val, &ss->regs->cr4);
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
spi_setup_slave(unsigned int bus,unsigned int cs,unsigned int max_hz,unsigned int mode)87*4882a593Smuzhiyun struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
88*4882a593Smuzhiyun unsigned int max_hz, unsigned int mode)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun struct sh_spi *ss;
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun if (!spi_cs_is_valid(bus, cs))
93*4882a593Smuzhiyun return NULL;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun ss = spi_alloc_slave(struct sh_spi, bus, cs);
96*4882a593Smuzhiyun if (!ss)
97*4882a593Smuzhiyun return NULL;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun ss->regs = (struct sh_spi_regs *)CONFIG_SH_SPI_BASE;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* SPI sycle stop */
102*4882a593Smuzhiyun sh_spi_write(0xfe, &ss->regs->cr1);
103*4882a593Smuzhiyun /* CR1 init */
104*4882a593Smuzhiyun sh_spi_write(0x00, &ss->regs->cr1);
105*4882a593Smuzhiyun /* CR3 init */
106*4882a593Smuzhiyun sh_spi_write(0x00, &ss->regs->cr3);
107*4882a593Smuzhiyun sh_spi_set_cs(ss, cs);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun clear_fifo(ss);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* 1/8 clock */
112*4882a593Smuzhiyun sh_spi_write(sh_spi_read(&ss->regs->cr2) | 0x07, &ss->regs->cr2);
113*4882a593Smuzhiyun udelay(10);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun return &ss->slave;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
spi_free_slave(struct spi_slave * slave)118*4882a593Smuzhiyun void spi_free_slave(struct spi_slave *slave)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct sh_spi *spi = to_sh_spi(slave);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun free(spi);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
spi_claim_bus(struct spi_slave * slave)125*4882a593Smuzhiyun int spi_claim_bus(struct spi_slave *slave)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun return 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
spi_release_bus(struct spi_slave * slave)130*4882a593Smuzhiyun void spi_release_bus(struct spi_slave *slave)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct sh_spi *ss = to_sh_spi(slave);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun sh_spi_write(sh_spi_read(&ss->regs->cr1) &
135*4882a593Smuzhiyun ~(SH_SPI_SSA | SH_SPI_SSDB | SH_SPI_SSD), &ss->regs->cr1);
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
sh_spi_send(struct sh_spi * ss,const unsigned char * tx_data,unsigned int len,unsigned long flags)138*4882a593Smuzhiyun static int sh_spi_send(struct sh_spi *ss, const unsigned char *tx_data,
139*4882a593Smuzhiyun unsigned int len, unsigned long flags)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun int i, cur_len, ret = 0;
142*4882a593Smuzhiyun int remain = (int)len;
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun if (len >= SH_SPI_FIFO_SIZE)
145*4882a593Smuzhiyun sh_spi_set_bit(SH_SPI_SSA, &ss->regs->cr1);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun while (remain > 0) {
148*4882a593Smuzhiyun cur_len = (remain < SH_SPI_FIFO_SIZE) ?
149*4882a593Smuzhiyun remain : SH_SPI_FIFO_SIZE;
150*4882a593Smuzhiyun for (i = 0; i < cur_len &&
151*4882a593Smuzhiyun !(sh_spi_read(&ss->regs->cr4) & SH_SPI_WPABRT) &&
152*4882a593Smuzhiyun !(sh_spi_read(&ss->regs->cr1) & SH_SPI_TBF);
153*4882a593Smuzhiyun i++)
154*4882a593Smuzhiyun sh_spi_write(tx_data[i], &ss->regs->tbr_rbr);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun cur_len = i;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun if (sh_spi_read(&ss->regs->cr4) & SH_SPI_WPABRT) {
159*4882a593Smuzhiyun /* Abort the transaction */
160*4882a593Smuzhiyun flags |= SPI_XFER_END;
161*4882a593Smuzhiyun sh_spi_set_bit(SH_SPI_WPABRT, &ss->regs->cr4);
162*4882a593Smuzhiyun ret = 1;
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun remain -= cur_len;
167*4882a593Smuzhiyun tx_data += cur_len;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (remain > 0)
170*4882a593Smuzhiyun write_fifo_empty_wait(ss);
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun if (flags & SPI_XFER_END) {
174*4882a593Smuzhiyun sh_spi_clear_bit(SH_SPI_SSD | SH_SPI_SSDB, &ss->regs->cr1);
175*4882a593Smuzhiyun sh_spi_set_bit(SH_SPI_SSA, &ss->regs->cr1);
176*4882a593Smuzhiyun udelay(100);
177*4882a593Smuzhiyun write_fifo_empty_wait(ss);
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return ret;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
sh_spi_receive(struct sh_spi * ss,unsigned char * rx_data,unsigned int len,unsigned long flags)183*4882a593Smuzhiyun static int sh_spi_receive(struct sh_spi *ss, unsigned char *rx_data,
184*4882a593Smuzhiyun unsigned int len, unsigned long flags)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun int i;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun if (len > SH_SPI_MAX_BYTE)
189*4882a593Smuzhiyun sh_spi_write(SH_SPI_MAX_BYTE, &ss->regs->cr3);
190*4882a593Smuzhiyun else
191*4882a593Smuzhiyun sh_spi_write(len, &ss->regs->cr3);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun sh_spi_clear_bit(SH_SPI_SSD | SH_SPI_SSDB, &ss->regs->cr1);
194*4882a593Smuzhiyun sh_spi_set_bit(SH_SPI_SSA, &ss->regs->cr1);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun for (i = 0; i < len; i++) {
197*4882a593Smuzhiyun if (recvbuf_wait(ss))
198*4882a593Smuzhiyun return 0;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun rx_data[i] = (unsigned char)sh_spi_read(&ss->regs->tbr_rbr);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun sh_spi_write(0, &ss->regs->cr3);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun return 0;
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
spi_xfer(struct spi_slave * slave,unsigned int bitlen,const void * dout,void * din,unsigned long flags)207*4882a593Smuzhiyun int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
208*4882a593Smuzhiyun void *din, unsigned long flags)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct sh_spi *ss = to_sh_spi(slave);
211*4882a593Smuzhiyun const unsigned char *tx_data = dout;
212*4882a593Smuzhiyun unsigned char *rx_data = din;
213*4882a593Smuzhiyun unsigned int len = bitlen / 8;
214*4882a593Smuzhiyun int ret = 0;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if (flags & SPI_XFER_BEGIN)
217*4882a593Smuzhiyun sh_spi_write(sh_spi_read(&ss->regs->cr1) & ~SH_SPI_SSA,
218*4882a593Smuzhiyun &ss->regs->cr1);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun if (tx_data)
221*4882a593Smuzhiyun ret = sh_spi_send(ss, tx_data, len, flags);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (ret == 0 && rx_data)
224*4882a593Smuzhiyun ret = sh_spi_receive(ss, rx_data, len, flags);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (flags & SPI_XFER_END) {
227*4882a593Smuzhiyun sh_spi_set_bit(SH_SPI_SSD, &ss->regs->cr1);
228*4882a593Smuzhiyun udelay(100);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun sh_spi_clear_bit(SH_SPI_SSA | SH_SPI_SSDB | SH_SPI_SSD,
231*4882a593Smuzhiyun &ss->regs->cr1);
232*4882a593Smuzhiyun clear_fifo(ss);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun return ret;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun
spi_cs_is_valid(unsigned int bus,unsigned int cs)238*4882a593Smuzhiyun int spi_cs_is_valid(unsigned int bus, unsigned int cs)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun if (!bus && cs < SH_SPI_NUM_CS)
241*4882a593Smuzhiyun return 1;
242*4882a593Smuzhiyun else
243*4882a593Smuzhiyun return 0;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
spi_cs_activate(struct spi_slave * slave)246*4882a593Smuzhiyun void spi_cs_activate(struct spi_slave *slave)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun }
250*4882a593Smuzhiyun
spi_cs_deactivate(struct spi_slave * slave)251*4882a593Smuzhiyun void spi_cs_deactivate(struct spi_slave *slave)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun }
255