1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * spi driver for rockchip
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2015 Google, Inc
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * (C) Copyright 2008-2013 Rockchip Electronics
7*4882a593Smuzhiyun * Peter, Software Engineering, <superpeter.cai@gmail.com>.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <clk.h>
14*4882a593Smuzhiyun #include <dm.h>
15*4882a593Smuzhiyun #include <dt-structs.h>
16*4882a593Smuzhiyun #include <errno.h>
17*4882a593Smuzhiyun #include <spi.h>
18*4882a593Smuzhiyun #include <linux/errno.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <asm/arch/clock.h>
21*4882a593Smuzhiyun #include <asm/arch/periph.h>
22*4882a593Smuzhiyun #include <dm/pinctrl.h>
23*4882a593Smuzhiyun #include "rk_spi.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* Change to 1 to output registers at the start of each transaction */
28*4882a593Smuzhiyun #define DEBUG_RK_SPI 0
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct rockchip_spi_quirks {
31*4882a593Smuzhiyun u32 max_baud_div_in_cpha;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct rockchip_spi_platdata {
35*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
36*4882a593Smuzhiyun struct dtd_rockchip_rk3288_spi of_plat;
37*4882a593Smuzhiyun #endif
38*4882a593Smuzhiyun s32 frequency; /* Default clock frequency, -1 for none */
39*4882a593Smuzhiyun fdt_addr_t base;
40*4882a593Smuzhiyun uint deactivate_delay_us; /* Delay to wait after deactivate */
41*4882a593Smuzhiyun uint activate_delay_us; /* Delay to wait after activate */
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun struct rockchip_spi_priv {
45*4882a593Smuzhiyun struct rockchip_spi *regs;
46*4882a593Smuzhiyun struct clk clk;
47*4882a593Smuzhiyun unsigned int max_freq;
48*4882a593Smuzhiyun unsigned int mode;
49*4882a593Smuzhiyun ulong last_transaction_us; /* Time of last transaction end */
50*4882a593Smuzhiyun u8 bits_per_word; /* max 16 bits per word */
51*4882a593Smuzhiyun u8 n_bytes;
52*4882a593Smuzhiyun unsigned int speed_hz;
53*4882a593Smuzhiyun unsigned int last_speed_hz;
54*4882a593Smuzhiyun uint input_rate;
55*4882a593Smuzhiyun uint cr0;
56*4882a593Smuzhiyun u32 rsd; /* Rx sample delay cycles */
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* quirks */
59*4882a593Smuzhiyun u32 max_baud_div_in_cpha;
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define SPI_FIFO_DEPTH 32
63*4882a593Smuzhiyun #define SPI_CR0_RSD_MAX 0x3
64*4882a593Smuzhiyun
rkspi_dump_regs(struct rockchip_spi * regs)65*4882a593Smuzhiyun static void rkspi_dump_regs(struct rockchip_spi *regs)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun debug("ctrl0: \t\t0x%08x\n", readl(®s->ctrlr0));
68*4882a593Smuzhiyun debug("ctrl1: \t\t0x%08x\n", readl(®s->ctrlr1));
69*4882a593Smuzhiyun debug("ssienr: \t\t0x%08x\n", readl(®s->enr));
70*4882a593Smuzhiyun debug("ser: \t\t0x%08x\n", readl(®s->ser));
71*4882a593Smuzhiyun debug("baudr: \t\t0x%08x\n", readl(®s->baudr));
72*4882a593Smuzhiyun debug("txftlr: \t\t0x%08x\n", readl(®s->txftlr));
73*4882a593Smuzhiyun debug("rxftlr: \t\t0x%08x\n", readl(®s->rxftlr));
74*4882a593Smuzhiyun debug("txflr: \t\t0x%08x\n", readl(®s->txflr));
75*4882a593Smuzhiyun debug("rxflr: \t\t0x%08x\n", readl(®s->rxflr));
76*4882a593Smuzhiyun debug("sr: \t\t0x%08x\n", readl(®s->sr));
77*4882a593Smuzhiyun debug("imr: \t\t0x%08x\n", readl(®s->imr));
78*4882a593Smuzhiyun debug("isr: \t\t0x%08x\n", readl(®s->isr));
79*4882a593Smuzhiyun debug("dmacr: \t\t0x%08x\n", readl(®s->dmacr));
80*4882a593Smuzhiyun debug("dmatdlr: \t0x%08x\n", readl(®s->dmatdlr));
81*4882a593Smuzhiyun debug("dmardlr: \t0x%08x\n", readl(®s->dmardlr));
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
rkspi_enable_chip(struct rockchip_spi * regs,bool enable)84*4882a593Smuzhiyun static void rkspi_enable_chip(struct rockchip_spi *regs, bool enable)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun writel(enable ? 1 : 0, ®s->enr);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
rkspi_set_clk(struct rockchip_spi_priv * priv,uint speed)89*4882a593Smuzhiyun static void rkspi_set_clk(struct rockchip_spi_priv *priv, uint speed)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun /*
92*4882a593Smuzhiyun * We should try not to exceed the speed requested by the caller:
93*4882a593Smuzhiyun * when selecting a divider, we need to make sure we round up.
94*4882a593Smuzhiyun */
95*4882a593Smuzhiyun uint clk_div = DIV_ROUND_UP(priv->input_rate, speed);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* The baudrate register (BAUDR) is defined as a 32bit register where
98*4882a593Smuzhiyun * the upper 16bit are reserved and having 'Fsclk_out' in the lower
99*4882a593Smuzhiyun * 16bits with 'Fsclk_out' defined as follows:
100*4882a593Smuzhiyun *
101*4882a593Smuzhiyun * Fsclk_out = Fspi_clk/ SCKDV
102*4882a593Smuzhiyun * Where SCKDV is any even value between 2 and 65534.
103*4882a593Smuzhiyun */
104*4882a593Smuzhiyun if (clk_div > 0xfffe) {
105*4882a593Smuzhiyun clk_div = 0xfffe;
106*4882a593Smuzhiyun debug("%s: can't divide down to %d Hz (actual will be %d Hz)\n",
107*4882a593Smuzhiyun __func__, speed, priv->input_rate / clk_div);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun /* Round up to the next even 16bit number */
111*4882a593Smuzhiyun clk_div = (clk_div + 1) & 0xfffe;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun debug("spi speed %u, div %u\n", speed, clk_div);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /* the maxmum divisor is 4 for mode1/3 spi master case for quirks */
116*4882a593Smuzhiyun if (priv->max_baud_div_in_cpha && clk_div > priv->max_baud_div_in_cpha && priv->mode & SPI_CPHA) {
117*4882a593Smuzhiyun clk_div = priv->max_baud_div_in_cpha;
118*4882a593Smuzhiyun clk_set_rate(&priv->clk, 4 * speed);
119*4882a593Smuzhiyun speed = clk_get_rate(&priv->clk);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun clrsetbits_le32(&priv->regs->baudr, 0xffff, clk_div);
122*4882a593Smuzhiyun priv->last_speed_hz = speed;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
rkspi_wait_till_not_busy(struct rockchip_spi * regs)125*4882a593Smuzhiyun static int rkspi_wait_till_not_busy(struct rockchip_spi *regs)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun unsigned long start;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun start = get_timer(0);
130*4882a593Smuzhiyun while (readl(®s->sr) & SR_BUSY) {
131*4882a593Smuzhiyun if (get_timer(start) > ROCKCHIP_SPI_TIMEOUT_MS) {
132*4882a593Smuzhiyun debug("RK SPI: Status keeps busy for 1000us after a read/write!\n");
133*4882a593Smuzhiyun return -ETIMEDOUT;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
spi_cs_activate(struct udevice * dev,uint cs)140*4882a593Smuzhiyun static void spi_cs_activate(struct udevice *dev, uint cs)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun struct udevice *bus = dev->parent;
143*4882a593Smuzhiyun struct rockchip_spi_platdata *plat = bus->platdata;
144*4882a593Smuzhiyun struct rockchip_spi_priv *priv = dev_get_priv(bus);
145*4882a593Smuzhiyun struct rockchip_spi *regs = priv->regs;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* If it's too soon to do another transaction, wait */
148*4882a593Smuzhiyun if (plat->deactivate_delay_us && priv->last_transaction_us) {
149*4882a593Smuzhiyun ulong delay_us; /* The delay completed so far */
150*4882a593Smuzhiyun delay_us = timer_get_us() - priv->last_transaction_us;
151*4882a593Smuzhiyun if (delay_us < plat->deactivate_delay_us)
152*4882a593Smuzhiyun udelay(plat->deactivate_delay_us - delay_us);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun debug("activate cs%u\n", cs);
156*4882a593Smuzhiyun writel(1 << cs, ®s->ser);
157*4882a593Smuzhiyun if (plat->activate_delay_us)
158*4882a593Smuzhiyun udelay(plat->activate_delay_us);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
spi_cs_deactivate(struct udevice * dev,uint cs)161*4882a593Smuzhiyun static void spi_cs_deactivate(struct udevice *dev, uint cs)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun struct udevice *bus = dev->parent;
164*4882a593Smuzhiyun struct rockchip_spi_platdata *plat = bus->platdata;
165*4882a593Smuzhiyun struct rockchip_spi_priv *priv = dev_get_priv(bus);
166*4882a593Smuzhiyun struct rockchip_spi *regs = priv->regs;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun debug("deactivate cs%u\n", cs);
169*4882a593Smuzhiyun writel(0, ®s->ser);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Remember time of this transaction so we can honour the bus delay */
172*4882a593Smuzhiyun if (plat->deactivate_delay_us)
173*4882a593Smuzhiyun priv->last_transaction_us = timer_get_us();
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
conv_of_platdata(struct udevice * dev)177*4882a593Smuzhiyun static int conv_of_platdata(struct udevice *dev)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun struct rockchip_spi_platdata *plat = dev->platdata;
180*4882a593Smuzhiyun struct dtd_rockchip_rk3288_spi *dtplat = &plat->of_plat;
181*4882a593Smuzhiyun struct rockchip_spi_priv *priv = dev_get_priv(dev);
182*4882a593Smuzhiyun int ret;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun plat->base = dtplat->reg[0];
185*4882a593Smuzhiyun plat->frequency = 20000000;
186*4882a593Smuzhiyun ret = clk_get_by_index_platdata(dev, 0, dtplat->clocks, &priv->clk);
187*4882a593Smuzhiyun if (ret < 0)
188*4882a593Smuzhiyun return ret;
189*4882a593Smuzhiyun dev->req_seq = 0;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun return 0;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun #endif
194*4882a593Smuzhiyun
rockchip_spi_ofdata_to_platdata(struct udevice * bus)195*4882a593Smuzhiyun static int rockchip_spi_ofdata_to_platdata(struct udevice *bus)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
198*4882a593Smuzhiyun struct rockchip_spi_platdata *plat = dev_get_platdata(bus);
199*4882a593Smuzhiyun struct rockchip_spi_priv *priv = dev_get_priv(bus);
200*4882a593Smuzhiyun u32 rsd_nsecs;
201*4882a593Smuzhiyun int ret;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun plat->base = dev_read_addr(bus);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun ret = clk_get_by_index(bus, 0, &priv->clk);
206*4882a593Smuzhiyun if (ret < 0) {
207*4882a593Smuzhiyun debug("%s: Could not get clock for %s: %d\n", __func__,
208*4882a593Smuzhiyun bus->name, ret);
209*4882a593Smuzhiyun return ret;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun plat->frequency =
213*4882a593Smuzhiyun dev_read_u32_default(bus, "spi-max-frequency", 50000000);
214*4882a593Smuzhiyun plat->deactivate_delay_us =
215*4882a593Smuzhiyun dev_read_u32_default(bus, "spi-deactivate-delay", 0);
216*4882a593Smuzhiyun plat->activate_delay_us =
217*4882a593Smuzhiyun dev_read_u32_default(bus, "spi-activate-delay", 0);
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun rsd_nsecs = dev_read_u32_default(bus, "rx-sample-delay-ns", 0);
220*4882a593Smuzhiyun if (rsd_nsecs > 0) {
221*4882a593Smuzhiyun u32 spi_clk, rsd;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun spi_clk = clk_get_rate(&priv->clk);
224*4882a593Smuzhiyun /* rx sample delay is expressed in parent clock cycles (max 3) */
225*4882a593Smuzhiyun rsd = DIV_ROUND_CLOSEST(rsd_nsecs * (spi_clk >> 8), 1000000000 >> 8);
226*4882a593Smuzhiyun if (!rsd) {
227*4882a593Smuzhiyun pr_err("SPI spi_clk %dHz are too slow to express %u ns delay\n", spi_clk, rsd_nsecs);
228*4882a593Smuzhiyun } else if (rsd > SPI_CR0_RSD_MAX) {
229*4882a593Smuzhiyun rsd = SPI_CR0_RSD_MAX;
230*4882a593Smuzhiyun pr_err("SPI spi_clk %dHz are too fast to express %u ns delay, clamping at %u ns\n",
231*4882a593Smuzhiyun spi_clk, rsd_nsecs, SPI_CR0_RSD_MAX * 1000000000U / spi_clk);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun priv->rsd = rsd;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun debug("%s: base=%x, max-frequency=%d, deactivate_delay=%d rsd=%d\n",
237*4882a593Smuzhiyun __func__, (uint)plat->base, plat->frequency,
238*4882a593Smuzhiyun plat->deactivate_delay_us, priv->rsd);
239*4882a593Smuzhiyun #endif
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun return 0;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
rockchip_spi_calc_modclk(ulong max_freq)244*4882a593Smuzhiyun static int rockchip_spi_calc_modclk(ulong max_freq)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun /*
247*4882a593Smuzhiyun * While this is not strictly correct for the RK3368, as the
248*4882a593Smuzhiyun * GPLL will be 576MHz, things will still work, as the
249*4882a593Smuzhiyun * clk_set_rate(...) implementation in our clock-driver will
250*4882a593Smuzhiyun * chose the next closest rate not exceeding what we request
251*4882a593Smuzhiyun * based on the output of this function.
252*4882a593Smuzhiyun */
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun unsigned div;
255*4882a593Smuzhiyun const unsigned long gpll_hz = 594000000UL;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /*
258*4882a593Smuzhiyun * We need to find an input clock that provides at least twice
259*4882a593Smuzhiyun * the maximum frequency and can be generated from the assumed
260*4882a593Smuzhiyun * speed of GPLL (594MHz) using an integer divider.
261*4882a593Smuzhiyun *
262*4882a593Smuzhiyun * To give us more achievable bitrates at higher speeds (these
263*4882a593Smuzhiyun * are generated by dividing by an even 16-bit integer from
264*4882a593Smuzhiyun * this frequency), we try to have an input frequency of at
265*4882a593Smuzhiyun * least 4x our max_freq.
266*4882a593Smuzhiyun */
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun div = DIV_ROUND_UP(gpll_hz, max_freq * 4);
269*4882a593Smuzhiyun return gpll_hz / div;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
rockchip_spi_probe(struct udevice * bus)272*4882a593Smuzhiyun static int rockchip_spi_probe(struct udevice *bus)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun struct rockchip_spi_platdata *plat = dev_get_platdata(bus);
275*4882a593Smuzhiyun struct rockchip_spi_priv *priv = dev_get_priv(bus);
276*4882a593Smuzhiyun struct rockchip_spi_quirks *quirks_cfg;
277*4882a593Smuzhiyun int ret;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun debug("%s: probe\n", __func__);
280*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
281*4882a593Smuzhiyun ret = conv_of_platdata(bus);
282*4882a593Smuzhiyun if (ret)
283*4882a593Smuzhiyun return ret;
284*4882a593Smuzhiyun #endif
285*4882a593Smuzhiyun priv->regs = (struct rockchip_spi *)plat->base;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun priv->last_transaction_us = timer_get_us();
288*4882a593Smuzhiyun priv->max_freq = plat->frequency;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* Clamp the value from the DTS against any hardware limits */
291*4882a593Smuzhiyun if (priv->max_freq > ROCKCHIP_SPI_MAX_RATE)
292*4882a593Smuzhiyun priv->max_freq = ROCKCHIP_SPI_MAX_RATE;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun /* Find a module-input clock that fits with the max_freq setting */
295*4882a593Smuzhiyun ret = clk_set_rate(&priv->clk,
296*4882a593Smuzhiyun rockchip_spi_calc_modclk(priv->max_freq));
297*4882a593Smuzhiyun if (ret < 0) {
298*4882a593Smuzhiyun debug("%s: Failed to set clock: %d\n", __func__, ret);
299*4882a593Smuzhiyun return ret;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun priv->input_rate = ret;
302*4882a593Smuzhiyun debug("%s: rate = %u\n", __func__, priv->input_rate);
303*4882a593Smuzhiyun priv->bits_per_word = 8;
304*4882a593Smuzhiyun quirks_cfg = (struct rockchip_spi_quirks *)dev_get_driver_data(bus);
305*4882a593Smuzhiyun if (quirks_cfg)
306*4882a593Smuzhiyun priv->max_baud_div_in_cpha = quirks_cfg->max_baud_div_in_cpha;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun return 0;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
rockchip_spi_claim_bus(struct udevice * dev)311*4882a593Smuzhiyun static int rockchip_spi_claim_bus(struct udevice *dev)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun struct udevice *bus = dev->parent;
314*4882a593Smuzhiyun struct rockchip_spi_priv *priv = dev_get_priv(bus);
315*4882a593Smuzhiyun struct rockchip_spi *regs = priv->regs;
316*4882a593Smuzhiyun u8 spi_dfs, spi_tf;
317*4882a593Smuzhiyun uint ctrlr0;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* Disable the SPI hardware */
320*4882a593Smuzhiyun rkspi_enable_chip(regs, 0);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun switch (priv->bits_per_word) {
323*4882a593Smuzhiyun case 8:
324*4882a593Smuzhiyun priv->n_bytes = 1;
325*4882a593Smuzhiyun spi_dfs = DFS_8BIT;
326*4882a593Smuzhiyun spi_tf = HALF_WORD_OFF;
327*4882a593Smuzhiyun break;
328*4882a593Smuzhiyun case 16:
329*4882a593Smuzhiyun priv->n_bytes = 2;
330*4882a593Smuzhiyun spi_dfs = DFS_16BIT;
331*4882a593Smuzhiyun spi_tf = HALF_WORD_ON;
332*4882a593Smuzhiyun break;
333*4882a593Smuzhiyun default:
334*4882a593Smuzhiyun debug("%s: unsupported bits: %dbits\n", __func__,
335*4882a593Smuzhiyun priv->bits_per_word);
336*4882a593Smuzhiyun return -EPROTONOSUPPORT;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun if (priv->speed_hz != priv->last_speed_hz)
340*4882a593Smuzhiyun rkspi_set_clk(priv, priv->speed_hz);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun /* Operation Mode */
343*4882a593Smuzhiyun ctrlr0 = OMOD_MASTER << OMOD_SHIFT;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun /* Data Frame Size */
346*4882a593Smuzhiyun ctrlr0 |= spi_dfs << DFS_SHIFT;
347*4882a593Smuzhiyun
348*4882a593Smuzhiyun /* set SPI mode 0..3 */
349*4882a593Smuzhiyun if (priv->mode & SPI_CPOL)
350*4882a593Smuzhiyun ctrlr0 |= SCOL_HIGH << SCOL_SHIFT;
351*4882a593Smuzhiyun if (priv->mode & SPI_CPHA)
352*4882a593Smuzhiyun ctrlr0 |= SCPH_TOGSTA << SCPH_SHIFT;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* Chip Select Mode */
355*4882a593Smuzhiyun ctrlr0 |= CSM_KEEP << CSM_SHIFT;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* SSN to Sclk_out delay */
358*4882a593Smuzhiyun ctrlr0 |= SSN_DELAY_ONE << SSN_DELAY_SHIFT;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun /* Serial Endian Mode */
361*4882a593Smuzhiyun ctrlr0 |= SEM_LITTLE << SEM_SHIFT;
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* First Bit Mode */
364*4882a593Smuzhiyun ctrlr0 |= FBM_MSB << FBM_SHIFT;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* Byte and Halfword Transform */
367*4882a593Smuzhiyun ctrlr0 |= spi_tf << HALF_WORD_TX_SHIFT;
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* Rxd Sample Delay */
370*4882a593Smuzhiyun ctrlr0 |= priv->rsd << RXDSD_SHIFT;
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* Frame Format */
373*4882a593Smuzhiyun ctrlr0 |= FRF_SPI << FRF_SHIFT;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* Save static configuration */
376*4882a593Smuzhiyun priv->cr0 = ctrlr0;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun writel(ctrlr0, ®s->ctrlr0);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun return 0;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
rockchip_spi_config(struct rockchip_spi_priv * priv,const void * dout)383*4882a593Smuzhiyun static int rockchip_spi_config(struct rockchip_spi_priv *priv, const void *dout)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun struct rockchip_spi *regs = priv->regs;
386*4882a593Smuzhiyun uint ctrlr0 = priv->cr0;
387*4882a593Smuzhiyun u32 tmod;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (dout)
390*4882a593Smuzhiyun tmod = TMOD_TR;
391*4882a593Smuzhiyun else
392*4882a593Smuzhiyun tmod = TMOD_RO;
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun ctrlr0 |= (tmod & TMOD_MASK) << TMOD_SHIFT;
395*4882a593Smuzhiyun writel(ctrlr0, ®s->ctrlr0);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun return 0;
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun
rockchip_spi_release_bus(struct udevice * dev)400*4882a593Smuzhiyun static int rockchip_spi_release_bus(struct udevice *dev)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun struct udevice *bus = dev->parent;
403*4882a593Smuzhiyun struct rockchip_spi_priv *priv = dev_get_priv(bus);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun rkspi_enable_chip(priv->regs, false);
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun return 0;
408*4882a593Smuzhiyun }
409*4882a593Smuzhiyun
rockchip_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)410*4882a593Smuzhiyun static int rockchip_spi_xfer(struct udevice *dev, unsigned int bitlen,
411*4882a593Smuzhiyun const void *dout, void *din, unsigned long flags)
412*4882a593Smuzhiyun {
413*4882a593Smuzhiyun struct udevice *bus = dev->parent;
414*4882a593Smuzhiyun struct rockchip_spi_priv *priv = dev_get_priv(bus);
415*4882a593Smuzhiyun struct rockchip_spi *regs = priv->regs;
416*4882a593Smuzhiyun struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
417*4882a593Smuzhiyun int len = bitlen >> 3;
418*4882a593Smuzhiyun const u8 *out = dout;
419*4882a593Smuzhiyun u8 *in = din;
420*4882a593Smuzhiyun int toread, towrite;
421*4882a593Smuzhiyun int ret;
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun rockchip_spi_config(priv, dout);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun debug("%s: dout=%p, din=%p, len=%x, flags=%lx\n", __func__, dout, din,
426*4882a593Smuzhiyun len, flags);
427*4882a593Smuzhiyun if (DEBUG_RK_SPI)
428*4882a593Smuzhiyun rkspi_dump_regs(regs);
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun /* Assert CS before transfer */
431*4882a593Smuzhiyun if (flags & SPI_XFER_BEGIN)
432*4882a593Smuzhiyun spi_cs_activate(dev, slave_plat->cs);
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun while (len > 0) {
435*4882a593Smuzhiyun int todo = min(len, 0xffff);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun rkspi_enable_chip(regs, false);
438*4882a593Smuzhiyun writel(todo - 1, ®s->ctrlr1);
439*4882a593Smuzhiyun rkspi_enable_chip(regs, true);
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun toread = todo;
442*4882a593Smuzhiyun towrite = todo;
443*4882a593Smuzhiyun while (toread || towrite) {
444*4882a593Smuzhiyun u32 status = readl(®s->sr);
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun if (towrite && !(status & SR_TF_FULL)) {
447*4882a593Smuzhiyun if (out)
448*4882a593Smuzhiyun writel(out ? *out++ : 0, regs->txdr);
449*4882a593Smuzhiyun towrite--;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun if (toread && !(status & SR_RF_EMPT)) {
452*4882a593Smuzhiyun u32 byte = readl(regs->rxdr);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun if (in)
455*4882a593Smuzhiyun *in++ = byte;
456*4882a593Smuzhiyun toread--;
457*4882a593Smuzhiyun }
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun ret = rkspi_wait_till_not_busy(regs);
460*4882a593Smuzhiyun if (ret)
461*4882a593Smuzhiyun break;
462*4882a593Smuzhiyun len -= todo;
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /* Deassert CS after transfer */
466*4882a593Smuzhiyun if (flags & SPI_XFER_END)
467*4882a593Smuzhiyun spi_cs_deactivate(dev, slave_plat->cs);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun rkspi_enable_chip(regs, false);
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun return ret;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
rockchip_spi_set_speed(struct udevice * bus,uint speed)474*4882a593Smuzhiyun static int rockchip_spi_set_speed(struct udevice *bus, uint speed)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun struct rockchip_spi_priv *priv = dev_get_priv(bus);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun /* Clamp to the maximum frequency specified in the DTS */
479*4882a593Smuzhiyun if (speed > priv->max_freq)
480*4882a593Smuzhiyun speed = priv->max_freq;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun priv->speed_hz = speed;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun return 0;
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
rockchip_spi_set_mode(struct udevice * bus,uint mode)487*4882a593Smuzhiyun static int rockchip_spi_set_mode(struct udevice *bus, uint mode)
488*4882a593Smuzhiyun {
489*4882a593Smuzhiyun struct rockchip_spi_priv *priv = dev_get_priv(bus);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun priv->mode = mode;
492*4882a593Smuzhiyun
493*4882a593Smuzhiyun return 0;
494*4882a593Smuzhiyun }
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun static const struct dm_spi_ops rockchip_spi_ops = {
497*4882a593Smuzhiyun .claim_bus = rockchip_spi_claim_bus,
498*4882a593Smuzhiyun .release_bus = rockchip_spi_release_bus,
499*4882a593Smuzhiyun .xfer = rockchip_spi_xfer,
500*4882a593Smuzhiyun .set_speed = rockchip_spi_set_speed,
501*4882a593Smuzhiyun .set_mode = rockchip_spi_set_mode,
502*4882a593Smuzhiyun /*
503*4882a593Smuzhiyun * cs_info is not needed, since we require all chip selects to be
504*4882a593Smuzhiyun * in the device tree explicitly
505*4882a593Smuzhiyun */
506*4882a593Smuzhiyun };
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun static const struct rockchip_spi_quirks rockchip_spi_quirks_cfg = {
509*4882a593Smuzhiyun .max_baud_div_in_cpha = 4,
510*4882a593Smuzhiyun };
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun static const struct udevice_id rockchip_spi_ids[] = {
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun .compatible = "rockchip,px30-spi",
515*4882a593Smuzhiyun .data = (ulong)&rockchip_spi_quirks_cfg,
516*4882a593Smuzhiyun },
517*4882a593Smuzhiyun { .compatible = "rockchip,rk3288-spi" },
518*4882a593Smuzhiyun { .compatible = "rockchip,rk3368-spi" },
519*4882a593Smuzhiyun { .compatible = "rockchip,rk3399-spi" },
520*4882a593Smuzhiyun { .compatible = "rockchip,rk3066-spi" },
521*4882a593Smuzhiyun { .compatible = "rockchip,rk3328-spi" },
522*4882a593Smuzhiyun { }
523*4882a593Smuzhiyun };
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun U_BOOT_DRIVER(rockchip_spi) = {
526*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
527*4882a593Smuzhiyun .name = "rockchip_rk3288_spi",
528*4882a593Smuzhiyun #else
529*4882a593Smuzhiyun .name = "rockchip_spi",
530*4882a593Smuzhiyun #endif
531*4882a593Smuzhiyun .id = UCLASS_SPI,
532*4882a593Smuzhiyun .of_match = rockchip_spi_ids,
533*4882a593Smuzhiyun .ops = &rockchip_spi_ops,
534*4882a593Smuzhiyun .ofdata_to_platdata = rockchip_spi_ofdata_to_platdata,
535*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct rockchip_spi_platdata),
536*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct rockchip_spi_priv),
537*4882a593Smuzhiyun .probe = rockchip_spi_probe,
538*4882a593Smuzhiyun };
539