1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Renesas RCar Gen3 RPC QSPI driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2018 Marek Vasut <marek.vasut@gmail.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <clk.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <dm/of_access.h>
14*4882a593Smuzhiyun #include <dt-structs.h>
15*4882a593Smuzhiyun #include <errno.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <spi.h>
18*4882a593Smuzhiyun #include <wait_bit.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define RPC_CMNCR 0x0000 /* R/W */
21*4882a593Smuzhiyun #define RPC_CMNCR_MD BIT(31)
22*4882a593Smuzhiyun #define RPC_CMNCR_SFDE BIT(24)
23*4882a593Smuzhiyun #define RPC_CMNCR_MOIIO3(val) (((val) & 0x3) << 22)
24*4882a593Smuzhiyun #define RPC_CMNCR_MOIIO2(val) (((val) & 0x3) << 20)
25*4882a593Smuzhiyun #define RPC_CMNCR_MOIIO1(val) (((val) & 0x3) << 18)
26*4882a593Smuzhiyun #define RPC_CMNCR_MOIIO0(val) (((val) & 0x3) << 16)
27*4882a593Smuzhiyun #define RPC_CMNCR_MOIIO_HIZ (RPC_CMNCR_MOIIO0(3) | RPC_CMNCR_MOIIO1(3) | \
28*4882a593Smuzhiyun RPC_CMNCR_MOIIO2(3) | RPC_CMNCR_MOIIO3(3))
29*4882a593Smuzhiyun #define RPC_CMNCR_IO3FV(val) (((val) & 0x3) << 14)
30*4882a593Smuzhiyun #define RPC_CMNCR_IO2FV(val) (((val) & 0x3) << 12)
31*4882a593Smuzhiyun #define RPC_CMNCR_IO0FV(val) (((val) & 0x3) << 8)
32*4882a593Smuzhiyun #define RPC_CMNCR_IOFV_HIZ (RPC_CMNCR_IO0FV(3) | RPC_CMNCR_IO2FV(3) | \
33*4882a593Smuzhiyun RPC_CMNCR_IO3FV(3))
34*4882a593Smuzhiyun #define RPC_CMNCR_CPHAT BIT(6)
35*4882a593Smuzhiyun #define RPC_CMNCR_CPHAR BIT(5)
36*4882a593Smuzhiyun #define RPC_CMNCR_SSLP BIT(4)
37*4882a593Smuzhiyun #define RPC_CMNCR_CPOL BIT(3)
38*4882a593Smuzhiyun #define RPC_CMNCR_BSZ(val) (((val) & 0x3) << 0)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define RPC_SSLDR 0x0004 /* R/W */
41*4882a593Smuzhiyun #define RPC_SSLDR_SPNDL(d) (((d) & 0x7) << 16)
42*4882a593Smuzhiyun #define RPC_SSLDR_SLNDL(d) (((d) & 0x7) << 8)
43*4882a593Smuzhiyun #define RPC_SSLDR_SCKDL(d) (((d) & 0x7) << 0)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define RPC_DRCR 0x000C /* R/W */
46*4882a593Smuzhiyun #define RPC_DRCR_SSLN BIT(24)
47*4882a593Smuzhiyun #define RPC_DRCR_RBURST(v) (((v) & 0x1F) << 16)
48*4882a593Smuzhiyun #define RPC_DRCR_RCF BIT(9)
49*4882a593Smuzhiyun #define RPC_DRCR_RBE BIT(8)
50*4882a593Smuzhiyun #define RPC_DRCR_SSLE BIT(0)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define RPC_DRCMR 0x0010 /* R/W */
53*4882a593Smuzhiyun #define RPC_DRCMR_CMD(c) (((c) & 0xFF) << 16)
54*4882a593Smuzhiyun #define RPC_DRCMR_OCMD(c) (((c) & 0xFF) << 0)
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define RPC_DREAR 0x0014 /* R/W */
57*4882a593Smuzhiyun #define RPC_DREAR_EAV(v) (((v) & 0xFF) << 16)
58*4882a593Smuzhiyun #define RPC_DREAR_EAC(v) (((v) & 0x7) << 0)
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define RPC_DROPR 0x0018 /* R/W */
61*4882a593Smuzhiyun #define RPC_DROPR_OPD3(o) (((o) & 0xFF) << 24)
62*4882a593Smuzhiyun #define RPC_DROPR_OPD2(o) (((o) & 0xFF) << 16)
63*4882a593Smuzhiyun #define RPC_DROPR_OPD1(o) (((o) & 0xFF) << 8)
64*4882a593Smuzhiyun #define RPC_DROPR_OPD0(o) (((o) & 0xFF) << 0)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define RPC_DRENR 0x001C /* R/W */
67*4882a593Smuzhiyun #define RPC_DRENR_CDB(o) (u32)((((o) & 0x3) << 30))
68*4882a593Smuzhiyun #define RPC_DRENR_OCDB(o) (((o) & 0x3) << 28)
69*4882a593Smuzhiyun #define RPC_DRENR_ADB(o) (((o) & 0x3) << 24)
70*4882a593Smuzhiyun #define RPC_DRENR_OPDB(o) (((o) & 0x3) << 20)
71*4882a593Smuzhiyun #define RPC_DRENR_SPIDB(o) (((o) & 0x3) << 16)
72*4882a593Smuzhiyun #define RPC_DRENR_DME BIT(15)
73*4882a593Smuzhiyun #define RPC_DRENR_CDE BIT(14)
74*4882a593Smuzhiyun #define RPC_DRENR_OCDE BIT(12)
75*4882a593Smuzhiyun #define RPC_DRENR_ADE(v) (((v) & 0xF) << 8)
76*4882a593Smuzhiyun #define RPC_DRENR_OPDE(v) (((v) & 0xF) << 4)
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define RPC_SMCR 0x0020 /* R/W */
79*4882a593Smuzhiyun #define RPC_SMCR_SSLKP BIT(8)
80*4882a593Smuzhiyun #define RPC_SMCR_SPIRE BIT(2)
81*4882a593Smuzhiyun #define RPC_SMCR_SPIWE BIT(1)
82*4882a593Smuzhiyun #define RPC_SMCR_SPIE BIT(0)
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define RPC_SMCMR 0x0024 /* R/W */
85*4882a593Smuzhiyun #define RPC_SMCMR_CMD(c) (((c) & 0xFF) << 16)
86*4882a593Smuzhiyun #define RPC_SMCMR_OCMD(c) (((c) & 0xFF) << 0)
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #define RPC_SMADR 0x0028 /* R/W */
89*4882a593Smuzhiyun #define RPC_SMOPR 0x002C /* R/W */
90*4882a593Smuzhiyun #define RPC_SMOPR_OPD0(o) (((o) & 0xFF) << 0)
91*4882a593Smuzhiyun #define RPC_SMOPR_OPD1(o) (((o) & 0xFF) << 8)
92*4882a593Smuzhiyun #define RPC_SMOPR_OPD2(o) (((o) & 0xFF) << 16)
93*4882a593Smuzhiyun #define RPC_SMOPR_OPD3(o) (((o) & 0xFF) << 24)
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define RPC_SMENR 0x0030 /* R/W */
96*4882a593Smuzhiyun #define RPC_SMENR_CDB(o) (((o) & 0x3) << 30)
97*4882a593Smuzhiyun #define RPC_SMENR_OCDB(o) (((o) & 0x3) << 28)
98*4882a593Smuzhiyun #define RPC_SMENR_ADB(o) (((o) & 0x3) << 24)
99*4882a593Smuzhiyun #define RPC_SMENR_OPDB(o) (((o) & 0x3) << 20)
100*4882a593Smuzhiyun #define RPC_SMENR_SPIDB(o) (((o) & 0x3) << 16)
101*4882a593Smuzhiyun #define RPC_SMENR_DME BIT(15)
102*4882a593Smuzhiyun #define RPC_SMENR_CDE BIT(14)
103*4882a593Smuzhiyun #define RPC_SMENR_OCDE BIT(12)
104*4882a593Smuzhiyun #define RPC_SMENR_ADE(v) (((v) & 0xF) << 8)
105*4882a593Smuzhiyun #define RPC_SMENR_OPDE(v) (((v) & 0xF) << 4)
106*4882a593Smuzhiyun #define RPC_SMENR_SPIDE(v) (((v) & 0xF) << 0)
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun #define RPC_SMRDR0 0x0038 /* R */
109*4882a593Smuzhiyun #define RPC_SMRDR1 0x003C /* R */
110*4882a593Smuzhiyun #define RPC_SMWDR0 0x0040 /* R/W */
111*4882a593Smuzhiyun #define RPC_SMWDR1 0x0044 /* R/W */
112*4882a593Smuzhiyun #define RPC_CMNSR 0x0048 /* R */
113*4882a593Smuzhiyun #define RPC_CMNSR_SSLF BIT(1)
114*4882a593Smuzhiyun #define RPC_CMNSR_TEND BIT(0)
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun #define RPC_DRDMCR 0x0058 /* R/W */
117*4882a593Smuzhiyun #define RPC_DRDMCR_DMCYC(v) (((v) & 0xF) << 0)
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun #define RPC_DRDRENR 0x005C /* R/W */
120*4882a593Smuzhiyun #define RPC_DRDRENR_HYPE (0x5 << 12)
121*4882a593Smuzhiyun #define RPC_DRDRENR_ADDRE BIT(8)
122*4882a593Smuzhiyun #define RPC_DRDRENR_OPDRE BIT(4)
123*4882a593Smuzhiyun #define RPC_DRDRENR_DRDRE BIT(0)
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun #define RPC_SMDMCR 0x0060 /* R/W */
126*4882a593Smuzhiyun #define RPC_SMDMCR_DMCYC(v) (((v) & 0xF) << 0)
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define RPC_SMDRENR 0x0064 /* R/W */
129*4882a593Smuzhiyun #define RPC_SMDRENR_HYPE (0x5 << 12)
130*4882a593Smuzhiyun #define RPC_SMDRENR_ADDRE BIT(8)
131*4882a593Smuzhiyun #define RPC_SMDRENR_OPDRE BIT(4)
132*4882a593Smuzhiyun #define RPC_SMDRENR_SPIDRE BIT(0)
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun #define RPC_PHYCNT 0x007C /* R/W */
135*4882a593Smuzhiyun #define RPC_PHYCNT_CAL BIT(31)
136*4882a593Smuzhiyun #define PRC_PHYCNT_OCTA_AA BIT(22)
137*4882a593Smuzhiyun #define PRC_PHYCNT_OCTA_SA BIT(23)
138*4882a593Smuzhiyun #define PRC_PHYCNT_EXDS BIT(21)
139*4882a593Smuzhiyun #define RPC_PHYCNT_OCT BIT(20)
140*4882a593Smuzhiyun #define RPC_PHYCNT_STRTIM(v) (((v) & 0x7) << 15)
141*4882a593Smuzhiyun #define RPC_PHYCNT_WBUF2 BIT(4)
142*4882a593Smuzhiyun #define RPC_PHYCNT_WBUF BIT(2)
143*4882a593Smuzhiyun #define RPC_PHYCNT_MEM(v) (((v) & 0x3) << 0)
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #define RPC_PHYINT 0x0088 /* R/W */
146*4882a593Smuzhiyun #define RPC_PHYINT_RSTEN BIT(18)
147*4882a593Smuzhiyun #define RPC_PHYINT_WPEN BIT(17)
148*4882a593Smuzhiyun #define RPC_PHYINT_INTEN BIT(16)
149*4882a593Smuzhiyun #define RPC_PHYINT_RST BIT(2)
150*4882a593Smuzhiyun #define RPC_PHYINT_WP BIT(1)
151*4882a593Smuzhiyun #define RPC_PHYINT_INT BIT(0)
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun #define RPC_WBUF 0x8000 /* R/W size=4/8/16/32/64Bytes */
154*4882a593Smuzhiyun #define RPC_WBUF_SIZE 0x100
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun struct rpc_spi_platdata {
159*4882a593Smuzhiyun fdt_addr_t regs;
160*4882a593Smuzhiyun fdt_addr_t extr;
161*4882a593Smuzhiyun s32 freq; /* Default clock freq, -1 for none */
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun struct rpc_spi_priv {
165*4882a593Smuzhiyun fdt_addr_t regs;
166*4882a593Smuzhiyun fdt_addr_t extr;
167*4882a593Smuzhiyun struct clk clk;
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun u8 cmdcopy[8];
170*4882a593Smuzhiyun u32 cmdlen;
171*4882a593Smuzhiyun bool cmdstarted;
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
rpc_spi_wait_sslf(struct udevice * dev)174*4882a593Smuzhiyun static int rpc_spi_wait_sslf(struct udevice *dev)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun struct rpc_spi_priv *priv = dev_get_priv(dev->parent);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return wait_for_bit_le32((void *)priv->regs + RPC_CMNSR, RPC_CMNSR_SSLF,
179*4882a593Smuzhiyun false, 1000, false);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
rpc_spi_wait_tend(struct udevice * dev)182*4882a593Smuzhiyun static int rpc_spi_wait_tend(struct udevice *dev)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun struct rpc_spi_priv *priv = dev_get_priv(dev->parent);
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return wait_for_bit_le32((void *)priv->regs + RPC_CMNSR, RPC_CMNSR_TEND,
187*4882a593Smuzhiyun true, 1000, false);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
rpc_spi_flush_read_cache(struct udevice * dev)190*4882a593Smuzhiyun static void rpc_spi_flush_read_cache(struct udevice *dev)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun struct udevice *bus = dev->parent;
193*4882a593Smuzhiyun struct rpc_spi_priv *priv = dev_get_priv(bus);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun /* Flush read cache */
196*4882a593Smuzhiyun writel(RPC_DRCR_SSLN | RPC_DRCR_RBURST(0x1f) |
197*4882a593Smuzhiyun RPC_DRCR_RCF | RPC_DRCR_RBE | RPC_DRCR_SSLE,
198*4882a593Smuzhiyun priv->regs + RPC_DRCR);
199*4882a593Smuzhiyun readl(priv->regs + RPC_DRCR);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
rpc_spi_claim_bus(struct udevice * dev,bool manual)203*4882a593Smuzhiyun static int rpc_spi_claim_bus(struct udevice *dev, bool manual)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun struct udevice *bus = dev->parent;
206*4882a593Smuzhiyun struct rpc_spi_priv *priv = dev_get_priv(bus);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /*
209*4882a593Smuzhiyun * NOTE: The 0x260 are undocumented bits, but they must be set.
210*4882a593Smuzhiyun * NOTE: On H3 ES1.x (not supported in mainline U-Boot), the
211*4882a593Smuzhiyun * RPC_PHYCNT_STRTIM shall be 0, while on newer parts, the
212*4882a593Smuzhiyun * RPC_PHYCNT_STRTIM shall be 6.
213*4882a593Smuzhiyun */
214*4882a593Smuzhiyun writel(RPC_PHYCNT_CAL | RPC_PHYCNT_STRTIM(6) | 0x260,
215*4882a593Smuzhiyun priv->regs + RPC_PHYCNT);
216*4882a593Smuzhiyun writel((manual ? RPC_CMNCR_MD : 0) | RPC_CMNCR_SFDE |
217*4882a593Smuzhiyun RPC_CMNCR_MOIIO_HIZ | RPC_CMNCR_IOFV_HIZ | RPC_CMNCR_BSZ(0),
218*4882a593Smuzhiyun priv->regs + RPC_CMNCR);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun writel(RPC_SSLDR_SPNDL(7) | RPC_SSLDR_SLNDL(7) |
221*4882a593Smuzhiyun RPC_SSLDR_SCKDL(7), priv->regs + RPC_SSLDR);
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun rpc_spi_flush_read_cache(dev);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun return 0;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
rpc_spi_release_bus(struct udevice * dev)228*4882a593Smuzhiyun static int rpc_spi_release_bus(struct udevice *dev)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun struct udevice *bus = dev->parent;
231*4882a593Smuzhiyun struct rpc_spi_priv *priv = dev_get_priv(bus);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* NOTE: The 0x260 are undocumented bits, but they must be set. */
234*4882a593Smuzhiyun writel(RPC_PHYCNT_STRTIM(6) | 0x260, priv->regs + RPC_PHYCNT);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun rpc_spi_flush_read_cache(dev);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
rpc_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)241*4882a593Smuzhiyun static int rpc_spi_xfer(struct udevice *dev, unsigned int bitlen,
242*4882a593Smuzhiyun const void *dout, void *din, unsigned long flags)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct udevice *bus = dev->parent;
245*4882a593Smuzhiyun struct rpc_spi_priv *priv = dev_get_priv(bus);
246*4882a593Smuzhiyun u32 wlen = dout ? (bitlen / 8) : 0;
247*4882a593Smuzhiyun u32 rlen = din ? (bitlen / 8) : 0;
248*4882a593Smuzhiyun u32 wloop = DIV_ROUND_UP(wlen, 4);
249*4882a593Smuzhiyun u32 smenr, smcr, offset;
250*4882a593Smuzhiyun int ret = 0;
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun if (!priv->cmdstarted) {
253*4882a593Smuzhiyun if (!wlen || rlen)
254*4882a593Smuzhiyun BUG();
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun memcpy(priv->cmdcopy, dout, wlen);
257*4882a593Smuzhiyun priv->cmdlen = wlen;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun /* Command transfer start */
260*4882a593Smuzhiyun priv->cmdstarted = true;
261*4882a593Smuzhiyun if (!(flags & SPI_XFER_END))
262*4882a593Smuzhiyun return 0;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun offset = (priv->cmdcopy[1] << 16) | (priv->cmdcopy[2] << 8) |
266*4882a593Smuzhiyun (priv->cmdcopy[3] << 0);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun smenr = 0;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (wlen || (!rlen && !wlen) || flags == SPI_XFER_ONCE) {
271*4882a593Smuzhiyun if (wlen && flags == SPI_XFER_END)
272*4882a593Smuzhiyun smenr = RPC_SMENR_SPIDE(0xf);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun rpc_spi_claim_bus(dev, true);
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun writel(0, priv->regs + RPC_SMCR);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (priv->cmdlen >= 1) { /* Command(1) */
279*4882a593Smuzhiyun writel(RPC_SMCMR_CMD(priv->cmdcopy[0]),
280*4882a593Smuzhiyun priv->regs + RPC_SMCMR);
281*4882a593Smuzhiyun smenr |= RPC_SMENR_CDE;
282*4882a593Smuzhiyun } else {
283*4882a593Smuzhiyun writel(0, priv->regs + RPC_SMCMR);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun if (priv->cmdlen >= 4) { /* Address(3) */
287*4882a593Smuzhiyun writel(offset, priv->regs + RPC_SMADR);
288*4882a593Smuzhiyun smenr |= RPC_SMENR_ADE(7);
289*4882a593Smuzhiyun } else {
290*4882a593Smuzhiyun writel(0, priv->regs + RPC_SMADR);
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (priv->cmdlen >= 5) { /* Dummy(n) */
294*4882a593Smuzhiyun writel(8 * (priv->cmdlen - 4) - 1,
295*4882a593Smuzhiyun priv->regs + RPC_SMDMCR);
296*4882a593Smuzhiyun smenr |= RPC_SMENR_DME;
297*4882a593Smuzhiyun } else {
298*4882a593Smuzhiyun writel(0, priv->regs + RPC_SMDMCR);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun writel(0, priv->regs + RPC_SMOPR);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun writel(0, priv->regs + RPC_SMDRENR);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun if (wlen && flags == SPI_XFER_END) {
306*4882a593Smuzhiyun u32 *datout = (u32 *)dout;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun while (wloop--) {
309*4882a593Smuzhiyun smcr = RPC_SMCR_SPIWE | RPC_SMCR_SPIE;
310*4882a593Smuzhiyun if (wloop >= 1)
311*4882a593Smuzhiyun smcr |= RPC_SMCR_SSLKP;
312*4882a593Smuzhiyun writel(smenr, priv->regs + RPC_SMENR);
313*4882a593Smuzhiyun writel(*datout, priv->regs + RPC_SMWDR0);
314*4882a593Smuzhiyun writel(smcr, priv->regs + RPC_SMCR);
315*4882a593Smuzhiyun ret = rpc_spi_wait_tend(dev);
316*4882a593Smuzhiyun if (ret)
317*4882a593Smuzhiyun goto err;
318*4882a593Smuzhiyun datout++;
319*4882a593Smuzhiyun smenr = RPC_SMENR_SPIDE(0xf);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun ret = rpc_spi_wait_sslf(dev);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun } else {
325*4882a593Smuzhiyun writel(smenr, priv->regs + RPC_SMENR);
326*4882a593Smuzhiyun writel(RPC_SMCR_SPIE, priv->regs + RPC_SMCR);
327*4882a593Smuzhiyun ret = rpc_spi_wait_tend(dev);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun } else { /* Read data only, using DRx ext access */
330*4882a593Smuzhiyun rpc_spi_claim_bus(dev, false);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun if (priv->cmdlen >= 1) { /* Command(1) */
333*4882a593Smuzhiyun writel(RPC_DRCMR_CMD(priv->cmdcopy[0]),
334*4882a593Smuzhiyun priv->regs + RPC_DRCMR);
335*4882a593Smuzhiyun smenr |= RPC_DRENR_CDE;
336*4882a593Smuzhiyun } else {
337*4882a593Smuzhiyun writel(0, priv->regs + RPC_DRCMR);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun if (priv->cmdlen >= 4) /* Address(3) */
341*4882a593Smuzhiyun smenr |= RPC_DRENR_ADE(7);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (priv->cmdlen >= 5) { /* Dummy(n) */
344*4882a593Smuzhiyun writel(8 * (priv->cmdlen - 4) - 1,
345*4882a593Smuzhiyun priv->regs + RPC_DRDMCR);
346*4882a593Smuzhiyun smenr |= RPC_DRENR_DME;
347*4882a593Smuzhiyun } else {
348*4882a593Smuzhiyun writel(0, priv->regs + RPC_DRDMCR);
349*4882a593Smuzhiyun }
350*4882a593Smuzhiyun
351*4882a593Smuzhiyun writel(0, priv->regs + RPC_DROPR);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun writel(smenr, priv->regs + RPC_DRENR);
354*4882a593Smuzhiyun
355*4882a593Smuzhiyun if (rlen)
356*4882a593Smuzhiyun memcpy_fromio(din, (void *)(priv->extr + offset), rlen);
357*4882a593Smuzhiyun else
358*4882a593Smuzhiyun readl(priv->extr); /* Dummy read */
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun err:
362*4882a593Smuzhiyun priv->cmdstarted = false;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun rpc_spi_release_bus(dev);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun return ret;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
rpc_spi_set_speed(struct udevice * bus,uint speed)369*4882a593Smuzhiyun static int rpc_spi_set_speed(struct udevice *bus, uint speed)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun /* This is a SPI NOR controller, do nothing. */
372*4882a593Smuzhiyun return 0;
373*4882a593Smuzhiyun }
374*4882a593Smuzhiyun
rpc_spi_set_mode(struct udevice * bus,uint mode)375*4882a593Smuzhiyun static int rpc_spi_set_mode(struct udevice *bus, uint mode)
376*4882a593Smuzhiyun {
377*4882a593Smuzhiyun /* This is a SPI NOR controller, do nothing. */
378*4882a593Smuzhiyun return 0;
379*4882a593Smuzhiyun }
380*4882a593Smuzhiyun
rpc_spi_bind(struct udevice * parent)381*4882a593Smuzhiyun static int rpc_spi_bind(struct udevice *parent)
382*4882a593Smuzhiyun {
383*4882a593Smuzhiyun const void *fdt = gd->fdt_blob;
384*4882a593Smuzhiyun ofnode node;
385*4882a593Smuzhiyun int ret, off;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun /*
388*4882a593Smuzhiyun * Check if there are any SPI NOR child nodes, if so, bind as
389*4882a593Smuzhiyun * this controller will be operated in SPI mode.
390*4882a593Smuzhiyun */
391*4882a593Smuzhiyun dev_for_each_subnode(node, parent) {
392*4882a593Smuzhiyun off = ofnode_to_offset(node);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun ret = fdt_node_check_compatible(fdt, off, "spi-flash");
395*4882a593Smuzhiyun if (!ret)
396*4882a593Smuzhiyun return 0;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun ret = fdt_node_check_compatible(fdt, off, "jedec,spi-nor");
399*4882a593Smuzhiyun if (!ret)
400*4882a593Smuzhiyun return 0;
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun return -ENODEV;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
rpc_spi_probe(struct udevice * dev)406*4882a593Smuzhiyun static int rpc_spi_probe(struct udevice *dev)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun struct rpc_spi_platdata *plat = dev_get_platdata(dev);
409*4882a593Smuzhiyun struct rpc_spi_priv *priv = dev_get_priv(dev);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun priv->regs = plat->regs;
412*4882a593Smuzhiyun priv->extr = plat->extr;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun clk_enable(&priv->clk);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun return 0;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun
rpc_spi_ofdata_to_platdata(struct udevice * bus)419*4882a593Smuzhiyun static int rpc_spi_ofdata_to_platdata(struct udevice *bus)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun struct rpc_spi_platdata *plat = dev_get_platdata(bus);
422*4882a593Smuzhiyun struct rpc_spi_priv *priv = dev_get_priv(bus);
423*4882a593Smuzhiyun int ret;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun plat->regs = dev_read_addr_index(bus, 0);
426*4882a593Smuzhiyun plat->extr = dev_read_addr_index(bus, 1);
427*4882a593Smuzhiyun
428*4882a593Smuzhiyun ret = clk_get_by_index(bus, 0, &priv->clk);
429*4882a593Smuzhiyun if (ret < 0) {
430*4882a593Smuzhiyun printf("%s: Could not get clock for %s: %d\n",
431*4882a593Smuzhiyun __func__, bus->name, ret);
432*4882a593Smuzhiyun return ret;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun plat->freq = dev_read_u32_default(bus, "spi-max-freq", 50000000);
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun return 0;
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun static const struct dm_spi_ops rpc_spi_ops = {
441*4882a593Smuzhiyun .xfer = rpc_spi_xfer,
442*4882a593Smuzhiyun .set_speed = rpc_spi_set_speed,
443*4882a593Smuzhiyun .set_mode = rpc_spi_set_mode,
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun static const struct udevice_id rpc_spi_ids[] = {
447*4882a593Smuzhiyun { .compatible = "renesas,rpc-r8a7795" },
448*4882a593Smuzhiyun { .compatible = "renesas,rpc-r8a7796" },
449*4882a593Smuzhiyun { .compatible = "renesas,rpc-r8a77965" },
450*4882a593Smuzhiyun { .compatible = "renesas,rpc-r8a77970" },
451*4882a593Smuzhiyun { .compatible = "renesas,rpc-r8a77995" },
452*4882a593Smuzhiyun { }
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun U_BOOT_DRIVER(rpc_spi) = {
456*4882a593Smuzhiyun .name = "rpc_spi",
457*4882a593Smuzhiyun .id = UCLASS_SPI,
458*4882a593Smuzhiyun .of_match = rpc_spi_ids,
459*4882a593Smuzhiyun .ops = &rpc_spi_ops,
460*4882a593Smuzhiyun .ofdata_to_platdata = rpc_spi_ofdata_to_platdata,
461*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct rpc_spi_platdata),
462*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct rpc_spi_priv),
463*4882a593Smuzhiyun .bind = rpc_spi_bind,
464*4882a593Smuzhiyun .probe = rpc_spi_probe,
465*4882a593Smuzhiyun };
466