1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Microchip PIC32 SPI controller driver.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (c) 2015, Microchip Technology Inc.
5*4882a593Smuzhiyun * Purna Chandra Mandal <purna.mandal@microchip.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <clk.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <linux/compat.h>
14*4882a593Smuzhiyun #include <malloc.h>
15*4882a593Smuzhiyun #include <spi.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <asm/types.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <asm/gpio.h>
20*4882a593Smuzhiyun #include <dt-bindings/clock/microchip,clock.h>
21*4882a593Smuzhiyun #include <mach/pic32.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* PIC32 SPI controller registers */
26*4882a593Smuzhiyun struct pic32_reg_spi {
27*4882a593Smuzhiyun struct pic32_reg_atomic ctrl;
28*4882a593Smuzhiyun struct pic32_reg_atomic status;
29*4882a593Smuzhiyun struct pic32_reg_atomic buf;
30*4882a593Smuzhiyun struct pic32_reg_atomic baud;
31*4882a593Smuzhiyun struct pic32_reg_atomic ctrl2;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* Bit fields in SPI Control Register */
35*4882a593Smuzhiyun #define PIC32_SPI_CTRL_MSTEN BIT(5) /* Enable SPI Master */
36*4882a593Smuzhiyun #define PIC32_SPI_CTRL_CKP BIT(6) /* active low */
37*4882a593Smuzhiyun #define PIC32_SPI_CTRL_CKE BIT(8) /* Tx on falling edge */
38*4882a593Smuzhiyun #define PIC32_SPI_CTRL_SMP BIT(9) /* Rx at middle or end of tx */
39*4882a593Smuzhiyun #define PIC32_SPI_CTRL_BPW_MASK 0x03 /* Bits per word */
40*4882a593Smuzhiyun #define PIC32_SPI_CTRL_BPW_8 0x0
41*4882a593Smuzhiyun #define PIC32_SPI_CTRL_BPW_16 0x1
42*4882a593Smuzhiyun #define PIC32_SPI_CTRL_BPW_32 0x2
43*4882a593Smuzhiyun #define PIC32_SPI_CTRL_BPW_SHIFT 10
44*4882a593Smuzhiyun #define PIC32_SPI_CTRL_ON BIT(15) /* Macro enable */
45*4882a593Smuzhiyun #define PIC32_SPI_CTRL_ENHBUF BIT(16) /* Enable enhanced buffering */
46*4882a593Smuzhiyun #define PIC32_SPI_CTRL_MCLKSEL BIT(23) /* Select SPI Clock src */
47*4882a593Smuzhiyun #define PIC32_SPI_CTRL_MSSEN BIT(28) /* SPI macro will drive SS */
48*4882a593Smuzhiyun #define PIC32_SPI_CTRL_FRMEN BIT(31) /* Enable framing mode */
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* Bit fields in SPI Status Register */
51*4882a593Smuzhiyun #define PIC32_SPI_STAT_RX_OV BIT(6) /* err, s/w needs to clear */
52*4882a593Smuzhiyun #define PIC32_SPI_STAT_TF_LVL_MASK 0x1f
53*4882a593Smuzhiyun #define PIC32_SPI_STAT_TF_LVL_SHIFT 16
54*4882a593Smuzhiyun #define PIC32_SPI_STAT_RF_LVL_MASK 0x1f
55*4882a593Smuzhiyun #define PIC32_SPI_STAT_RF_LVL_SHIFT 24
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Bit fields in SPI Baud Register */
58*4882a593Smuzhiyun #define PIC32_SPI_BAUD_MASK 0x1ff
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct pic32_spi_priv {
61*4882a593Smuzhiyun struct pic32_reg_spi *regs;
62*4882a593Smuzhiyun u32 fifo_depth; /* FIFO depth in bytes */
63*4882a593Smuzhiyun u32 fifo_n_word; /* FIFO depth in words */
64*4882a593Smuzhiyun struct gpio_desc cs_gpio;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* Current SPI slave specific */
67*4882a593Smuzhiyun ulong clk_rate;
68*4882a593Smuzhiyun u32 speed_hz; /* spi-clk rate */
69*4882a593Smuzhiyun int mode;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* Current message/transfer state */
72*4882a593Smuzhiyun const void *tx;
73*4882a593Smuzhiyun const void *tx_end;
74*4882a593Smuzhiyun const void *rx;
75*4882a593Smuzhiyun const void *rx_end;
76*4882a593Smuzhiyun u32 len;
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* SPI FiFo accessor */
79*4882a593Smuzhiyun void (*rx_fifo)(struct pic32_spi_priv *);
80*4882a593Smuzhiyun void (*tx_fifo)(struct pic32_spi_priv *);
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun
pic32_spi_enable(struct pic32_spi_priv * priv)83*4882a593Smuzhiyun static inline void pic32_spi_enable(struct pic32_spi_priv *priv)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun writel(PIC32_SPI_CTRL_ON, &priv->regs->ctrl.set);
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
pic32_spi_disable(struct pic32_spi_priv * priv)88*4882a593Smuzhiyun static inline void pic32_spi_disable(struct pic32_spi_priv *priv)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun writel(PIC32_SPI_CTRL_ON, &priv->regs->ctrl.clr);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
pic32_spi_rx_fifo_level(struct pic32_spi_priv * priv)93*4882a593Smuzhiyun static inline u32 pic32_spi_rx_fifo_level(struct pic32_spi_priv *priv)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun u32 sr = readl(&priv->regs->status.raw);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun return (sr >> PIC32_SPI_STAT_RF_LVL_SHIFT) & PIC32_SPI_STAT_RF_LVL_MASK;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
pic32_spi_tx_fifo_level(struct pic32_spi_priv * priv)100*4882a593Smuzhiyun static inline u32 pic32_spi_tx_fifo_level(struct pic32_spi_priv *priv)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun u32 sr = readl(&priv->regs->status.raw);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun return (sr >> PIC32_SPI_STAT_TF_LVL_SHIFT) & PIC32_SPI_STAT_TF_LVL_MASK;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Return the max entries we can fill into tx fifo */
pic32_tx_max(struct pic32_spi_priv * priv,int n_bytes)108*4882a593Smuzhiyun static u32 pic32_tx_max(struct pic32_spi_priv *priv, int n_bytes)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun u32 tx_left, tx_room, rxtx_gap;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun tx_left = (priv->tx_end - priv->tx) / n_bytes;
113*4882a593Smuzhiyun tx_room = priv->fifo_n_word - pic32_spi_tx_fifo_level(priv);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun rxtx_gap = (priv->rx_end - priv->rx) - (priv->tx_end - priv->tx);
116*4882a593Smuzhiyun rxtx_gap /= n_bytes;
117*4882a593Smuzhiyun return min3(tx_left, tx_room, (u32)(priv->fifo_n_word - rxtx_gap));
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Return the max entries we should read out of rx fifo */
pic32_rx_max(struct pic32_spi_priv * priv,int n_bytes)121*4882a593Smuzhiyun static u32 pic32_rx_max(struct pic32_spi_priv *priv, int n_bytes)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun u32 rx_left = (priv->rx_end - priv->rx) / n_bytes;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun return min_t(u32, rx_left, pic32_spi_rx_fifo_level(priv));
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define BUILD_SPI_FIFO_RW(__name, __type, __bwl) \
129*4882a593Smuzhiyun static void pic32_spi_rx_##__name(struct pic32_spi_priv *priv) \
130*4882a593Smuzhiyun { \
131*4882a593Smuzhiyun __type val; \
132*4882a593Smuzhiyun u32 mx = pic32_rx_max(priv, sizeof(__type)); \
133*4882a593Smuzhiyun \
134*4882a593Smuzhiyun for (; mx; mx--) { \
135*4882a593Smuzhiyun val = read##__bwl(&priv->regs->buf.raw); \
136*4882a593Smuzhiyun if (priv->rx_end - priv->len) \
137*4882a593Smuzhiyun *(__type *)(priv->rx) = val; \
138*4882a593Smuzhiyun priv->rx += sizeof(__type); \
139*4882a593Smuzhiyun } \
140*4882a593Smuzhiyun } \
141*4882a593Smuzhiyun \
142*4882a593Smuzhiyun static void pic32_spi_tx_##__name(struct pic32_spi_priv *priv) \
143*4882a593Smuzhiyun { \
144*4882a593Smuzhiyun __type val; \
145*4882a593Smuzhiyun u32 mx = pic32_tx_max(priv, sizeof(__type)); \
146*4882a593Smuzhiyun \
147*4882a593Smuzhiyun for (; mx ; mx--) { \
148*4882a593Smuzhiyun val = (__type) ~0U; \
149*4882a593Smuzhiyun if (priv->tx_end - priv->len) \
150*4882a593Smuzhiyun val = *(__type *)(priv->tx); \
151*4882a593Smuzhiyun write##__bwl(val, &priv->regs->buf.raw); \
152*4882a593Smuzhiyun priv->tx += sizeof(__type); \
153*4882a593Smuzhiyun } \
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun BUILD_SPI_FIFO_RW(byte, u8, b);
156*4882a593Smuzhiyun BUILD_SPI_FIFO_RW(word, u16, w);
157*4882a593Smuzhiyun BUILD_SPI_FIFO_RW(dword, u32, l);
158*4882a593Smuzhiyun
pic32_spi_set_word_size(struct pic32_spi_priv * priv,unsigned int wordlen)159*4882a593Smuzhiyun static int pic32_spi_set_word_size(struct pic32_spi_priv *priv,
160*4882a593Smuzhiyun unsigned int wordlen)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun u32 bits_per_word;
163*4882a593Smuzhiyun u32 val;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun switch (wordlen) {
166*4882a593Smuzhiyun case 8:
167*4882a593Smuzhiyun priv->rx_fifo = pic32_spi_rx_byte;
168*4882a593Smuzhiyun priv->tx_fifo = pic32_spi_tx_byte;
169*4882a593Smuzhiyun bits_per_word = PIC32_SPI_CTRL_BPW_8;
170*4882a593Smuzhiyun break;
171*4882a593Smuzhiyun case 16:
172*4882a593Smuzhiyun priv->rx_fifo = pic32_spi_rx_word;
173*4882a593Smuzhiyun priv->tx_fifo = pic32_spi_tx_word;
174*4882a593Smuzhiyun bits_per_word = PIC32_SPI_CTRL_BPW_16;
175*4882a593Smuzhiyun break;
176*4882a593Smuzhiyun case 32:
177*4882a593Smuzhiyun priv->rx_fifo = pic32_spi_rx_dword;
178*4882a593Smuzhiyun priv->tx_fifo = pic32_spi_tx_dword;
179*4882a593Smuzhiyun bits_per_word = PIC32_SPI_CTRL_BPW_32;
180*4882a593Smuzhiyun break;
181*4882a593Smuzhiyun default:
182*4882a593Smuzhiyun printf("pic32-spi: unsupported wordlen\n");
183*4882a593Smuzhiyun return -EINVAL;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun /* set bits-per-word */
187*4882a593Smuzhiyun val = readl(&priv->regs->ctrl.raw);
188*4882a593Smuzhiyun val &= ~(PIC32_SPI_CTRL_BPW_MASK << PIC32_SPI_CTRL_BPW_SHIFT);
189*4882a593Smuzhiyun val |= bits_per_word << PIC32_SPI_CTRL_BPW_SHIFT;
190*4882a593Smuzhiyun writel(val, &priv->regs->ctrl.raw);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* calculate maximum number of words fifo can hold */
193*4882a593Smuzhiyun priv->fifo_n_word = DIV_ROUND_UP(priv->fifo_depth, wordlen / 8);
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
pic32_spi_claim_bus(struct udevice * slave)198*4882a593Smuzhiyun static int pic32_spi_claim_bus(struct udevice *slave)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct pic32_spi_priv *priv = dev_get_priv(slave->parent);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* enable chip */
203*4882a593Smuzhiyun pic32_spi_enable(priv);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
pic32_spi_release_bus(struct udevice * slave)208*4882a593Smuzhiyun static int pic32_spi_release_bus(struct udevice *slave)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun struct pic32_spi_priv *priv = dev_get_priv(slave->parent);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* disable chip */
213*4882a593Smuzhiyun pic32_spi_disable(priv);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun return 0;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun
spi_cs_activate(struct pic32_spi_priv * priv)218*4882a593Smuzhiyun static void spi_cs_activate(struct pic32_spi_priv *priv)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun if (!dm_gpio_is_valid(&priv->cs_gpio))
221*4882a593Smuzhiyun return;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun dm_gpio_set_value(&priv->cs_gpio, 1);
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
spi_cs_deactivate(struct pic32_spi_priv * priv)226*4882a593Smuzhiyun static void spi_cs_deactivate(struct pic32_spi_priv *priv)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun if (!dm_gpio_is_valid(&priv->cs_gpio))
229*4882a593Smuzhiyun return;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun dm_gpio_set_value(&priv->cs_gpio, 0);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
pic32_spi_xfer(struct udevice * slave,unsigned int bitlen,const void * tx_buf,void * rx_buf,unsigned long flags)234*4882a593Smuzhiyun static int pic32_spi_xfer(struct udevice *slave, unsigned int bitlen,
235*4882a593Smuzhiyun const void *tx_buf, void *rx_buf,
236*4882a593Smuzhiyun unsigned long flags)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun struct dm_spi_slave_platdata *slave_plat;
239*4882a593Smuzhiyun struct udevice *bus = slave->parent;
240*4882a593Smuzhiyun struct pic32_spi_priv *priv;
241*4882a593Smuzhiyun int len = bitlen / 8;
242*4882a593Smuzhiyun int ret = 0;
243*4882a593Smuzhiyun ulong tbase;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun priv = dev_get_priv(bus);
246*4882a593Smuzhiyun slave_plat = dev_get_parent_platdata(slave);
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun debug("spi_xfer: bus:%i cs:%i flags:%lx\n",
249*4882a593Smuzhiyun bus->seq, slave_plat->cs, flags);
250*4882a593Smuzhiyun debug("msg tx %p, rx %p submitted of %d byte(s)\n",
251*4882a593Smuzhiyun tx_buf, rx_buf, len);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* assert cs */
254*4882a593Smuzhiyun if (flags & SPI_XFER_BEGIN)
255*4882a593Smuzhiyun spi_cs_activate(priv);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* set current transfer information */
258*4882a593Smuzhiyun priv->tx = tx_buf;
259*4882a593Smuzhiyun priv->rx = rx_buf;
260*4882a593Smuzhiyun priv->tx_end = priv->tx + len;
261*4882a593Smuzhiyun priv->rx_end = priv->rx + len;
262*4882a593Smuzhiyun priv->len = len;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* transact by polling */
265*4882a593Smuzhiyun tbase = get_timer(0);
266*4882a593Smuzhiyun for (;;) {
267*4882a593Smuzhiyun priv->tx_fifo(priv);
268*4882a593Smuzhiyun priv->rx_fifo(priv);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* received sufficient data */
271*4882a593Smuzhiyun if (priv->rx >= priv->rx_end) {
272*4882a593Smuzhiyun ret = 0;
273*4882a593Smuzhiyun break;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun if (get_timer(tbase) > 5 * CONFIG_SYS_HZ) {
277*4882a593Smuzhiyun printf("pic32_spi: error, xfer timedout.\n");
278*4882a593Smuzhiyun flags |= SPI_XFER_END;
279*4882a593Smuzhiyun ret = -ETIMEDOUT;
280*4882a593Smuzhiyun break;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun /* deassert cs */
285*4882a593Smuzhiyun if (flags & SPI_XFER_END)
286*4882a593Smuzhiyun spi_cs_deactivate(priv);
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun return ret;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
pic32_spi_set_speed(struct udevice * bus,uint speed)291*4882a593Smuzhiyun static int pic32_spi_set_speed(struct udevice *bus, uint speed)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun struct pic32_spi_priv *priv = dev_get_priv(bus);
294*4882a593Smuzhiyun u32 div;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun debug("%s: %s, speed %u\n", __func__, bus->name, speed);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* div = [clk_in / (2 * spi_clk)] - 1 */
299*4882a593Smuzhiyun div = (priv->clk_rate / 2 / speed) - 1;
300*4882a593Smuzhiyun div &= PIC32_SPI_BAUD_MASK;
301*4882a593Smuzhiyun writel(div, &priv->regs->baud.raw);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun priv->speed_hz = speed;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
pic32_spi_set_mode(struct udevice * bus,uint mode)308*4882a593Smuzhiyun static int pic32_spi_set_mode(struct udevice *bus, uint mode)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun struct pic32_spi_priv *priv = dev_get_priv(bus);
311*4882a593Smuzhiyun u32 val;
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun debug("%s: %s, mode %d\n", __func__, bus->name, mode);
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* set spi-clk mode */
316*4882a593Smuzhiyun val = readl(&priv->regs->ctrl.raw);
317*4882a593Smuzhiyun /* HIGH when idle */
318*4882a593Smuzhiyun if (mode & SPI_CPOL)
319*4882a593Smuzhiyun val |= PIC32_SPI_CTRL_CKP;
320*4882a593Smuzhiyun else
321*4882a593Smuzhiyun val &= ~PIC32_SPI_CTRL_CKP;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun /* TX at idle-to-active clk transition */
324*4882a593Smuzhiyun if (mode & SPI_CPHA)
325*4882a593Smuzhiyun val &= ~PIC32_SPI_CTRL_CKE;
326*4882a593Smuzhiyun else
327*4882a593Smuzhiyun val |= PIC32_SPI_CTRL_CKE;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* RX at end of tx */
330*4882a593Smuzhiyun val |= PIC32_SPI_CTRL_SMP;
331*4882a593Smuzhiyun writel(val, &priv->regs->ctrl.raw);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun priv->mode = mode;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun return 0;
336*4882a593Smuzhiyun }
337*4882a593Smuzhiyun
pic32_spi_set_wordlen(struct udevice * slave,unsigned int wordlen)338*4882a593Smuzhiyun static int pic32_spi_set_wordlen(struct udevice *slave, unsigned int wordlen)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun struct pic32_spi_priv *priv = dev_get_priv(slave->parent);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun return pic32_spi_set_word_size(priv, wordlen);
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
pic32_spi_hw_init(struct pic32_spi_priv * priv)345*4882a593Smuzhiyun static void pic32_spi_hw_init(struct pic32_spi_priv *priv)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun u32 val;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /* disable module */
350*4882a593Smuzhiyun pic32_spi_disable(priv);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun val = readl(&priv->regs->ctrl);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* enable enhanced fifo of 128bit deep */
355*4882a593Smuzhiyun val |= PIC32_SPI_CTRL_ENHBUF;
356*4882a593Smuzhiyun priv->fifo_depth = 16;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* disable framing mode */
359*4882a593Smuzhiyun val &= ~PIC32_SPI_CTRL_FRMEN;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun /* enable master mode */
362*4882a593Smuzhiyun val |= PIC32_SPI_CTRL_MSTEN;
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /* select clk source */
365*4882a593Smuzhiyun val &= ~PIC32_SPI_CTRL_MCLKSEL;
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /* set manual /CS mode */
368*4882a593Smuzhiyun val &= ~PIC32_SPI_CTRL_MSSEN;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun writel(val, &priv->regs->ctrl);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* clear rx overflow indicator */
373*4882a593Smuzhiyun writel(PIC32_SPI_STAT_RX_OV, &priv->regs->status.clr);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
pic32_spi_probe(struct udevice * bus)376*4882a593Smuzhiyun static int pic32_spi_probe(struct udevice *bus)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun struct pic32_spi_priv *priv = dev_get_priv(bus);
379*4882a593Smuzhiyun struct dm_spi_bus *dm_spi = dev_get_uclass_priv(bus);
380*4882a593Smuzhiyun int node = dev_of_offset(bus);
381*4882a593Smuzhiyun struct udevice *clkdev;
382*4882a593Smuzhiyun fdt_addr_t addr;
383*4882a593Smuzhiyun fdt_size_t size;
384*4882a593Smuzhiyun int ret;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun debug("%s: %d, bus: %i\n", __func__, __LINE__, bus->seq);
387*4882a593Smuzhiyun addr = fdtdec_get_addr_size(gd->fdt_blob, node, "reg", &size);
388*4882a593Smuzhiyun if (addr == FDT_ADDR_T_NONE)
389*4882a593Smuzhiyun return -EINVAL;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun priv->regs = ioremap(addr, size);
392*4882a593Smuzhiyun if (!priv->regs)
393*4882a593Smuzhiyun return -EINVAL;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun dm_spi->max_hz = fdtdec_get_int(gd->fdt_blob, node, "spi-max-frequency",
396*4882a593Smuzhiyun 250000000);
397*4882a593Smuzhiyun /* get clock rate */
398*4882a593Smuzhiyun ret = clk_get_by_index(bus, 0, &clkdev);
399*4882a593Smuzhiyun if (ret < 0) {
400*4882a593Smuzhiyun printf("pic32-spi: error, clk not found\n");
401*4882a593Smuzhiyun return ret;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun priv->clk_rate = clk_get_periph_rate(clkdev, ret);
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun /* initialize HW */
406*4882a593Smuzhiyun pic32_spi_hw_init(priv);
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* set word len */
409*4882a593Smuzhiyun pic32_spi_set_word_size(priv, SPI_DEFAULT_WORDLEN);
410*4882a593Smuzhiyun
411*4882a593Smuzhiyun /* PIC32 SPI controller can automatically drive /CS during transfer
412*4882a593Smuzhiyun * depending on fifo fill-level. /CS will stay asserted as long as
413*4882a593Smuzhiyun * TX fifo is non-empty, else will be deasserted confirming completion
414*4882a593Smuzhiyun * of the ongoing transfer. To avoid this sort of error we will drive
415*4882a593Smuzhiyun * /CS manually by toggling cs-gpio pins.
416*4882a593Smuzhiyun */
417*4882a593Smuzhiyun ret = gpio_request_by_name_nodev(offset_to_ofnode(node), "cs-gpios", 0,
418*4882a593Smuzhiyun &priv->cs_gpio, GPIOD_IS_OUT);
419*4882a593Smuzhiyun if (ret) {
420*4882a593Smuzhiyun printf("pic32-spi: error, cs-gpios not found\n");
421*4882a593Smuzhiyun return ret;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun return 0;
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun static const struct dm_spi_ops pic32_spi_ops = {
428*4882a593Smuzhiyun .claim_bus = pic32_spi_claim_bus,
429*4882a593Smuzhiyun .release_bus = pic32_spi_release_bus,
430*4882a593Smuzhiyun .xfer = pic32_spi_xfer,
431*4882a593Smuzhiyun .set_speed = pic32_spi_set_speed,
432*4882a593Smuzhiyun .set_mode = pic32_spi_set_mode,
433*4882a593Smuzhiyun .set_wordlen = pic32_spi_set_wordlen,
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun static const struct udevice_id pic32_spi_ids[] = {
437*4882a593Smuzhiyun { .compatible = "microchip,pic32mzda-spi" },
438*4882a593Smuzhiyun { }
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun
441*4882a593Smuzhiyun U_BOOT_DRIVER(pic32_spi) = {
442*4882a593Smuzhiyun .name = "pic32_spi",
443*4882a593Smuzhiyun .id = UCLASS_SPI,
444*4882a593Smuzhiyun .of_match = pic32_spi_ids,
445*4882a593Smuzhiyun .ops = &pic32_spi_ops,
446*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct pic32_spi_priv),
447*4882a593Smuzhiyun .probe = pic32_spi_probe,
448*4882a593Smuzhiyun };
449