xref: /OK3568_Linux_fs/u-boot/drivers/spi/omap3_spi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016 Jagan Teki <jteki@openedev.com>
3*4882a593Smuzhiyun  *		      Christophe Ricard <christophe.ricard@gmail.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2010 Dirk Behme <dirk.behme@googlemail.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Driver for McSPI controller on OMAP3. Based on davinci_spi.c
8*4882a593Smuzhiyun  * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Copyright (C) 2007 Atmel Corporation
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * Parts taken from linux/drivers/spi/omap2_mcspi.c
13*4882a593Smuzhiyun  * Copyright (C) 2005, 2006 Nokia Corporation
14*4882a593Smuzhiyun  *
15*4882a593Smuzhiyun  * Modified by Ruslan Araslanov <ruslan.araslanov@vitecmm.com>
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <common.h>
21*4882a593Smuzhiyun #include <dm.h>
22*4882a593Smuzhiyun #include <spi.h>
23*4882a593Smuzhiyun #include <malloc.h>
24*4882a593Smuzhiyun #include <asm/io.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #if defined(CONFIG_AM33XX) || defined(CONFIG_AM43XX)
29*4882a593Smuzhiyun #define OMAP3_MCSPI1_BASE	0x48030100
30*4882a593Smuzhiyun #define OMAP3_MCSPI2_BASE	0x481A0100
31*4882a593Smuzhiyun #else
32*4882a593Smuzhiyun #define OMAP3_MCSPI1_BASE	0x48098000
33*4882a593Smuzhiyun #define OMAP3_MCSPI2_BASE	0x4809A000
34*4882a593Smuzhiyun #define OMAP3_MCSPI3_BASE	0x480B8000
35*4882a593Smuzhiyun #define OMAP3_MCSPI4_BASE	0x480BA000
36*4882a593Smuzhiyun #endif
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define OMAP4_MCSPI_REG_OFFSET	0x100
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun struct omap2_mcspi_platform_config {
41*4882a593Smuzhiyun 	unsigned int regs_offset;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* per-register bitmasks */
45*4882a593Smuzhiyun #define OMAP3_MCSPI_SYSCONFIG_SMARTIDLE (2 << 3)
46*4882a593Smuzhiyun #define OMAP3_MCSPI_SYSCONFIG_ENAWAKEUP BIT(2)
47*4882a593Smuzhiyun #define OMAP3_MCSPI_SYSCONFIG_AUTOIDLE	BIT(0)
48*4882a593Smuzhiyun #define OMAP3_MCSPI_SYSCONFIG_SOFTRESET BIT(1)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define OMAP3_MCSPI_SYSSTATUS_RESETDONE BIT(0)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define OMAP3_MCSPI_MODULCTRL_SINGLE	BIT(0)
53*4882a593Smuzhiyun #define OMAP3_MCSPI_MODULCTRL_MS	BIT(2)
54*4882a593Smuzhiyun #define OMAP3_MCSPI_MODULCTRL_STEST	BIT(3)
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCONF_PHA		BIT(0)
57*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCONF_POL		BIT(1)
58*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCONF_CLKD_MASK	GENMASK(5, 2)
59*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCONF_EPOL		BIT(6)
60*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCONF_WL_MASK	GENMASK(11, 7)
61*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCONF_TRM_RX_ONLY	BIT(12)
62*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCONF_TRM_TX_ONLY	BIT(13)
63*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCONF_TRM_MASK	GENMASK(13, 12)
64*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCONF_DMAW		BIT(14)
65*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCONF_DMAR		BIT(15)
66*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCONF_DPE0		BIT(16)
67*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCONF_DPE1		BIT(17)
68*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCONF_IS		BIT(18)
69*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCONF_TURBO	BIT(19)
70*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCONF_FORCE	BIT(20)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define OMAP3_MCSPI_CHSTAT_RXS		BIT(0)
73*4882a593Smuzhiyun #define OMAP3_MCSPI_CHSTAT_TXS		BIT(1)
74*4882a593Smuzhiyun #define OMAP3_MCSPI_CHSTAT_EOT		BIT(2)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCTRL_EN		BIT(0)
77*4882a593Smuzhiyun #define OMAP3_MCSPI_CHCTRL_DIS		(0 << 0)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define OMAP3_MCSPI_WAKEUPENABLE_WKEN	BIT(0)
80*4882a593Smuzhiyun #define MCSPI_PINDIR_D0_IN_D1_OUT	0
81*4882a593Smuzhiyun #define MCSPI_PINDIR_D0_OUT_D1_IN	1
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun #define OMAP3_MCSPI_MAX_FREQ		48000000
84*4882a593Smuzhiyun #define SPI_WAIT_TIMEOUT		10
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* OMAP3 McSPI registers */
87*4882a593Smuzhiyun struct mcspi_channel {
88*4882a593Smuzhiyun 	unsigned int chconf;		/* 0x2C, 0x40, 0x54, 0x68 */
89*4882a593Smuzhiyun 	unsigned int chstat;		/* 0x30, 0x44, 0x58, 0x6C */
90*4882a593Smuzhiyun 	unsigned int chctrl;		/* 0x34, 0x48, 0x5C, 0x70 */
91*4882a593Smuzhiyun 	unsigned int tx;		/* 0x38, 0x4C, 0x60, 0x74 */
92*4882a593Smuzhiyun 	unsigned int rx;		/* 0x3C, 0x50, 0x64, 0x78 */
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun struct mcspi {
96*4882a593Smuzhiyun 	unsigned char res1[0x10];
97*4882a593Smuzhiyun 	unsigned int sysconfig;		/* 0x10 */
98*4882a593Smuzhiyun 	unsigned int sysstatus;		/* 0x14 */
99*4882a593Smuzhiyun 	unsigned int irqstatus;		/* 0x18 */
100*4882a593Smuzhiyun 	unsigned int irqenable;		/* 0x1C */
101*4882a593Smuzhiyun 	unsigned int wakeupenable;	/* 0x20 */
102*4882a593Smuzhiyun 	unsigned int syst;		/* 0x24 */
103*4882a593Smuzhiyun 	unsigned int modulctrl;		/* 0x28 */
104*4882a593Smuzhiyun 	struct mcspi_channel channel[4];
105*4882a593Smuzhiyun 	/* channel0: 0x2C - 0x3C, bus 0 & 1 & 2 & 3 */
106*4882a593Smuzhiyun 	/* channel1: 0x40 - 0x50, bus 0 & 1 */
107*4882a593Smuzhiyun 	/* channel2: 0x54 - 0x64, bus 0 & 1 */
108*4882a593Smuzhiyun 	/* channel3: 0x68 - 0x78, bus 0 */
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun struct omap3_spi_priv {
112*4882a593Smuzhiyun #ifndef CONFIG_DM_SPI
113*4882a593Smuzhiyun 	struct spi_slave slave;
114*4882a593Smuzhiyun #endif
115*4882a593Smuzhiyun 	struct mcspi *regs;
116*4882a593Smuzhiyun 	unsigned int cs;
117*4882a593Smuzhiyun 	unsigned int freq;
118*4882a593Smuzhiyun 	unsigned int mode;
119*4882a593Smuzhiyun 	unsigned int wordlen;
120*4882a593Smuzhiyun 	unsigned int pin_dir:1;
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
omap3_spi_write_chconf(struct omap3_spi_priv * priv,int val)123*4882a593Smuzhiyun static void omap3_spi_write_chconf(struct omap3_spi_priv *priv, int val)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	writel(val, &priv->regs->channel[priv->cs].chconf);
126*4882a593Smuzhiyun 	/* Flash post writes to make immediate effect */
127*4882a593Smuzhiyun 	readl(&priv->regs->channel[priv->cs].chconf);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
omap3_spi_set_enable(struct omap3_spi_priv * priv,int enable)130*4882a593Smuzhiyun static void omap3_spi_set_enable(struct omap3_spi_priv *priv, int enable)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	writel(enable, &priv->regs->channel[priv->cs].chctrl);
133*4882a593Smuzhiyun 	/* Flash post writes to make immediate effect */
134*4882a593Smuzhiyun 	readl(&priv->regs->channel[priv->cs].chctrl);
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
omap3_spi_write(struct omap3_spi_priv * priv,unsigned int len,const void * txp,unsigned long flags)137*4882a593Smuzhiyun static int omap3_spi_write(struct omap3_spi_priv *priv, unsigned int len,
138*4882a593Smuzhiyun 			   const void *txp, unsigned long flags)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	ulong start;
141*4882a593Smuzhiyun 	int i, chconf;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	chconf = readl(&priv->regs->channel[priv->cs].chconf);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* Enable the channel */
146*4882a593Smuzhiyun 	omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_EN);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	chconf &= ~(OMAP3_MCSPI_CHCONF_TRM_MASK | OMAP3_MCSPI_CHCONF_WL_MASK);
149*4882a593Smuzhiyun 	chconf |= (priv->wordlen - 1) << 7;
150*4882a593Smuzhiyun 	chconf |= OMAP3_MCSPI_CHCONF_TRM_TX_ONLY;
151*4882a593Smuzhiyun 	chconf |= OMAP3_MCSPI_CHCONF_FORCE;
152*4882a593Smuzhiyun 	omap3_spi_write_chconf(priv, chconf);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	for (i = 0; i < len; i++) {
155*4882a593Smuzhiyun 		/* wait till TX register is empty (TXS == 1) */
156*4882a593Smuzhiyun 		start = get_timer(0);
157*4882a593Smuzhiyun 		while (!(readl(&priv->regs->channel[priv->cs].chstat) &
158*4882a593Smuzhiyun 			 OMAP3_MCSPI_CHSTAT_TXS)) {
159*4882a593Smuzhiyun 			if (get_timer(start) > SPI_WAIT_TIMEOUT) {
160*4882a593Smuzhiyun 				printf("SPI TXS timed out, status=0x%08x\n",
161*4882a593Smuzhiyun 					readl(&priv->regs->channel[priv->cs].chstat));
162*4882a593Smuzhiyun 				return -1;
163*4882a593Smuzhiyun 			}
164*4882a593Smuzhiyun 		}
165*4882a593Smuzhiyun 		/* Write the data */
166*4882a593Smuzhiyun 		unsigned int *tx = &priv->regs->channel[priv->cs].tx;
167*4882a593Smuzhiyun 		if (priv->wordlen > 16)
168*4882a593Smuzhiyun 			writel(((u32 *)txp)[i], tx);
169*4882a593Smuzhiyun 		else if (priv->wordlen > 8)
170*4882a593Smuzhiyun 			writel(((u16 *)txp)[i], tx);
171*4882a593Smuzhiyun 		else
172*4882a593Smuzhiyun 			writel(((u8 *)txp)[i], tx);
173*4882a593Smuzhiyun 	}
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* wait to finish of transfer */
176*4882a593Smuzhiyun 	while ((readl(&priv->regs->channel[priv->cs].chstat) &
177*4882a593Smuzhiyun 			(OMAP3_MCSPI_CHSTAT_EOT | OMAP3_MCSPI_CHSTAT_TXS)) !=
178*4882a593Smuzhiyun 			(OMAP3_MCSPI_CHSTAT_EOT | OMAP3_MCSPI_CHSTAT_TXS))
179*4882a593Smuzhiyun 		;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* Disable the channel otherwise the next immediate RX will get affected */
182*4882a593Smuzhiyun 	omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_DIS);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	if (flags & SPI_XFER_END) {
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 		chconf &= ~OMAP3_MCSPI_CHCONF_FORCE;
187*4882a593Smuzhiyun 		omap3_spi_write_chconf(priv, chconf);
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun 	return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
omap3_spi_read(struct omap3_spi_priv * priv,unsigned int len,void * rxp,unsigned long flags)192*4882a593Smuzhiyun static int omap3_spi_read(struct omap3_spi_priv *priv, unsigned int len,
193*4882a593Smuzhiyun 			  void *rxp, unsigned long flags)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	int i, chconf;
196*4882a593Smuzhiyun 	ulong start;
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	chconf = readl(&priv->regs->channel[priv->cs].chconf);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/* Enable the channel */
201*4882a593Smuzhiyun 	omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_EN);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	chconf &= ~(OMAP3_MCSPI_CHCONF_TRM_MASK | OMAP3_MCSPI_CHCONF_WL_MASK);
204*4882a593Smuzhiyun 	chconf |= (priv->wordlen - 1) << 7;
205*4882a593Smuzhiyun 	chconf |= OMAP3_MCSPI_CHCONF_TRM_RX_ONLY;
206*4882a593Smuzhiyun 	chconf |= OMAP3_MCSPI_CHCONF_FORCE;
207*4882a593Smuzhiyun 	omap3_spi_write_chconf(priv, chconf);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	writel(0, &priv->regs->channel[priv->cs].tx);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	for (i = 0; i < len; i++) {
212*4882a593Smuzhiyun 		start = get_timer(0);
213*4882a593Smuzhiyun 		/* Wait till RX register contains data (RXS == 1) */
214*4882a593Smuzhiyun 		while (!(readl(&priv->regs->channel[priv->cs].chstat) &
215*4882a593Smuzhiyun 			 OMAP3_MCSPI_CHSTAT_RXS)) {
216*4882a593Smuzhiyun 			if (get_timer(start) > SPI_WAIT_TIMEOUT) {
217*4882a593Smuzhiyun 				printf("SPI RXS timed out, status=0x%08x\n",
218*4882a593Smuzhiyun 					readl(&priv->regs->channel[priv->cs].chstat));
219*4882a593Smuzhiyun 				return -1;
220*4882a593Smuzhiyun 			}
221*4882a593Smuzhiyun 		}
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 		/* Disable the channel to prevent furher receiving */
224*4882a593Smuzhiyun 		if (i == (len - 1))
225*4882a593Smuzhiyun 			omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_DIS);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 		/* Read the data */
228*4882a593Smuzhiyun 		unsigned int *rx = &priv->regs->channel[priv->cs].rx;
229*4882a593Smuzhiyun 		if (priv->wordlen > 16)
230*4882a593Smuzhiyun 			((u32 *)rxp)[i] = readl(rx);
231*4882a593Smuzhiyun 		else if (priv->wordlen > 8)
232*4882a593Smuzhiyun 			((u16 *)rxp)[i] = (u16)readl(rx);
233*4882a593Smuzhiyun 		else
234*4882a593Smuzhiyun 			((u8 *)rxp)[i] = (u8)readl(rx);
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	if (flags & SPI_XFER_END) {
238*4882a593Smuzhiyun 		chconf &= ~OMAP3_MCSPI_CHCONF_FORCE;
239*4882a593Smuzhiyun 		omap3_spi_write_chconf(priv, chconf);
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	return 0;
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /*McSPI Transmit Receive Mode*/
omap3_spi_txrx(struct omap3_spi_priv * priv,unsigned int len,const void * txp,void * rxp,unsigned long flags)246*4882a593Smuzhiyun static int omap3_spi_txrx(struct omap3_spi_priv *priv, unsigned int len,
247*4882a593Smuzhiyun 			  const void *txp, void *rxp, unsigned long flags)
248*4882a593Smuzhiyun {
249*4882a593Smuzhiyun 	ulong start;
250*4882a593Smuzhiyun 	int chconf, i = 0;
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	chconf = readl(&priv->regs->channel[priv->cs].chconf);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/*Enable SPI channel*/
255*4882a593Smuzhiyun 	omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_EN);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/*set TRANSMIT-RECEIVE Mode*/
258*4882a593Smuzhiyun 	chconf &= ~(OMAP3_MCSPI_CHCONF_TRM_MASK | OMAP3_MCSPI_CHCONF_WL_MASK);
259*4882a593Smuzhiyun 	chconf |= (priv->wordlen - 1) << 7;
260*4882a593Smuzhiyun 	chconf |= OMAP3_MCSPI_CHCONF_FORCE;
261*4882a593Smuzhiyun 	omap3_spi_write_chconf(priv, chconf);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	/*Shift in and out 1 byte at time*/
264*4882a593Smuzhiyun 	for (i=0; i < len; i++){
265*4882a593Smuzhiyun 		/* Write: wait for TX empty (TXS == 1)*/
266*4882a593Smuzhiyun 		start = get_timer(0);
267*4882a593Smuzhiyun 		while (!(readl(&priv->regs->channel[priv->cs].chstat) &
268*4882a593Smuzhiyun 			 OMAP3_MCSPI_CHSTAT_TXS)) {
269*4882a593Smuzhiyun 			if (get_timer(start) > SPI_WAIT_TIMEOUT) {
270*4882a593Smuzhiyun 				printf("SPI TXS timed out, status=0x%08x\n",
271*4882a593Smuzhiyun 					readl(&priv->regs->channel[priv->cs].chstat));
272*4882a593Smuzhiyun 				return -1;
273*4882a593Smuzhiyun 			}
274*4882a593Smuzhiyun 		}
275*4882a593Smuzhiyun 		/* Write the data */
276*4882a593Smuzhiyun 		unsigned int *tx = &priv->regs->channel[priv->cs].tx;
277*4882a593Smuzhiyun 		if (priv->wordlen > 16)
278*4882a593Smuzhiyun 			writel(((u32 *)txp)[i], tx);
279*4882a593Smuzhiyun 		else if (priv->wordlen > 8)
280*4882a593Smuzhiyun 			writel(((u16 *)txp)[i], tx);
281*4882a593Smuzhiyun 		else
282*4882a593Smuzhiyun 			writel(((u8 *)txp)[i], tx);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 		/*Read: wait for RX containing data (RXS == 1)*/
285*4882a593Smuzhiyun 		start = get_timer(0);
286*4882a593Smuzhiyun 		while (!(readl(&priv->regs->channel[priv->cs].chstat) &
287*4882a593Smuzhiyun 			 OMAP3_MCSPI_CHSTAT_RXS)) {
288*4882a593Smuzhiyun 			if (get_timer(start) > SPI_WAIT_TIMEOUT) {
289*4882a593Smuzhiyun 				printf("SPI RXS timed out, status=0x%08x\n",
290*4882a593Smuzhiyun 					readl(&priv->regs->channel[priv->cs].chstat));
291*4882a593Smuzhiyun 				return -1;
292*4882a593Smuzhiyun 			}
293*4882a593Smuzhiyun 		}
294*4882a593Smuzhiyun 		/* Read the data */
295*4882a593Smuzhiyun 		unsigned int *rx = &priv->regs->channel[priv->cs].rx;
296*4882a593Smuzhiyun 		if (priv->wordlen > 16)
297*4882a593Smuzhiyun 			((u32 *)rxp)[i] = readl(rx);
298*4882a593Smuzhiyun 		else if (priv->wordlen > 8)
299*4882a593Smuzhiyun 			((u16 *)rxp)[i] = (u16)readl(rx);
300*4882a593Smuzhiyun 		else
301*4882a593Smuzhiyun 			((u8 *)rxp)[i] = (u8)readl(rx);
302*4882a593Smuzhiyun 	}
303*4882a593Smuzhiyun 	/* Disable the channel */
304*4882a593Smuzhiyun 	omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_DIS);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	/*if transfer must be terminated disable the channel*/
307*4882a593Smuzhiyun 	if (flags & SPI_XFER_END) {
308*4882a593Smuzhiyun 		chconf &= ~OMAP3_MCSPI_CHCONF_FORCE;
309*4882a593Smuzhiyun 		omap3_spi_write_chconf(priv, chconf);
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	return 0;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun 
_spi_xfer(struct omap3_spi_priv * priv,unsigned int bitlen,const void * dout,void * din,unsigned long flags)315*4882a593Smuzhiyun static int _spi_xfer(struct omap3_spi_priv *priv, unsigned int bitlen,
316*4882a593Smuzhiyun 		     const void *dout, void *din, unsigned long flags)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	unsigned int	len;
319*4882a593Smuzhiyun 	int ret = -1;
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	if (priv->wordlen < 4 || priv->wordlen > 32) {
322*4882a593Smuzhiyun 		printf("omap3_spi: invalid wordlen %d\n", priv->wordlen);
323*4882a593Smuzhiyun 		return -1;
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (bitlen % priv->wordlen)
327*4882a593Smuzhiyun 		return -1;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	len = bitlen / priv->wordlen;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	if (bitlen == 0) {	 /* only change CS */
332*4882a593Smuzhiyun 		int chconf = readl(&priv->regs->channel[priv->cs].chconf);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 		if (flags & SPI_XFER_BEGIN) {
335*4882a593Smuzhiyun 			omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_EN);
336*4882a593Smuzhiyun 			chconf |= OMAP3_MCSPI_CHCONF_FORCE;
337*4882a593Smuzhiyun 			omap3_spi_write_chconf(priv, chconf);
338*4882a593Smuzhiyun 		}
339*4882a593Smuzhiyun 		if (flags & SPI_XFER_END) {
340*4882a593Smuzhiyun 			chconf &= ~OMAP3_MCSPI_CHCONF_FORCE;
341*4882a593Smuzhiyun 			omap3_spi_write_chconf(priv, chconf);
342*4882a593Smuzhiyun 			omap3_spi_set_enable(priv, OMAP3_MCSPI_CHCTRL_DIS);
343*4882a593Smuzhiyun 		}
344*4882a593Smuzhiyun 		ret = 0;
345*4882a593Smuzhiyun 	} else {
346*4882a593Smuzhiyun 		if (dout != NULL && din != NULL)
347*4882a593Smuzhiyun 			ret = omap3_spi_txrx(priv, len, dout, din, flags);
348*4882a593Smuzhiyun 		else if (dout != NULL)
349*4882a593Smuzhiyun 			ret = omap3_spi_write(priv, len, dout, flags);
350*4882a593Smuzhiyun 		else if (din != NULL)
351*4882a593Smuzhiyun 			ret = omap3_spi_read(priv, len, din, flags);
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun 	return ret;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
_omap3_spi_set_speed(struct omap3_spi_priv * priv)356*4882a593Smuzhiyun static void _omap3_spi_set_speed(struct omap3_spi_priv *priv)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	uint32_t confr, div = 0;
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	confr = readl(&priv->regs->channel[priv->cs].chconf);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	/* Calculate clock divisor. Valid range: 0x0 - 0xC ( /1 - /4096 ) */
363*4882a593Smuzhiyun 	if (priv->freq) {
364*4882a593Smuzhiyun 		while (div <= 0xC && (OMAP3_MCSPI_MAX_FREQ / (1 << div))
365*4882a593Smuzhiyun 					> priv->freq)
366*4882a593Smuzhiyun 			div++;
367*4882a593Smuzhiyun 	} else {
368*4882a593Smuzhiyun 		 div = 0xC;
369*4882a593Smuzhiyun 	}
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	/* set clock divisor */
372*4882a593Smuzhiyun 	confr &= ~OMAP3_MCSPI_CHCONF_CLKD_MASK;
373*4882a593Smuzhiyun 	confr |= div << 2;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	omap3_spi_write_chconf(priv, confr);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
_omap3_spi_set_mode(struct omap3_spi_priv * priv)378*4882a593Smuzhiyun static void _omap3_spi_set_mode(struct omap3_spi_priv *priv)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	uint32_t confr;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	confr = readl(&priv->regs->channel[priv->cs].chconf);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	/* standard 4-wire master mode:  SCK, MOSI/out, MISO/in, nCS
385*4882a593Smuzhiyun 	 * REVISIT: this controller could support SPI_3WIRE mode.
386*4882a593Smuzhiyun 	 */
387*4882a593Smuzhiyun 	if (priv->pin_dir == MCSPI_PINDIR_D0_IN_D1_OUT) {
388*4882a593Smuzhiyun 		confr &= ~(OMAP3_MCSPI_CHCONF_IS|OMAP3_MCSPI_CHCONF_DPE1);
389*4882a593Smuzhiyun 		confr |= OMAP3_MCSPI_CHCONF_DPE0;
390*4882a593Smuzhiyun 	} else {
391*4882a593Smuzhiyun 		confr &= ~OMAP3_MCSPI_CHCONF_DPE0;
392*4882a593Smuzhiyun 		confr |= OMAP3_MCSPI_CHCONF_IS|OMAP3_MCSPI_CHCONF_DPE1;
393*4882a593Smuzhiyun 	}
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	/* set SPI mode 0..3 */
396*4882a593Smuzhiyun 	confr &= ~(OMAP3_MCSPI_CHCONF_POL | OMAP3_MCSPI_CHCONF_PHA);
397*4882a593Smuzhiyun 	if (priv->mode & SPI_CPHA)
398*4882a593Smuzhiyun 		confr |= OMAP3_MCSPI_CHCONF_PHA;
399*4882a593Smuzhiyun 	if (priv->mode & SPI_CPOL)
400*4882a593Smuzhiyun 		confr |= OMAP3_MCSPI_CHCONF_POL;
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	/* set chipselect polarity; manage with FORCE */
403*4882a593Smuzhiyun 	if (!(priv->mode & SPI_CS_HIGH))
404*4882a593Smuzhiyun 		confr |= OMAP3_MCSPI_CHCONF_EPOL; /* active-low; normal */
405*4882a593Smuzhiyun 	else
406*4882a593Smuzhiyun 		confr &= ~OMAP3_MCSPI_CHCONF_EPOL;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* Transmit & receive mode */
409*4882a593Smuzhiyun 	confr &= ~OMAP3_MCSPI_CHCONF_TRM_MASK;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	omap3_spi_write_chconf(priv, confr);
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
_omap3_spi_set_wordlen(struct omap3_spi_priv * priv)414*4882a593Smuzhiyun static void _omap3_spi_set_wordlen(struct omap3_spi_priv *priv)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	unsigned int confr;
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	/* McSPI individual channel configuration */
419*4882a593Smuzhiyun 	confr = readl(&priv->regs->channel[priv->wordlen].chconf);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	/* wordlength */
422*4882a593Smuzhiyun 	confr &= ~OMAP3_MCSPI_CHCONF_WL_MASK;
423*4882a593Smuzhiyun 	confr |= (priv->wordlen - 1) << 7;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	omap3_spi_write_chconf(priv, confr);
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun 
spi_reset(struct mcspi * regs)428*4882a593Smuzhiyun static void spi_reset(struct mcspi *regs)
429*4882a593Smuzhiyun {
430*4882a593Smuzhiyun 	unsigned int tmp;
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	writel(OMAP3_MCSPI_SYSCONFIG_SOFTRESET, &regs->sysconfig);
433*4882a593Smuzhiyun 	do {
434*4882a593Smuzhiyun 		tmp = readl(&regs->sysstatus);
435*4882a593Smuzhiyun 	} while (!(tmp & OMAP3_MCSPI_SYSSTATUS_RESETDONE));
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	writel(OMAP3_MCSPI_SYSCONFIG_AUTOIDLE |
438*4882a593Smuzhiyun 	       OMAP3_MCSPI_SYSCONFIG_ENAWAKEUP |
439*4882a593Smuzhiyun 	       OMAP3_MCSPI_SYSCONFIG_SMARTIDLE, &regs->sysconfig);
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	writel(OMAP3_MCSPI_WAKEUPENABLE_WKEN, &regs->wakeupenable);
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun 
_omap3_spi_claim_bus(struct omap3_spi_priv * priv)444*4882a593Smuzhiyun static void _omap3_spi_claim_bus(struct omap3_spi_priv *priv)
445*4882a593Smuzhiyun {
446*4882a593Smuzhiyun 	unsigned int conf;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	spi_reset(priv->regs);
449*4882a593Smuzhiyun 
450*4882a593Smuzhiyun 	/*
451*4882a593Smuzhiyun 	 * setup when switching from (reset default) slave mode
452*4882a593Smuzhiyun 	 * to single-channel master mode
453*4882a593Smuzhiyun 	 */
454*4882a593Smuzhiyun 	conf = readl(&priv->regs->modulctrl);
455*4882a593Smuzhiyun 	conf &= ~(OMAP3_MCSPI_MODULCTRL_STEST | OMAP3_MCSPI_MODULCTRL_MS);
456*4882a593Smuzhiyun 	conf |= OMAP3_MCSPI_MODULCTRL_SINGLE;
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	writel(conf, &priv->regs->modulctrl);
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun #ifndef CONFIG_DM_SPI
462*4882a593Smuzhiyun 
to_omap3_spi(struct spi_slave * slave)463*4882a593Smuzhiyun static inline struct omap3_spi_priv *to_omap3_spi(struct spi_slave *slave)
464*4882a593Smuzhiyun {
465*4882a593Smuzhiyun 	return container_of(slave, struct omap3_spi_priv, slave);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
spi_init(void)468*4882a593Smuzhiyun void spi_init(void)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	/* do nothing */
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun 
spi_free_slave(struct spi_slave * slave)473*4882a593Smuzhiyun void spi_free_slave(struct spi_slave *slave)
474*4882a593Smuzhiyun {
475*4882a593Smuzhiyun 	struct omap3_spi_priv *priv = to_omap3_spi(slave);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	free(priv);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun 
spi_claim_bus(struct spi_slave * slave)480*4882a593Smuzhiyun int spi_claim_bus(struct spi_slave *slave)
481*4882a593Smuzhiyun {
482*4882a593Smuzhiyun 	struct omap3_spi_priv *priv = to_omap3_spi(slave);
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	_omap3_spi_claim_bus(priv);
485*4882a593Smuzhiyun 	_omap3_spi_set_wordlen(priv);
486*4882a593Smuzhiyun 	_omap3_spi_set_mode(priv);
487*4882a593Smuzhiyun 	_omap3_spi_set_speed(priv);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	return 0;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
spi_release_bus(struct spi_slave * slave)492*4882a593Smuzhiyun void spi_release_bus(struct spi_slave *slave)
493*4882a593Smuzhiyun {
494*4882a593Smuzhiyun 	struct omap3_spi_priv *priv = to_omap3_spi(slave);
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 	/* Reset the SPI hardware */
497*4882a593Smuzhiyun 	spi_reset(priv->regs);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun 
spi_setup_slave(unsigned int bus,unsigned int cs,unsigned int max_hz,unsigned int mode)500*4882a593Smuzhiyun struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
501*4882a593Smuzhiyun 				     unsigned int max_hz, unsigned int mode)
502*4882a593Smuzhiyun {
503*4882a593Smuzhiyun 	struct omap3_spi_priv *priv;
504*4882a593Smuzhiyun 	struct mcspi *regs;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	/*
507*4882a593Smuzhiyun 	 * OMAP3 McSPI (MultiChannel SPI) has 4 busses (modules)
508*4882a593Smuzhiyun 	 * with different number of chip selects (CS, channels):
509*4882a593Smuzhiyun 	 * McSPI1 has 4 CS (bus 0, cs 0 - 3)
510*4882a593Smuzhiyun 	 * McSPI2 has 2 CS (bus 1, cs 0 - 1)
511*4882a593Smuzhiyun 	 * McSPI3 has 2 CS (bus 2, cs 0 - 1)
512*4882a593Smuzhiyun 	 * McSPI4 has 1 CS (bus 3, cs 0)
513*4882a593Smuzhiyun 	 */
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	switch (bus) {
516*4882a593Smuzhiyun 	case 0:
517*4882a593Smuzhiyun 		 regs = (struct mcspi *)OMAP3_MCSPI1_BASE;
518*4882a593Smuzhiyun 		 break;
519*4882a593Smuzhiyun #ifdef OMAP3_MCSPI2_BASE
520*4882a593Smuzhiyun 	case 1:
521*4882a593Smuzhiyun 		 regs = (struct mcspi *)OMAP3_MCSPI2_BASE;
522*4882a593Smuzhiyun 		 break;
523*4882a593Smuzhiyun #endif
524*4882a593Smuzhiyun #ifdef OMAP3_MCSPI3_BASE
525*4882a593Smuzhiyun 	case 2:
526*4882a593Smuzhiyun 		 regs = (struct mcspi *)OMAP3_MCSPI3_BASE;
527*4882a593Smuzhiyun 		 break;
528*4882a593Smuzhiyun #endif
529*4882a593Smuzhiyun #ifdef OMAP3_MCSPI4_BASE
530*4882a593Smuzhiyun 	case 3:
531*4882a593Smuzhiyun 		 regs = (struct mcspi *)OMAP3_MCSPI4_BASE;
532*4882a593Smuzhiyun 		 break;
533*4882a593Smuzhiyun #endif
534*4882a593Smuzhiyun 	default:
535*4882a593Smuzhiyun 		 printf("SPI error: unsupported bus %i.  Supported busses 0 - 3\n", bus);
536*4882a593Smuzhiyun 		 return NULL;
537*4882a593Smuzhiyun 	}
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	if (((bus == 0) && (cs > 3)) ||
540*4882a593Smuzhiyun 	    ((bus == 1) && (cs > 1)) ||
541*4882a593Smuzhiyun 	    ((bus == 2) && (cs > 1)) ||
542*4882a593Smuzhiyun 	    ((bus == 3) && (cs > 0))) {
543*4882a593Smuzhiyun 		printf("SPI error: unsupported chip select %i on bus %i\n", cs, bus);
544*4882a593Smuzhiyun 		return NULL;
545*4882a593Smuzhiyun 	}
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	if (max_hz > OMAP3_MCSPI_MAX_FREQ) {
548*4882a593Smuzhiyun 		printf("SPI error: unsupported frequency %i Hz. Max frequency is 48 MHz\n",
549*4882a593Smuzhiyun 		       max_hz);
550*4882a593Smuzhiyun 		return NULL;
551*4882a593Smuzhiyun 	}
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 	if (mode > SPI_MODE_3) {
554*4882a593Smuzhiyun 		printf("SPI error: unsupported SPI mode %i\n", mode);
555*4882a593Smuzhiyun 		return NULL;
556*4882a593Smuzhiyun 	}
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun 	priv = spi_alloc_slave(struct omap3_spi_priv, bus, cs);
559*4882a593Smuzhiyun 	if (!priv) {
560*4882a593Smuzhiyun 		printf("SPI error: malloc of SPI structure failed\n");
561*4882a593Smuzhiyun 		return NULL;
562*4882a593Smuzhiyun 	}
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	priv->regs = regs;
565*4882a593Smuzhiyun 	priv->cs = cs;
566*4882a593Smuzhiyun 	priv->freq = max_hz;
567*4882a593Smuzhiyun 	priv->mode = mode;
568*4882a593Smuzhiyun 	priv->wordlen = priv->slave.wordlen;
569*4882a593Smuzhiyun #if 0
570*4882a593Smuzhiyun 	/* Please migrate to DM_SPI support for this feature. */
571*4882a593Smuzhiyun 	priv->pin_dir = MCSPI_PINDIR_D0_OUT_D1_IN;
572*4882a593Smuzhiyun #endif
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun 	return &priv->slave;
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun 
spi_xfer(struct spi_slave * slave,unsigned int bitlen,const void * dout,void * din,unsigned long flags)577*4882a593Smuzhiyun int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
578*4882a593Smuzhiyun 	     const void *dout, void *din, unsigned long flags)
579*4882a593Smuzhiyun {
580*4882a593Smuzhiyun 	struct omap3_spi_priv *priv = to_omap3_spi(slave);
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	return _spi_xfer(priv, bitlen, dout, din, flags);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun #else
586*4882a593Smuzhiyun 
omap3_spi_claim_bus(struct udevice * dev)587*4882a593Smuzhiyun static int omap3_spi_claim_bus(struct udevice *dev)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun 	struct udevice *bus = dev->parent;
590*4882a593Smuzhiyun 	struct omap3_spi_priv *priv = dev_get_priv(bus);
591*4882a593Smuzhiyun 	struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	priv->cs = slave_plat->cs;
594*4882a593Smuzhiyun 	_omap3_spi_claim_bus(priv);
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 	return 0;
597*4882a593Smuzhiyun }
598*4882a593Smuzhiyun 
omap3_spi_release_bus(struct udevice * dev)599*4882a593Smuzhiyun static int omap3_spi_release_bus(struct udevice *dev)
600*4882a593Smuzhiyun {
601*4882a593Smuzhiyun 	struct udevice *bus = dev->parent;
602*4882a593Smuzhiyun 	struct omap3_spi_priv *priv = dev_get_priv(bus);
603*4882a593Smuzhiyun 
604*4882a593Smuzhiyun 	/* Reset the SPI hardware */
605*4882a593Smuzhiyun 	spi_reset(priv->regs);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	return 0;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
omap3_spi_set_wordlen(struct udevice * dev,unsigned int wordlen)610*4882a593Smuzhiyun static int omap3_spi_set_wordlen(struct udevice *dev, unsigned int wordlen)
611*4882a593Smuzhiyun {
612*4882a593Smuzhiyun 	struct udevice *bus = dev->parent;
613*4882a593Smuzhiyun 	struct omap3_spi_priv *priv = dev_get_priv(bus);
614*4882a593Smuzhiyun 	struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	priv->cs = slave_plat->cs;
617*4882a593Smuzhiyun 	priv->wordlen = wordlen;
618*4882a593Smuzhiyun 	_omap3_spi_set_wordlen(priv);
619*4882a593Smuzhiyun 
620*4882a593Smuzhiyun 	return 0;
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun 
omap3_spi_probe(struct udevice * dev)623*4882a593Smuzhiyun static int omap3_spi_probe(struct udevice *dev)
624*4882a593Smuzhiyun {
625*4882a593Smuzhiyun 	struct omap3_spi_priv *priv = dev_get_priv(dev);
626*4882a593Smuzhiyun 	const void *blob = gd->fdt_blob;
627*4882a593Smuzhiyun 	int node = dev_of_offset(dev);
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	struct omap2_mcspi_platform_config* data =
630*4882a593Smuzhiyun 		(struct omap2_mcspi_platform_config*)dev_get_driver_data(dev);
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	priv->regs = (struct mcspi *)(devfdt_get_addr(dev) + data->regs_offset);
633*4882a593Smuzhiyun 	if (fdtdec_get_bool(blob, node, "ti,pindir-d0-out-d1-in"))
634*4882a593Smuzhiyun 		priv->pin_dir = MCSPI_PINDIR_D0_OUT_D1_IN;
635*4882a593Smuzhiyun 	else
636*4882a593Smuzhiyun 		priv->pin_dir = MCSPI_PINDIR_D0_IN_D1_OUT;
637*4882a593Smuzhiyun 	priv->wordlen = SPI_DEFAULT_WORDLEN;
638*4882a593Smuzhiyun 	return 0;
639*4882a593Smuzhiyun }
640*4882a593Smuzhiyun 
omap3_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)641*4882a593Smuzhiyun static int omap3_spi_xfer(struct udevice *dev, unsigned int bitlen,
642*4882a593Smuzhiyun 			    const void *dout, void *din, unsigned long flags)
643*4882a593Smuzhiyun {
644*4882a593Smuzhiyun 	struct udevice *bus = dev->parent;
645*4882a593Smuzhiyun 	struct omap3_spi_priv *priv = dev_get_priv(bus);
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun 	return _spi_xfer(priv, bitlen, dout, din, flags);
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun 
omap3_spi_set_speed(struct udevice * dev,unsigned int speed)650*4882a593Smuzhiyun static int omap3_spi_set_speed(struct udevice *dev, unsigned int speed)
651*4882a593Smuzhiyun {
652*4882a593Smuzhiyun 	struct udevice *bus = dev->parent;
653*4882a593Smuzhiyun 	struct omap3_spi_priv *priv = dev_get_priv(bus);
654*4882a593Smuzhiyun 	struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 	priv->cs = slave_plat->cs;
657*4882a593Smuzhiyun 	priv->freq = slave_plat->max_hz;
658*4882a593Smuzhiyun 	_omap3_spi_set_speed(priv);
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	return 0;
661*4882a593Smuzhiyun }
662*4882a593Smuzhiyun 
omap3_spi_set_mode(struct udevice * dev,uint mode)663*4882a593Smuzhiyun static int omap3_spi_set_mode(struct udevice *dev, uint mode)
664*4882a593Smuzhiyun {
665*4882a593Smuzhiyun 	struct udevice *bus = dev->parent;
666*4882a593Smuzhiyun 	struct omap3_spi_priv *priv = dev_get_priv(bus);
667*4882a593Smuzhiyun 	struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun 	priv->cs = slave_plat->cs;
670*4882a593Smuzhiyun 	priv->mode = slave_plat->mode;
671*4882a593Smuzhiyun 	_omap3_spi_set_mode(priv);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	return 0;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun static const struct dm_spi_ops omap3_spi_ops = {
677*4882a593Smuzhiyun 	.claim_bus      = omap3_spi_claim_bus,
678*4882a593Smuzhiyun 	.release_bus    = omap3_spi_release_bus,
679*4882a593Smuzhiyun 	.set_wordlen    = omap3_spi_set_wordlen,
680*4882a593Smuzhiyun 	.xfer	    = omap3_spi_xfer,
681*4882a593Smuzhiyun 	.set_speed      = omap3_spi_set_speed,
682*4882a593Smuzhiyun 	.set_mode	= omap3_spi_set_mode,
683*4882a593Smuzhiyun 	/*
684*4882a593Smuzhiyun 	 * cs_info is not needed, since we require all chip selects to be
685*4882a593Smuzhiyun 	 * in the device tree explicitly
686*4882a593Smuzhiyun 	 */
687*4882a593Smuzhiyun };
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun static struct omap2_mcspi_platform_config omap2_pdata = {
690*4882a593Smuzhiyun 	.regs_offset = 0,
691*4882a593Smuzhiyun };
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun static struct omap2_mcspi_platform_config omap4_pdata = {
694*4882a593Smuzhiyun 	.regs_offset = OMAP4_MCSPI_REG_OFFSET,
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun static const struct udevice_id omap3_spi_ids[] = {
698*4882a593Smuzhiyun 	{ .compatible = "ti,omap2-mcspi", .data = (ulong)&omap2_pdata },
699*4882a593Smuzhiyun 	{ .compatible = "ti,omap4-mcspi", .data = (ulong)&omap4_pdata },
700*4882a593Smuzhiyun 	{ }
701*4882a593Smuzhiyun };
702*4882a593Smuzhiyun 
703*4882a593Smuzhiyun U_BOOT_DRIVER(omap3_spi) = {
704*4882a593Smuzhiyun 	.name   = "omap3_spi",
705*4882a593Smuzhiyun 	.id     = UCLASS_SPI,
706*4882a593Smuzhiyun 	.of_match = omap3_spi_ids,
707*4882a593Smuzhiyun 	.probe = omap3_spi_probe,
708*4882a593Smuzhiyun 	.ops    = &omap3_spi_ops,
709*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct omap3_spi_priv),
710*4882a593Smuzhiyun };
711*4882a593Smuzhiyun #endif
712