1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Freescale i.MX28 SPI driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
5*4882a593Smuzhiyun * on behalf of DENX Software Engineering GmbH
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * NOTE: This driver only supports the SPI-controller chipselects,
10*4882a593Smuzhiyun * GPIO driven chipselects are not supported.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <malloc.h>
15*4882a593Smuzhiyun #include <memalign.h>
16*4882a593Smuzhiyun #include <spi.h>
17*4882a593Smuzhiyun #include <linux/errno.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <asm/arch/clock.h>
20*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
21*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
22*4882a593Smuzhiyun #include <asm/mach-imx/dma.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define MXS_SPI_MAX_TIMEOUT 1000000
25*4882a593Smuzhiyun #define MXS_SPI_PORT_OFFSET 0x2000
26*4882a593Smuzhiyun #define MXS_SSP_CHIPSELECT_MASK 0x00300000
27*4882a593Smuzhiyun #define MXS_SSP_CHIPSELECT_SHIFT 20
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define MXSSSP_SMALL_TRANSFER 512
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun struct mxs_spi_slave {
32*4882a593Smuzhiyun struct spi_slave slave;
33*4882a593Smuzhiyun uint32_t max_khz;
34*4882a593Smuzhiyun uint32_t mode;
35*4882a593Smuzhiyun struct mxs_ssp_regs *regs;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun
to_mxs_slave(struct spi_slave * slave)38*4882a593Smuzhiyun static inline struct mxs_spi_slave *to_mxs_slave(struct spi_slave *slave)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun return container_of(slave, struct mxs_spi_slave, slave);
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
spi_init(void)43*4882a593Smuzhiyun void spi_init(void)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
spi_cs_is_valid(unsigned int bus,unsigned int cs)47*4882a593Smuzhiyun int spi_cs_is_valid(unsigned int bus, unsigned int cs)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun /* MXS SPI: 4 ports and 3 chip selects maximum */
50*4882a593Smuzhiyun if (!mxs_ssp_bus_id_valid(bus) || cs > 2)
51*4882a593Smuzhiyun return 0;
52*4882a593Smuzhiyun else
53*4882a593Smuzhiyun return 1;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
spi_setup_slave(unsigned int bus,unsigned int cs,unsigned int max_hz,unsigned int mode)56*4882a593Smuzhiyun struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
57*4882a593Smuzhiyun unsigned int max_hz, unsigned int mode)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct mxs_spi_slave *mxs_slave;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun if (!spi_cs_is_valid(bus, cs)) {
62*4882a593Smuzhiyun printf("mxs_spi: invalid bus %d / chip select %d\n", bus, cs);
63*4882a593Smuzhiyun return NULL;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun mxs_slave = spi_alloc_slave(struct mxs_spi_slave, bus, cs);
67*4882a593Smuzhiyun if (!mxs_slave)
68*4882a593Smuzhiyun return NULL;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if (mxs_dma_init_channel(MXS_DMA_CHANNEL_AHB_APBH_SSP0 + bus))
71*4882a593Smuzhiyun goto err_init;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun mxs_slave->max_khz = max_hz / 1000;
74*4882a593Smuzhiyun mxs_slave->mode = mode;
75*4882a593Smuzhiyun mxs_slave->regs = mxs_ssp_regs_by_bus(bus);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun return &mxs_slave->slave;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun err_init:
80*4882a593Smuzhiyun free(mxs_slave);
81*4882a593Smuzhiyun return NULL;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
spi_free_slave(struct spi_slave * slave)84*4882a593Smuzhiyun void spi_free_slave(struct spi_slave *slave)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
87*4882a593Smuzhiyun free(mxs_slave);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
spi_claim_bus(struct spi_slave * slave)90*4882a593Smuzhiyun int spi_claim_bus(struct spi_slave *slave)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
93*4882a593Smuzhiyun struct mxs_ssp_regs *ssp_regs = mxs_slave->regs;
94*4882a593Smuzhiyun uint32_t reg = 0;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun mxs_reset_block(&ssp_regs->hw_ssp_ctrl0_reg);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun writel((slave->cs << MXS_SSP_CHIPSELECT_SHIFT) |
99*4882a593Smuzhiyun SSP_CTRL0_BUS_WIDTH_ONE_BIT,
100*4882a593Smuzhiyun &ssp_regs->hw_ssp_ctrl0);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun reg = SSP_CTRL1_SSP_MODE_SPI | SSP_CTRL1_WORD_LENGTH_EIGHT_BITS;
103*4882a593Smuzhiyun reg |= (mxs_slave->mode & SPI_CPOL) ? SSP_CTRL1_POLARITY : 0;
104*4882a593Smuzhiyun reg |= (mxs_slave->mode & SPI_CPHA) ? SSP_CTRL1_PHASE : 0;
105*4882a593Smuzhiyun writel(reg, &ssp_regs->hw_ssp_ctrl1);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun writel(0, &ssp_regs->hw_ssp_cmd0);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun mxs_set_ssp_busclock(slave->bus, mxs_slave->max_khz);
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
spi_release_bus(struct spi_slave * slave)114*4882a593Smuzhiyun void spi_release_bus(struct spi_slave *slave)
115*4882a593Smuzhiyun {
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
mxs_spi_start_xfer(struct mxs_ssp_regs * ssp_regs)118*4882a593Smuzhiyun static void mxs_spi_start_xfer(struct mxs_ssp_regs *ssp_regs)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun writel(SSP_CTRL0_LOCK_CS, &ssp_regs->hw_ssp_ctrl0_set);
121*4882a593Smuzhiyun writel(SSP_CTRL0_IGNORE_CRC, &ssp_regs->hw_ssp_ctrl0_clr);
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
mxs_spi_end_xfer(struct mxs_ssp_regs * ssp_regs)124*4882a593Smuzhiyun static void mxs_spi_end_xfer(struct mxs_ssp_regs *ssp_regs)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun writel(SSP_CTRL0_LOCK_CS, &ssp_regs->hw_ssp_ctrl0_clr);
127*4882a593Smuzhiyun writel(SSP_CTRL0_IGNORE_CRC, &ssp_regs->hw_ssp_ctrl0_set);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
mxs_spi_xfer_pio(struct mxs_spi_slave * slave,char * data,int length,int write,unsigned long flags)130*4882a593Smuzhiyun static int mxs_spi_xfer_pio(struct mxs_spi_slave *slave,
131*4882a593Smuzhiyun char *data, int length, int write, unsigned long flags)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun struct mxs_ssp_regs *ssp_regs = slave->regs;
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun if (flags & SPI_XFER_BEGIN)
136*4882a593Smuzhiyun mxs_spi_start_xfer(ssp_regs);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun while (length--) {
139*4882a593Smuzhiyun /* We transfer 1 byte */
140*4882a593Smuzhiyun #if defined(CONFIG_MX23)
141*4882a593Smuzhiyun writel(SSP_CTRL0_XFER_COUNT_MASK, &ssp_regs->hw_ssp_ctrl0_clr);
142*4882a593Smuzhiyun writel(1, &ssp_regs->hw_ssp_ctrl0_set);
143*4882a593Smuzhiyun #elif defined(CONFIG_MX28)
144*4882a593Smuzhiyun writel(1, &ssp_regs->hw_ssp_xfer_size);
145*4882a593Smuzhiyun #endif
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if ((flags & SPI_XFER_END) && !length)
148*4882a593Smuzhiyun mxs_spi_end_xfer(ssp_regs);
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun if (write)
151*4882a593Smuzhiyun writel(SSP_CTRL0_READ, &ssp_regs->hw_ssp_ctrl0_clr);
152*4882a593Smuzhiyun else
153*4882a593Smuzhiyun writel(SSP_CTRL0_READ, &ssp_regs->hw_ssp_ctrl0_set);
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun writel(SSP_CTRL0_RUN, &ssp_regs->hw_ssp_ctrl0_set);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun if (mxs_wait_mask_set(&ssp_regs->hw_ssp_ctrl0_reg,
158*4882a593Smuzhiyun SSP_CTRL0_RUN, MXS_SPI_MAX_TIMEOUT)) {
159*4882a593Smuzhiyun printf("MXS SPI: Timeout waiting for start\n");
160*4882a593Smuzhiyun return -ETIMEDOUT;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (write)
164*4882a593Smuzhiyun writel(*data++, &ssp_regs->hw_ssp_data);
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun writel(SSP_CTRL0_DATA_XFER, &ssp_regs->hw_ssp_ctrl0_set);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (!write) {
169*4882a593Smuzhiyun if (mxs_wait_mask_clr(&ssp_regs->hw_ssp_status_reg,
170*4882a593Smuzhiyun SSP_STATUS_FIFO_EMPTY, MXS_SPI_MAX_TIMEOUT)) {
171*4882a593Smuzhiyun printf("MXS SPI: Timeout waiting for data\n");
172*4882a593Smuzhiyun return -ETIMEDOUT;
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun *data = readl(&ssp_regs->hw_ssp_data);
176*4882a593Smuzhiyun data++;
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun if (mxs_wait_mask_clr(&ssp_regs->hw_ssp_ctrl0_reg,
180*4882a593Smuzhiyun SSP_CTRL0_RUN, MXS_SPI_MAX_TIMEOUT)) {
181*4882a593Smuzhiyun printf("MXS SPI: Timeout waiting for finish\n");
182*4882a593Smuzhiyun return -ETIMEDOUT;
183*4882a593Smuzhiyun }
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
mxs_spi_xfer_dma(struct mxs_spi_slave * slave,char * data,int length,int write,unsigned long flags)189*4882a593Smuzhiyun static int mxs_spi_xfer_dma(struct mxs_spi_slave *slave,
190*4882a593Smuzhiyun char *data, int length, int write, unsigned long flags)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun const int xfer_max_sz = 0xff00;
193*4882a593Smuzhiyun const int desc_count = DIV_ROUND_UP(length, xfer_max_sz) + 1;
194*4882a593Smuzhiyun struct mxs_ssp_regs *ssp_regs = slave->regs;
195*4882a593Smuzhiyun struct mxs_dma_desc *dp;
196*4882a593Smuzhiyun uint32_t ctrl0;
197*4882a593Smuzhiyun uint32_t cache_data_count;
198*4882a593Smuzhiyun const uint32_t dstart = (uint32_t)data;
199*4882a593Smuzhiyun int dmach;
200*4882a593Smuzhiyun int tl;
201*4882a593Smuzhiyun int ret = 0;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun #if defined(CONFIG_MX23)
204*4882a593Smuzhiyun const int mxs_spi_pio_words = 1;
205*4882a593Smuzhiyun #elif defined(CONFIG_MX28)
206*4882a593Smuzhiyun const int mxs_spi_pio_words = 4;
207*4882a593Smuzhiyun #endif
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun ALLOC_CACHE_ALIGN_BUFFER(struct mxs_dma_desc, desc, desc_count);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun memset(desc, 0, sizeof(struct mxs_dma_desc) * desc_count);
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun ctrl0 = readl(&ssp_regs->hw_ssp_ctrl0);
214*4882a593Smuzhiyun ctrl0 |= SSP_CTRL0_DATA_XFER;
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if (flags & SPI_XFER_BEGIN)
217*4882a593Smuzhiyun ctrl0 |= SSP_CTRL0_LOCK_CS;
218*4882a593Smuzhiyun if (!write)
219*4882a593Smuzhiyun ctrl0 |= SSP_CTRL0_READ;
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun if (length % ARCH_DMA_MINALIGN)
222*4882a593Smuzhiyun cache_data_count = roundup(length, ARCH_DMA_MINALIGN);
223*4882a593Smuzhiyun else
224*4882a593Smuzhiyun cache_data_count = length;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* Flush data to DRAM so DMA can pick them up */
227*4882a593Smuzhiyun if (write)
228*4882a593Smuzhiyun flush_dcache_range(dstart, dstart + cache_data_count);
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun /* Invalidate the area, so no writeback into the RAM races with DMA */
231*4882a593Smuzhiyun invalidate_dcache_range(dstart, dstart + cache_data_count);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun dmach = MXS_DMA_CHANNEL_AHB_APBH_SSP0 + slave->slave.bus;
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun dp = desc;
236*4882a593Smuzhiyun while (length) {
237*4882a593Smuzhiyun dp->address = (dma_addr_t)dp;
238*4882a593Smuzhiyun dp->cmd.address = (dma_addr_t)data;
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun * This is correct, even though it does indeed look insane.
242*4882a593Smuzhiyun * I hereby have to, wholeheartedly, thank Freescale Inc.,
243*4882a593Smuzhiyun * for always inventing insane hardware and keeping me busy
244*4882a593Smuzhiyun * and employed ;-)
245*4882a593Smuzhiyun */
246*4882a593Smuzhiyun if (write)
247*4882a593Smuzhiyun dp->cmd.data = MXS_DMA_DESC_COMMAND_DMA_READ;
248*4882a593Smuzhiyun else
249*4882a593Smuzhiyun dp->cmd.data = MXS_DMA_DESC_COMMAND_DMA_WRITE;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /*
252*4882a593Smuzhiyun * The DMA controller can transfer large chunks (64kB) at
253*4882a593Smuzhiyun * time by setting the transfer length to 0. Setting tl to
254*4882a593Smuzhiyun * 0x10000 will overflow below and make .data contain 0.
255*4882a593Smuzhiyun * Otherwise, 0xff00 is the transfer maximum.
256*4882a593Smuzhiyun */
257*4882a593Smuzhiyun if (length >= 0x10000)
258*4882a593Smuzhiyun tl = 0x10000;
259*4882a593Smuzhiyun else
260*4882a593Smuzhiyun tl = min(length, xfer_max_sz);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun dp->cmd.data |=
263*4882a593Smuzhiyun ((tl & 0xffff) << MXS_DMA_DESC_BYTES_OFFSET) |
264*4882a593Smuzhiyun (mxs_spi_pio_words << MXS_DMA_DESC_PIO_WORDS_OFFSET) |
265*4882a593Smuzhiyun MXS_DMA_DESC_HALT_ON_TERMINATE |
266*4882a593Smuzhiyun MXS_DMA_DESC_TERMINATE_FLUSH;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun data += tl;
269*4882a593Smuzhiyun length -= tl;
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun if (!length) {
272*4882a593Smuzhiyun dp->cmd.data |= MXS_DMA_DESC_IRQ | MXS_DMA_DESC_DEC_SEM;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun if (flags & SPI_XFER_END) {
275*4882a593Smuzhiyun ctrl0 &= ~SSP_CTRL0_LOCK_CS;
276*4882a593Smuzhiyun ctrl0 |= SSP_CTRL0_IGNORE_CRC;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /*
281*4882a593Smuzhiyun * Write CTRL0, CMD0, CMD1 and XFER_SIZE registers in
282*4882a593Smuzhiyun * case of MX28, write only CTRL0 in case of MX23 due
283*4882a593Smuzhiyun * to the difference in register layout. It is utterly
284*4882a593Smuzhiyun * essential that the XFER_SIZE register is written on
285*4882a593Smuzhiyun * a per-descriptor basis with the same size as is the
286*4882a593Smuzhiyun * descriptor!
287*4882a593Smuzhiyun */
288*4882a593Smuzhiyun dp->cmd.pio_words[0] = ctrl0;
289*4882a593Smuzhiyun #ifdef CONFIG_MX28
290*4882a593Smuzhiyun dp->cmd.pio_words[1] = 0;
291*4882a593Smuzhiyun dp->cmd.pio_words[2] = 0;
292*4882a593Smuzhiyun dp->cmd.pio_words[3] = tl;
293*4882a593Smuzhiyun #endif
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun mxs_dma_desc_append(dmach, dp);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun dp++;
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun if (mxs_dma_go(dmach))
301*4882a593Smuzhiyun ret = -EINVAL;
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun /* The data arrived into DRAM, invalidate cache over them */
304*4882a593Smuzhiyun if (!write)
305*4882a593Smuzhiyun invalidate_dcache_range(dstart, dstart + cache_data_count);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun return ret;
308*4882a593Smuzhiyun }
309*4882a593Smuzhiyun
spi_xfer(struct spi_slave * slave,unsigned int bitlen,const void * dout,void * din,unsigned long flags)310*4882a593Smuzhiyun int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
311*4882a593Smuzhiyun const void *dout, void *din, unsigned long flags)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun struct mxs_spi_slave *mxs_slave = to_mxs_slave(slave);
314*4882a593Smuzhiyun struct mxs_ssp_regs *ssp_regs = mxs_slave->regs;
315*4882a593Smuzhiyun int len = bitlen / 8;
316*4882a593Smuzhiyun char dummy;
317*4882a593Smuzhiyun int write = 0;
318*4882a593Smuzhiyun char *data = NULL;
319*4882a593Smuzhiyun int dma = 1;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun if (bitlen == 0) {
322*4882a593Smuzhiyun if (flags & SPI_XFER_END) {
323*4882a593Smuzhiyun din = (void *)&dummy;
324*4882a593Smuzhiyun len = 1;
325*4882a593Smuzhiyun } else
326*4882a593Smuzhiyun return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun /* Half-duplex only */
330*4882a593Smuzhiyun if (din && dout)
331*4882a593Smuzhiyun return -EINVAL;
332*4882a593Smuzhiyun /* No data */
333*4882a593Smuzhiyun if (!din && !dout)
334*4882a593Smuzhiyun return 0;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (dout) {
337*4882a593Smuzhiyun data = (char *)dout;
338*4882a593Smuzhiyun write = 1;
339*4882a593Smuzhiyun } else if (din) {
340*4882a593Smuzhiyun data = (char *)din;
341*4882a593Smuzhiyun write = 0;
342*4882a593Smuzhiyun }
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun /*
345*4882a593Smuzhiyun * Check for alignment, if the buffer is aligned, do DMA transfer,
346*4882a593Smuzhiyun * PIO otherwise. This is a temporary workaround until proper bounce
347*4882a593Smuzhiyun * buffer is in place.
348*4882a593Smuzhiyun */
349*4882a593Smuzhiyun if (dma) {
350*4882a593Smuzhiyun if (((uint32_t)data) & (ARCH_DMA_MINALIGN - 1))
351*4882a593Smuzhiyun dma = 0;
352*4882a593Smuzhiyun if (((uint32_t)len) & (ARCH_DMA_MINALIGN - 1))
353*4882a593Smuzhiyun dma = 0;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun if (!dma || (len < MXSSSP_SMALL_TRANSFER)) {
357*4882a593Smuzhiyun writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_clr);
358*4882a593Smuzhiyun return mxs_spi_xfer_pio(mxs_slave, data, len, write, flags);
359*4882a593Smuzhiyun } else {
360*4882a593Smuzhiyun writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_set);
361*4882a593Smuzhiyun return mxs_spi_xfer_dma(mxs_slave, data, len, write, flags);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun }
364