xref: /OK3568_Linux_fs/u-boot/drivers/spi/mxc_spi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <malloc.h>
10*4882a593Smuzhiyun #include <spi.h>
11*4882a593Smuzhiyun #include <linux/errno.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/gpio.h>
14*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun #include <asm/mach-imx/spi.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #ifdef CONFIG_MX27
21*4882a593Smuzhiyun /* i.MX27 has a completely wrong register layout and register definitions in the
22*4882a593Smuzhiyun  * datasheet, the correct one is in the Freescale's Linux driver */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #error "i.MX27 CSPI not supported due to drastic differences in register definitions" \
25*4882a593Smuzhiyun "See linux mxc_spi driver from Freescale for details."
26*4882a593Smuzhiyun #endif
27*4882a593Smuzhiyun 
board_spi_cs_gpio(unsigned bus,unsigned cs)28*4882a593Smuzhiyun __weak int board_spi_cs_gpio(unsigned bus, unsigned cs)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	return -1;
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define OUT	MXC_GPIO_DIRECTION_OUT
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define reg_read readl
36*4882a593Smuzhiyun #define reg_write(a, v) writel(v, a)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #if !defined(CONFIG_SYS_SPI_MXC_WAIT)
39*4882a593Smuzhiyun #define CONFIG_SYS_SPI_MXC_WAIT		(CONFIG_SYS_HZ/100)	/* 10 ms */
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun struct mxc_spi_slave {
43*4882a593Smuzhiyun 	struct spi_slave slave;
44*4882a593Smuzhiyun 	unsigned long	base;
45*4882a593Smuzhiyun 	u32		ctrl_reg;
46*4882a593Smuzhiyun #if defined(MXC_ECSPI)
47*4882a593Smuzhiyun 	u32		cfg_reg;
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun 	int		gpio;
50*4882a593Smuzhiyun 	int		ss_pol;
51*4882a593Smuzhiyun 	unsigned int	max_hz;
52*4882a593Smuzhiyun 	unsigned int	mode;
53*4882a593Smuzhiyun 	struct gpio_desc ss;
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun 
to_mxc_spi_slave(struct spi_slave * slave)56*4882a593Smuzhiyun static inline struct mxc_spi_slave *to_mxc_spi_slave(struct spi_slave *slave)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	return container_of(slave, struct mxc_spi_slave, slave);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
mxc_spi_cs_activate(struct mxc_spi_slave * mxcs)61*4882a593Smuzhiyun static void mxc_spi_cs_activate(struct mxc_spi_slave *mxcs)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	if (CONFIG_IS_ENABLED(DM_SPI)) {
64*4882a593Smuzhiyun 		dm_gpio_set_value(&mxcs->ss, mxcs->ss_pol);
65*4882a593Smuzhiyun 	} else {
66*4882a593Smuzhiyun 		if (mxcs->gpio > 0)
67*4882a593Smuzhiyun 			gpio_set_value(mxcs->gpio, mxcs->ss_pol);
68*4882a593Smuzhiyun 	}
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun 
mxc_spi_cs_deactivate(struct mxc_spi_slave * mxcs)71*4882a593Smuzhiyun static void mxc_spi_cs_deactivate(struct mxc_spi_slave *mxcs)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	if (CONFIG_IS_ENABLED(DM_SPI)) {
74*4882a593Smuzhiyun 		dm_gpio_set_value(&mxcs->ss, !(mxcs->ss_pol));
75*4882a593Smuzhiyun 	} else {
76*4882a593Smuzhiyun 		if (mxcs->gpio > 0)
77*4882a593Smuzhiyun 			gpio_set_value(mxcs->gpio, !(mxcs->ss_pol));
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
get_cspi_div(u32 div)81*4882a593Smuzhiyun u32 get_cspi_div(u32 div)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	int i;
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
86*4882a593Smuzhiyun 		if (div <= (4 << i))
87*4882a593Smuzhiyun 			return i;
88*4882a593Smuzhiyun 	}
89*4882a593Smuzhiyun 	return i;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun #ifdef MXC_CSPI
spi_cfg_mxc(struct mxc_spi_slave * mxcs,unsigned int cs)93*4882a593Smuzhiyun static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	unsigned int ctrl_reg;
96*4882a593Smuzhiyun 	u32 clk_src;
97*4882a593Smuzhiyun 	u32 div;
98*4882a593Smuzhiyun 	unsigned int max_hz = mxcs->max_hz;
99*4882a593Smuzhiyun 	unsigned int mode = mxcs->mode;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	clk_src = mxc_get_clock(MXC_CSPI_CLK);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	div = DIV_ROUND_UP(clk_src, max_hz);
104*4882a593Smuzhiyun 	div = get_cspi_div(div);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	debug("clk %d Hz, div %d, real clk %d Hz\n",
107*4882a593Smuzhiyun 		max_hz, div, clk_src / (4 << div));
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	ctrl_reg = MXC_CSPICTRL_CHIPSELECT(cs) |
110*4882a593Smuzhiyun 		MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS) |
111*4882a593Smuzhiyun 		MXC_CSPICTRL_DATARATE(div) |
112*4882a593Smuzhiyun 		MXC_CSPICTRL_EN |
113*4882a593Smuzhiyun #ifdef CONFIG_MX35
114*4882a593Smuzhiyun 		MXC_CSPICTRL_SSCTL |
115*4882a593Smuzhiyun #endif
116*4882a593Smuzhiyun 		MXC_CSPICTRL_MODE;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	if (mode & SPI_CPHA)
119*4882a593Smuzhiyun 		ctrl_reg |= MXC_CSPICTRL_PHA;
120*4882a593Smuzhiyun 	if (mode & SPI_CPOL)
121*4882a593Smuzhiyun 		ctrl_reg |= MXC_CSPICTRL_POL;
122*4882a593Smuzhiyun 	if (mode & SPI_CS_HIGH)
123*4882a593Smuzhiyun 		ctrl_reg |= MXC_CSPICTRL_SSPOL;
124*4882a593Smuzhiyun 	mxcs->ctrl_reg = ctrl_reg;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	return 0;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun #endif
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #ifdef MXC_ECSPI
spi_cfg_mxc(struct mxc_spi_slave * mxcs,unsigned int cs)131*4882a593Smuzhiyun static s32 spi_cfg_mxc(struct mxc_spi_slave *mxcs, unsigned int cs)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	u32 clk_src = mxc_get_clock(MXC_CSPI_CLK);
134*4882a593Smuzhiyun 	s32 reg_ctrl, reg_config;
135*4882a593Smuzhiyun 	u32 ss_pol = 0, sclkpol = 0, sclkpha = 0, sclkctl = 0;
136*4882a593Smuzhiyun 	u32 pre_div = 0, post_div = 0;
137*4882a593Smuzhiyun 	struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
138*4882a593Smuzhiyun 	unsigned int max_hz = mxcs->max_hz;
139*4882a593Smuzhiyun 	unsigned int mode = mxcs->mode;
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	/*
142*4882a593Smuzhiyun 	 * Reset SPI and set all CSs to master mode, if toggling
143*4882a593Smuzhiyun 	 * between slave and master mode we might see a glitch
144*4882a593Smuzhiyun 	 * on the clock line
145*4882a593Smuzhiyun 	 */
146*4882a593Smuzhiyun 	reg_ctrl = MXC_CSPICTRL_MODE_MASK;
147*4882a593Smuzhiyun 	reg_write(&regs->ctrl, reg_ctrl);
148*4882a593Smuzhiyun 	reg_ctrl |=  MXC_CSPICTRL_EN;
149*4882a593Smuzhiyun 	reg_write(&regs->ctrl, reg_ctrl);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	if (clk_src > max_hz) {
152*4882a593Smuzhiyun 		pre_div = (clk_src - 1) / max_hz;
153*4882a593Smuzhiyun 		/* fls(1) = 1, fls(0x80000000) = 32, fls(16) = 5 */
154*4882a593Smuzhiyun 		post_div = fls(pre_div);
155*4882a593Smuzhiyun 		if (post_div > 4) {
156*4882a593Smuzhiyun 			post_div -= 4;
157*4882a593Smuzhiyun 			if (post_div >= 16) {
158*4882a593Smuzhiyun 				printf("Error: no divider for the freq: %d\n",
159*4882a593Smuzhiyun 					max_hz);
160*4882a593Smuzhiyun 				return -1;
161*4882a593Smuzhiyun 			}
162*4882a593Smuzhiyun 			pre_div >>= post_div;
163*4882a593Smuzhiyun 		} else {
164*4882a593Smuzhiyun 			post_div = 0;
165*4882a593Smuzhiyun 		}
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	debug("pre_div = %d, post_div=%d\n", pre_div, post_div);
169*4882a593Smuzhiyun 	reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_SELCHAN(3)) |
170*4882a593Smuzhiyun 		MXC_CSPICTRL_SELCHAN(cs);
171*4882a593Smuzhiyun 	reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_PREDIV(0x0F)) |
172*4882a593Smuzhiyun 		MXC_CSPICTRL_PREDIV(pre_div);
173*4882a593Smuzhiyun 	reg_ctrl = (reg_ctrl & ~MXC_CSPICTRL_POSTDIV(0x0F)) |
174*4882a593Smuzhiyun 		MXC_CSPICTRL_POSTDIV(post_div);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	if (mode & SPI_CS_HIGH)
177*4882a593Smuzhiyun 		ss_pol = 1;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	if (mode & SPI_CPOL) {
180*4882a593Smuzhiyun 		sclkpol = 1;
181*4882a593Smuzhiyun 		sclkctl = 1;
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	if (mode & SPI_CPHA)
185*4882a593Smuzhiyun 		sclkpha = 1;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	reg_config = reg_read(&regs->cfg);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/*
190*4882a593Smuzhiyun 	 * Configuration register setup
191*4882a593Smuzhiyun 	 * The MX51 supports different setup for each SS
192*4882a593Smuzhiyun 	 */
193*4882a593Smuzhiyun 	reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_SSPOL))) |
194*4882a593Smuzhiyun 		(ss_pol << (cs + MXC_CSPICON_SSPOL));
195*4882a593Smuzhiyun 	reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_POL))) |
196*4882a593Smuzhiyun 		(sclkpol << (cs + MXC_CSPICON_POL));
197*4882a593Smuzhiyun 	reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_CTL))) |
198*4882a593Smuzhiyun 		(sclkctl << (cs + MXC_CSPICON_CTL));
199*4882a593Smuzhiyun 	reg_config = (reg_config & ~(1 << (cs + MXC_CSPICON_PHA))) |
200*4882a593Smuzhiyun 		(sclkpha << (cs + MXC_CSPICON_PHA));
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	debug("reg_ctrl = 0x%x\n", reg_ctrl);
203*4882a593Smuzhiyun 	reg_write(&regs->ctrl, reg_ctrl);
204*4882a593Smuzhiyun 	debug("reg_config = 0x%x\n", reg_config);
205*4882a593Smuzhiyun 	reg_write(&regs->cfg, reg_config);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/* save config register and control register */
208*4882a593Smuzhiyun 	mxcs->ctrl_reg = reg_ctrl;
209*4882a593Smuzhiyun 	mxcs->cfg_reg = reg_config;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	/* clear interrupt reg */
212*4882a593Smuzhiyun 	reg_write(&regs->intr, 0);
213*4882a593Smuzhiyun 	reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	return 0;
216*4882a593Smuzhiyun }
217*4882a593Smuzhiyun #endif
218*4882a593Smuzhiyun 
spi_xchg_single(struct mxc_spi_slave * mxcs,unsigned int bitlen,const u8 * dout,u8 * din,unsigned long flags)219*4882a593Smuzhiyun int spi_xchg_single(struct mxc_spi_slave *mxcs, unsigned int bitlen,
220*4882a593Smuzhiyun 	const u8 *dout, u8 *din, unsigned long flags)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun 	int nbytes = DIV_ROUND_UP(bitlen, 8);
223*4882a593Smuzhiyun 	u32 data, cnt, i;
224*4882a593Smuzhiyun 	struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
225*4882a593Smuzhiyun 	u32 ts;
226*4882a593Smuzhiyun 	int status;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	debug("%s: bitlen %d dout 0x%x din 0x%x\n",
229*4882a593Smuzhiyun 		__func__, bitlen, (u32)dout, (u32)din);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	mxcs->ctrl_reg = (mxcs->ctrl_reg &
232*4882a593Smuzhiyun 		~MXC_CSPICTRL_BITCOUNT(MXC_CSPICTRL_MAXBITS)) |
233*4882a593Smuzhiyun 		MXC_CSPICTRL_BITCOUNT(bitlen - 1);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	reg_write(&regs->ctrl, mxcs->ctrl_reg | MXC_CSPICTRL_EN);
236*4882a593Smuzhiyun #ifdef MXC_ECSPI
237*4882a593Smuzhiyun 	reg_write(&regs->cfg, mxcs->cfg_reg);
238*4882a593Smuzhiyun #endif
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	/* Clear interrupt register */
241*4882a593Smuzhiyun 	reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	/*
244*4882a593Smuzhiyun 	 * The SPI controller works only with words,
245*4882a593Smuzhiyun 	 * check if less than a word is sent.
246*4882a593Smuzhiyun 	 * Access to the FIFO is only 32 bit
247*4882a593Smuzhiyun 	 */
248*4882a593Smuzhiyun 	if (bitlen % 32) {
249*4882a593Smuzhiyun 		data = 0;
250*4882a593Smuzhiyun 		cnt = (bitlen % 32) / 8;
251*4882a593Smuzhiyun 		if (dout) {
252*4882a593Smuzhiyun 			for (i = 0; i < cnt; i++) {
253*4882a593Smuzhiyun 				data = (data << 8) | (*dout++ & 0xFF);
254*4882a593Smuzhiyun 			}
255*4882a593Smuzhiyun 		}
256*4882a593Smuzhiyun 		debug("Sending SPI 0x%x\n", data);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 		reg_write(&regs->txdata, data);
259*4882a593Smuzhiyun 		nbytes -= cnt;
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	data = 0;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	while (nbytes > 0) {
265*4882a593Smuzhiyun 		data = 0;
266*4882a593Smuzhiyun 		if (dout) {
267*4882a593Smuzhiyun 			/* Buffer is not 32-bit aligned */
268*4882a593Smuzhiyun 			if ((unsigned long)dout & 0x03) {
269*4882a593Smuzhiyun 				data = 0;
270*4882a593Smuzhiyun 				for (i = 0; i < 4; i++)
271*4882a593Smuzhiyun 					data = (data << 8) | (*dout++ & 0xFF);
272*4882a593Smuzhiyun 			} else {
273*4882a593Smuzhiyun 				data = *(u32 *)dout;
274*4882a593Smuzhiyun 				data = cpu_to_be32(data);
275*4882a593Smuzhiyun 				dout += 4;
276*4882a593Smuzhiyun 			}
277*4882a593Smuzhiyun 		}
278*4882a593Smuzhiyun 		debug("Sending SPI 0x%x\n", data);
279*4882a593Smuzhiyun 		reg_write(&regs->txdata, data);
280*4882a593Smuzhiyun 		nbytes -= 4;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	/* FIFO is written, now starts the transfer setting the XCH bit */
284*4882a593Smuzhiyun 	reg_write(&regs->ctrl, mxcs->ctrl_reg |
285*4882a593Smuzhiyun 		MXC_CSPICTRL_EN | MXC_CSPICTRL_XCH);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	ts = get_timer(0);
288*4882a593Smuzhiyun 	status = reg_read(&regs->stat);
289*4882a593Smuzhiyun 	/* Wait until the TC (Transfer completed) bit is set */
290*4882a593Smuzhiyun 	while ((status & MXC_CSPICTRL_TC) == 0) {
291*4882a593Smuzhiyun 		if (get_timer(ts) > CONFIG_SYS_SPI_MXC_WAIT) {
292*4882a593Smuzhiyun 			printf("spi_xchg_single: Timeout!\n");
293*4882a593Smuzhiyun 			return -1;
294*4882a593Smuzhiyun 		}
295*4882a593Smuzhiyun 		status = reg_read(&regs->stat);
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	/* Transfer completed, clear any pending request */
299*4882a593Smuzhiyun 	reg_write(&regs->stat, MXC_CSPICTRL_TC | MXC_CSPICTRL_RXOVF);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	nbytes = DIV_ROUND_UP(bitlen, 8);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	cnt = nbytes % 32;
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun 	if (bitlen % 32) {
306*4882a593Smuzhiyun 		data = reg_read(&regs->rxdata);
307*4882a593Smuzhiyun 		cnt = (bitlen % 32) / 8;
308*4882a593Smuzhiyun 		data = cpu_to_be32(data) >> ((sizeof(data) - cnt) * 8);
309*4882a593Smuzhiyun 		debug("SPI Rx unaligned: 0x%x\n", data);
310*4882a593Smuzhiyun 		if (din) {
311*4882a593Smuzhiyun 			memcpy(din, &data, cnt);
312*4882a593Smuzhiyun 			din += cnt;
313*4882a593Smuzhiyun 		}
314*4882a593Smuzhiyun 		nbytes -= cnt;
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	while (nbytes > 0) {
318*4882a593Smuzhiyun 		u32 tmp;
319*4882a593Smuzhiyun 		tmp = reg_read(&regs->rxdata);
320*4882a593Smuzhiyun 		data = cpu_to_be32(tmp);
321*4882a593Smuzhiyun 		debug("SPI Rx: 0x%x 0x%x\n", tmp, data);
322*4882a593Smuzhiyun 		cnt = min_t(u32, nbytes, sizeof(data));
323*4882a593Smuzhiyun 		if (din) {
324*4882a593Smuzhiyun 			memcpy(din, &data, cnt);
325*4882a593Smuzhiyun 			din += cnt;
326*4882a593Smuzhiyun 		}
327*4882a593Smuzhiyun 		nbytes -= cnt;
328*4882a593Smuzhiyun 	}
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 	return 0;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun 
mxc_spi_xfer_internal(struct mxc_spi_slave * mxcs,unsigned int bitlen,const void * dout,void * din,unsigned long flags)334*4882a593Smuzhiyun static int mxc_spi_xfer_internal(struct mxc_spi_slave *mxcs,
335*4882a593Smuzhiyun 				 unsigned int bitlen, const void *dout,
336*4882a593Smuzhiyun 				 void *din, unsigned long flags)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun 	int n_bytes = DIV_ROUND_UP(bitlen, 8);
339*4882a593Smuzhiyun 	int n_bits;
340*4882a593Smuzhiyun 	int ret;
341*4882a593Smuzhiyun 	u32 blk_size;
342*4882a593Smuzhiyun 	u8 *p_outbuf = (u8 *)dout;
343*4882a593Smuzhiyun 	u8 *p_inbuf = (u8 *)din;
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	if (!mxcs)
346*4882a593Smuzhiyun 		return -EINVAL;
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	if (flags & SPI_XFER_BEGIN)
349*4882a593Smuzhiyun 		mxc_spi_cs_activate(mxcs);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	while (n_bytes > 0) {
352*4882a593Smuzhiyun 		if (n_bytes < MAX_SPI_BYTES)
353*4882a593Smuzhiyun 			blk_size = n_bytes;
354*4882a593Smuzhiyun 		else
355*4882a593Smuzhiyun 			blk_size = MAX_SPI_BYTES;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 		n_bits = blk_size * 8;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 		ret = spi_xchg_single(mxcs, n_bits, p_outbuf, p_inbuf, 0);
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 		if (ret)
362*4882a593Smuzhiyun 			return ret;
363*4882a593Smuzhiyun 		if (dout)
364*4882a593Smuzhiyun 			p_outbuf += blk_size;
365*4882a593Smuzhiyun 		if (din)
366*4882a593Smuzhiyun 			p_inbuf += blk_size;
367*4882a593Smuzhiyun 		n_bytes -= blk_size;
368*4882a593Smuzhiyun 	}
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	if (flags & SPI_XFER_END) {
371*4882a593Smuzhiyun 		mxc_spi_cs_deactivate(mxcs);
372*4882a593Smuzhiyun 	}
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	return 0;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
mxc_spi_claim_bus_internal(struct mxc_spi_slave * mxcs,int cs)377*4882a593Smuzhiyun static int mxc_spi_claim_bus_internal(struct mxc_spi_slave *mxcs, int cs)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun 	struct cspi_regs *regs = (struct cspi_regs *)mxcs->base;
380*4882a593Smuzhiyun 	int ret;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	reg_write(&regs->rxdata, 1);
383*4882a593Smuzhiyun 	udelay(1);
384*4882a593Smuzhiyun 	ret = spi_cfg_mxc(mxcs, cs);
385*4882a593Smuzhiyun 	if (ret) {
386*4882a593Smuzhiyun 		printf("mxc_spi: cannot setup SPI controller\n");
387*4882a593Smuzhiyun 		return ret;
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun 	reg_write(&regs->period, MXC_CSPIPERIOD_32KHZ);
390*4882a593Smuzhiyun 	reg_write(&regs->intr, 0);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	return 0;
393*4882a593Smuzhiyun }
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun #ifndef CONFIG_DM_SPI
spi_xfer(struct spi_slave * slave,unsigned int bitlen,const void * dout,void * din,unsigned long flags)396*4882a593Smuzhiyun int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
397*4882a593Smuzhiyun 		void *din, unsigned long flags)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun 	struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun 	return mxc_spi_xfer_internal(mxcs, bitlen, dout, din, flags);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun 
spi_init(void)404*4882a593Smuzhiyun void spi_init(void)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun }
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun /*
409*4882a593Smuzhiyun  * Some SPI devices require active chip-select over multiple
410*4882a593Smuzhiyun  * transactions, we achieve this using a GPIO. Still, the SPI
411*4882a593Smuzhiyun  * controller has to be configured to use one of its own chipselects.
412*4882a593Smuzhiyun  * To use this feature you have to implement board_spi_cs_gpio() to assign
413*4882a593Smuzhiyun  * a gpio value for each cs (-1 if cs doesn't need to use gpio).
414*4882a593Smuzhiyun  * You must use some unused on this SPI controller cs between 0 and 3.
415*4882a593Smuzhiyun  */
setup_cs_gpio(struct mxc_spi_slave * mxcs,unsigned int bus,unsigned int cs)416*4882a593Smuzhiyun static int setup_cs_gpio(struct mxc_spi_slave *mxcs,
417*4882a593Smuzhiyun 			 unsigned int bus, unsigned int cs)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	int ret;
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	mxcs->gpio = board_spi_cs_gpio(bus, cs);
422*4882a593Smuzhiyun 	if (mxcs->gpio == -1)
423*4882a593Smuzhiyun 		return 0;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 	gpio_request(mxcs->gpio, "spi-cs");
426*4882a593Smuzhiyun 	ret = gpio_direction_output(mxcs->gpio, !(mxcs->ss_pol));
427*4882a593Smuzhiyun 	if (ret) {
428*4882a593Smuzhiyun 		printf("mxc_spi: cannot setup gpio %d\n", mxcs->gpio);
429*4882a593Smuzhiyun 		return -EINVAL;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	return 0;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun static unsigned long spi_bases[] = {
436*4882a593Smuzhiyun 	MXC_SPI_BASE_ADDRESSES
437*4882a593Smuzhiyun };
438*4882a593Smuzhiyun 
spi_setup_slave(unsigned int bus,unsigned int cs,unsigned int max_hz,unsigned int mode)439*4882a593Smuzhiyun struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
440*4882a593Smuzhiyun 			unsigned int max_hz, unsigned int mode)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun 	struct mxc_spi_slave *mxcs;
443*4882a593Smuzhiyun 	int ret;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	if (bus >= ARRAY_SIZE(spi_bases))
446*4882a593Smuzhiyun 		return NULL;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	if (max_hz == 0) {
449*4882a593Smuzhiyun 		printf("Error: desired clock is 0\n");
450*4882a593Smuzhiyun 		return NULL;
451*4882a593Smuzhiyun 	}
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 	mxcs = spi_alloc_slave(struct mxc_spi_slave, bus, cs);
454*4882a593Smuzhiyun 	if (!mxcs) {
455*4882a593Smuzhiyun 		puts("mxc_spi: SPI Slave not allocated !\n");
456*4882a593Smuzhiyun 		return NULL;
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	mxcs->ss_pol = (mode & SPI_CS_HIGH) ? 1 : 0;
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	ret = setup_cs_gpio(mxcs, bus, cs);
462*4882a593Smuzhiyun 	if (ret < 0) {
463*4882a593Smuzhiyun 		free(mxcs);
464*4882a593Smuzhiyun 		return NULL;
465*4882a593Smuzhiyun 	}
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	mxcs->base = spi_bases[bus];
468*4882a593Smuzhiyun 	mxcs->max_hz = max_hz;
469*4882a593Smuzhiyun 	mxcs->mode = mode;
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	return &mxcs->slave;
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun 
spi_free_slave(struct spi_slave * slave)474*4882a593Smuzhiyun void spi_free_slave(struct spi_slave *slave)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun 	struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	free(mxcs);
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
spi_claim_bus(struct spi_slave * slave)481*4882a593Smuzhiyun int spi_claim_bus(struct spi_slave *slave)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	struct mxc_spi_slave *mxcs = to_mxc_spi_slave(slave);
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	return mxc_spi_claim_bus_internal(mxcs, slave->cs);
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun 
spi_release_bus(struct spi_slave * slave)488*4882a593Smuzhiyun void spi_release_bus(struct spi_slave *slave)
489*4882a593Smuzhiyun {
490*4882a593Smuzhiyun 	/* TODO: Shut the controller down */
491*4882a593Smuzhiyun }
492*4882a593Smuzhiyun #else
493*4882a593Smuzhiyun 
mxc_spi_probe(struct udevice * bus)494*4882a593Smuzhiyun static int mxc_spi_probe(struct udevice *bus)
495*4882a593Smuzhiyun {
496*4882a593Smuzhiyun 	struct mxc_spi_slave *plat = bus->platdata;
497*4882a593Smuzhiyun 	struct mxc_spi_slave *mxcs = dev_get_platdata(bus);
498*4882a593Smuzhiyun 	int node = dev_of_offset(bus);
499*4882a593Smuzhiyun 	const void *blob = gd->fdt_blob;
500*4882a593Smuzhiyun 	int ret;
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun 	if (gpio_request_by_name(bus, "cs-gpios", 0, &plat->ss,
503*4882a593Smuzhiyun 				 GPIOD_IS_OUT)) {
504*4882a593Smuzhiyun 		dev_err(bus, "No cs-gpios property\n");
505*4882a593Smuzhiyun 		return -EINVAL;
506*4882a593Smuzhiyun 	}
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun 	plat->base = dev_get_addr(bus);
509*4882a593Smuzhiyun 	if (plat->base == FDT_ADDR_T_NONE)
510*4882a593Smuzhiyun 		return -ENODEV;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	ret = dm_gpio_set_value(&plat->ss, !(mxcs->ss_pol));
513*4882a593Smuzhiyun 	if (ret) {
514*4882a593Smuzhiyun 		dev_err(bus, "Setting cs error\n");
515*4882a593Smuzhiyun 		return ret;
516*4882a593Smuzhiyun 	}
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun 	mxcs->max_hz = fdtdec_get_int(blob, node, "spi-max-frequency",
519*4882a593Smuzhiyun 				      20000000);
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	return 0;
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun 
mxc_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)524*4882a593Smuzhiyun static int mxc_spi_xfer(struct udevice *dev, unsigned int bitlen,
525*4882a593Smuzhiyun 		const void *dout, void *din, unsigned long flags)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun 	struct mxc_spi_slave *mxcs = dev_get_platdata(dev->parent);
528*4882a593Smuzhiyun 
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	return mxc_spi_xfer_internal(mxcs, bitlen, dout, din, flags);
531*4882a593Smuzhiyun }
532*4882a593Smuzhiyun 
mxc_spi_claim_bus(struct udevice * dev)533*4882a593Smuzhiyun static int mxc_spi_claim_bus(struct udevice *dev)
534*4882a593Smuzhiyun {
535*4882a593Smuzhiyun 	struct mxc_spi_slave *mxcs = dev_get_platdata(dev->parent);
536*4882a593Smuzhiyun 	struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
537*4882a593Smuzhiyun 
538*4882a593Smuzhiyun 	return mxc_spi_claim_bus_internal(mxcs, slave_plat->cs);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun 
mxc_spi_release_bus(struct udevice * dev)541*4882a593Smuzhiyun static int mxc_spi_release_bus(struct udevice *dev)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun 	return 0;
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun 
mxc_spi_set_speed(struct udevice * bus,uint speed)546*4882a593Smuzhiyun static int mxc_spi_set_speed(struct udevice *bus, uint speed)
547*4882a593Smuzhiyun {
548*4882a593Smuzhiyun 	/* Nothing to do */
549*4882a593Smuzhiyun 	return 0;
550*4882a593Smuzhiyun }
551*4882a593Smuzhiyun 
mxc_spi_set_mode(struct udevice * bus,uint mode)552*4882a593Smuzhiyun static int mxc_spi_set_mode(struct udevice *bus, uint mode)
553*4882a593Smuzhiyun {
554*4882a593Smuzhiyun 	struct mxc_spi_slave *mxcs = dev_get_platdata(bus);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	mxcs->mode = mode;
557*4882a593Smuzhiyun 	mxcs->ss_pol = (mode & SPI_CS_HIGH) ? 1 : 0;
558*4882a593Smuzhiyun 
559*4882a593Smuzhiyun 	return 0;
560*4882a593Smuzhiyun }
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun static const struct dm_spi_ops mxc_spi_ops = {
563*4882a593Smuzhiyun 	.claim_bus	= mxc_spi_claim_bus,
564*4882a593Smuzhiyun 	.release_bus	= mxc_spi_release_bus,
565*4882a593Smuzhiyun 	.xfer		= mxc_spi_xfer,
566*4882a593Smuzhiyun 	.set_speed	= mxc_spi_set_speed,
567*4882a593Smuzhiyun 	.set_mode	= mxc_spi_set_mode,
568*4882a593Smuzhiyun };
569*4882a593Smuzhiyun 
570*4882a593Smuzhiyun static const struct udevice_id mxc_spi_ids[] = {
571*4882a593Smuzhiyun 	{ .compatible = "fsl,imx51-ecspi" },
572*4882a593Smuzhiyun 	{ }
573*4882a593Smuzhiyun };
574*4882a593Smuzhiyun 
575*4882a593Smuzhiyun U_BOOT_DRIVER(mxc_spi) = {
576*4882a593Smuzhiyun 	.name	= "mxc_spi",
577*4882a593Smuzhiyun 	.id	= UCLASS_SPI,
578*4882a593Smuzhiyun 	.of_match = mxc_spi_ids,
579*4882a593Smuzhiyun 	.ops	= &mxc_spi_ops,
580*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct mxc_spi_slave),
581*4882a593Smuzhiyun 	.probe	= mxc_spi_probe,
582*4882a593Smuzhiyun };
583*4882a593Smuzhiyun #endif
584