xref: /OK3568_Linux_fs/u-boot/drivers/spi/exynos_spi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2012 SAMSUNG Electronics
3*4882a593Smuzhiyun  * Padmavathi Venna <padma.v@samsung.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <errno.h>
11*4882a593Smuzhiyun #include <malloc.h>
12*4882a593Smuzhiyun #include <spi.h>
13*4882a593Smuzhiyun #include <fdtdec.h>
14*4882a593Smuzhiyun #include <asm/arch/clk.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun #include <asm/arch/cpu.h>
17*4882a593Smuzhiyun #include <asm/arch/gpio.h>
18*4882a593Smuzhiyun #include <asm/arch/pinmux.h>
19*4882a593Smuzhiyun #include <asm/arch/spi.h>
20*4882a593Smuzhiyun #include <asm/io.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun struct exynos_spi_platdata {
25*4882a593Smuzhiyun 	enum periph_id periph_id;
26*4882a593Smuzhiyun 	s32 frequency;		/* Default clock frequency, -1 for none */
27*4882a593Smuzhiyun 	struct exynos_spi *regs;
28*4882a593Smuzhiyun 	uint deactivate_delay_us;	/* Delay to wait after deactivate */
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun struct exynos_spi_priv {
32*4882a593Smuzhiyun 	struct exynos_spi *regs;
33*4882a593Smuzhiyun 	unsigned int freq;		/* Default frequency */
34*4882a593Smuzhiyun 	unsigned int mode;
35*4882a593Smuzhiyun 	enum periph_id periph_id;	/* Peripheral ID for this device */
36*4882a593Smuzhiyun 	unsigned int fifo_size;
37*4882a593Smuzhiyun 	int skip_preamble;
38*4882a593Smuzhiyun 	ulong last_transaction_us;	/* Time of last transaction end */
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /**
42*4882a593Smuzhiyun  * Flush spi tx, rx fifos and reset the SPI controller
43*4882a593Smuzhiyun  *
44*4882a593Smuzhiyun  * @param regs	Pointer to SPI registers
45*4882a593Smuzhiyun  */
spi_flush_fifo(struct exynos_spi * regs)46*4882a593Smuzhiyun static void spi_flush_fifo(struct exynos_spi *regs)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	clrsetbits_le32(&regs->ch_cfg, SPI_CH_HS_EN, SPI_CH_RST);
49*4882a593Smuzhiyun 	clrbits_le32(&regs->ch_cfg, SPI_CH_RST);
50*4882a593Smuzhiyun 	setbits_le32(&regs->ch_cfg, SPI_TX_CH_ON | SPI_RX_CH_ON);
51*4882a593Smuzhiyun }
52*4882a593Smuzhiyun 
spi_get_fifo_levels(struct exynos_spi * regs,int * rx_lvl,int * tx_lvl)53*4882a593Smuzhiyun static void spi_get_fifo_levels(struct exynos_spi *regs,
54*4882a593Smuzhiyun 	int *rx_lvl, int *tx_lvl)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	uint32_t spi_sts = readl(&regs->spi_sts);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	*rx_lvl = (spi_sts >> SPI_RX_LVL_OFFSET) & SPI_FIFO_LVL_MASK;
59*4882a593Smuzhiyun 	*tx_lvl = (spi_sts >> SPI_TX_LVL_OFFSET) & SPI_FIFO_LVL_MASK;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /**
63*4882a593Smuzhiyun  * If there's something to transfer, do a software reset and set a
64*4882a593Smuzhiyun  * transaction size.
65*4882a593Smuzhiyun  *
66*4882a593Smuzhiyun  * @param regs	SPI peripheral registers
67*4882a593Smuzhiyun  * @param count	Number of bytes to transfer
68*4882a593Smuzhiyun  * @param step	Number of bytes to transfer in each packet (1 or 4)
69*4882a593Smuzhiyun  */
spi_request_bytes(struct exynos_spi * regs,int count,int step)70*4882a593Smuzhiyun static void spi_request_bytes(struct exynos_spi *regs, int count, int step)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	debug("%s: regs=%p, count=%d, step=%d\n", __func__, regs, count, step);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/* For word address we need to swap bytes */
75*4882a593Smuzhiyun 	if (step == 4) {
76*4882a593Smuzhiyun 		setbits_le32(&regs->mode_cfg,
77*4882a593Smuzhiyun 			     SPI_MODE_CH_WIDTH_WORD | SPI_MODE_BUS_WIDTH_WORD);
78*4882a593Smuzhiyun 		count /= 4;
79*4882a593Smuzhiyun 		setbits_le32(&regs->swap_cfg, SPI_TX_SWAP_EN | SPI_RX_SWAP_EN |
80*4882a593Smuzhiyun 			SPI_TX_BYTE_SWAP | SPI_RX_BYTE_SWAP |
81*4882a593Smuzhiyun 			SPI_TX_HWORD_SWAP | SPI_RX_HWORD_SWAP);
82*4882a593Smuzhiyun 	} else {
83*4882a593Smuzhiyun 		/* Select byte access and clear the swap configuration */
84*4882a593Smuzhiyun 		clrbits_le32(&regs->mode_cfg,
85*4882a593Smuzhiyun 			     SPI_MODE_CH_WIDTH_WORD | SPI_MODE_BUS_WIDTH_WORD);
86*4882a593Smuzhiyun 		writel(0, &regs->swap_cfg);
87*4882a593Smuzhiyun 	}
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun 	assert(count && count < (1 << 16));
90*4882a593Smuzhiyun 	setbits_le32(&regs->ch_cfg, SPI_CH_RST);
91*4882a593Smuzhiyun 	clrbits_le32(&regs->ch_cfg, SPI_CH_RST);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	writel(count | SPI_PACKET_CNT_EN, &regs->pkt_cnt);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
spi_rx_tx(struct exynos_spi_priv * priv,int todo,void ** dinp,void const ** doutp,unsigned long flags)96*4882a593Smuzhiyun static int spi_rx_tx(struct exynos_spi_priv *priv, int todo,
97*4882a593Smuzhiyun 			void **dinp, void const **doutp, unsigned long flags)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	struct exynos_spi *regs = priv->regs;
100*4882a593Smuzhiyun 	uchar *rxp = *dinp;
101*4882a593Smuzhiyun 	const uchar *txp = *doutp;
102*4882a593Smuzhiyun 	int rx_lvl, tx_lvl;
103*4882a593Smuzhiyun 	uint out_bytes, in_bytes;
104*4882a593Smuzhiyun 	int toread;
105*4882a593Smuzhiyun 	unsigned start = get_timer(0);
106*4882a593Smuzhiyun 	int stopping;
107*4882a593Smuzhiyun 	int step;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	out_bytes = in_bytes = todo;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	stopping = priv->skip_preamble && (flags & SPI_XFER_END) &&
112*4882a593Smuzhiyun 					!(priv->mode & SPI_SLAVE);
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	/*
115*4882a593Smuzhiyun 	 * Try to transfer words if we can. This helps read performance at
116*4882a593Smuzhiyun 	 * SPI clock speeds above about 20MHz.
117*4882a593Smuzhiyun 	 */
118*4882a593Smuzhiyun 	step = 1;
119*4882a593Smuzhiyun 	if (!((todo | (uintptr_t)rxp | (uintptr_t)txp) & 3) &&
120*4882a593Smuzhiyun 	    !priv->skip_preamble)
121*4882a593Smuzhiyun 		step = 4;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/*
124*4882a593Smuzhiyun 	 * If there's something to send, do a software reset and set a
125*4882a593Smuzhiyun 	 * transaction size.
126*4882a593Smuzhiyun 	 */
127*4882a593Smuzhiyun 	spi_request_bytes(regs, todo, step);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	/*
130*4882a593Smuzhiyun 	 * Bytes are transmitted/received in pairs. Wait to receive all the
131*4882a593Smuzhiyun 	 * data because then transmission will be done as well.
132*4882a593Smuzhiyun 	 */
133*4882a593Smuzhiyun 	toread = in_bytes;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 	while (in_bytes) {
136*4882a593Smuzhiyun 		int temp;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 		/* Keep the fifos full/empty. */
139*4882a593Smuzhiyun 		spi_get_fifo_levels(regs, &rx_lvl, &tx_lvl);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 		/*
142*4882a593Smuzhiyun 		 * Don't completely fill the txfifo, since we don't want our
143*4882a593Smuzhiyun 		 * rxfifo to overflow, and it may already contain data.
144*4882a593Smuzhiyun 		 */
145*4882a593Smuzhiyun 		while (tx_lvl < priv->fifo_size/2 && out_bytes) {
146*4882a593Smuzhiyun 			if (!txp)
147*4882a593Smuzhiyun 				temp = -1;
148*4882a593Smuzhiyun 			else if (step == 4)
149*4882a593Smuzhiyun 				temp = *(uint32_t *)txp;
150*4882a593Smuzhiyun 			else
151*4882a593Smuzhiyun 				temp = *txp;
152*4882a593Smuzhiyun 			writel(temp, &regs->tx_data);
153*4882a593Smuzhiyun 			out_bytes -= step;
154*4882a593Smuzhiyun 			if (txp)
155*4882a593Smuzhiyun 				txp += step;
156*4882a593Smuzhiyun 			tx_lvl += step;
157*4882a593Smuzhiyun 		}
158*4882a593Smuzhiyun 		if (rx_lvl >= step) {
159*4882a593Smuzhiyun 			while (rx_lvl >= step) {
160*4882a593Smuzhiyun 				temp = readl(&regs->rx_data);
161*4882a593Smuzhiyun 				if (priv->skip_preamble) {
162*4882a593Smuzhiyun 					if (temp == SPI_PREAMBLE_END_BYTE) {
163*4882a593Smuzhiyun 						priv->skip_preamble = 0;
164*4882a593Smuzhiyun 						stopping = 0;
165*4882a593Smuzhiyun 					}
166*4882a593Smuzhiyun 				} else {
167*4882a593Smuzhiyun 					if (rxp || stopping) {
168*4882a593Smuzhiyun 						if (step == 4)
169*4882a593Smuzhiyun 							*(uint32_t *)rxp = temp;
170*4882a593Smuzhiyun 						else
171*4882a593Smuzhiyun 							*rxp = temp;
172*4882a593Smuzhiyun 						rxp += step;
173*4882a593Smuzhiyun 					}
174*4882a593Smuzhiyun 					in_bytes -= step;
175*4882a593Smuzhiyun 				}
176*4882a593Smuzhiyun 				toread -= step;
177*4882a593Smuzhiyun 				rx_lvl -= step;
178*4882a593Smuzhiyun 			}
179*4882a593Smuzhiyun 		} else if (!toread) {
180*4882a593Smuzhiyun 			/*
181*4882a593Smuzhiyun 			 * We have run out of input data, but haven't read
182*4882a593Smuzhiyun 			 * enough bytes after the preamble yet. Read some more,
183*4882a593Smuzhiyun 			 * and make sure that we transmit dummy bytes too, to
184*4882a593Smuzhiyun 			 * keep things going.
185*4882a593Smuzhiyun 			 */
186*4882a593Smuzhiyun 			assert(!out_bytes);
187*4882a593Smuzhiyun 			out_bytes = in_bytes;
188*4882a593Smuzhiyun 			toread = in_bytes;
189*4882a593Smuzhiyun 			txp = NULL;
190*4882a593Smuzhiyun 			spi_request_bytes(regs, toread, step);
191*4882a593Smuzhiyun 		}
192*4882a593Smuzhiyun 		if (priv->skip_preamble && get_timer(start) > 100) {
193*4882a593Smuzhiyun 			debug("SPI timeout: in_bytes=%d, out_bytes=%d, ",
194*4882a593Smuzhiyun 			      in_bytes, out_bytes);
195*4882a593Smuzhiyun 			return -ETIMEDOUT;
196*4882a593Smuzhiyun 		}
197*4882a593Smuzhiyun 	}
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	*dinp = rxp;
200*4882a593Smuzhiyun 	*doutp = txp;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /**
206*4882a593Smuzhiyun  * Activate the CS by driving it LOW
207*4882a593Smuzhiyun  *
208*4882a593Smuzhiyun  * @param slave	Pointer to spi_slave to which controller has to
209*4882a593Smuzhiyun  *		communicate with
210*4882a593Smuzhiyun  */
spi_cs_activate(struct udevice * dev)211*4882a593Smuzhiyun static void spi_cs_activate(struct udevice *dev)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun 	struct udevice *bus = dev->parent;
214*4882a593Smuzhiyun 	struct exynos_spi_platdata *pdata = dev_get_platdata(bus);
215*4882a593Smuzhiyun 	struct exynos_spi_priv *priv = dev_get_priv(bus);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	/* If it's too soon to do another transaction, wait */
218*4882a593Smuzhiyun 	if (pdata->deactivate_delay_us &&
219*4882a593Smuzhiyun 	    priv->last_transaction_us) {
220*4882a593Smuzhiyun 		ulong delay_us;		/* The delay completed so far */
221*4882a593Smuzhiyun 		delay_us = timer_get_us() - priv->last_transaction_us;
222*4882a593Smuzhiyun 		if (delay_us < pdata->deactivate_delay_us)
223*4882a593Smuzhiyun 			udelay(pdata->deactivate_delay_us - delay_us);
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	clrbits_le32(&priv->regs->cs_reg, SPI_SLAVE_SIG_INACT);
227*4882a593Smuzhiyun 	debug("Activate CS, bus '%s'\n", bus->name);
228*4882a593Smuzhiyun 	priv->skip_preamble = priv->mode & SPI_PREAMBLE;
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun /**
232*4882a593Smuzhiyun  * Deactivate the CS by driving it HIGH
233*4882a593Smuzhiyun  *
234*4882a593Smuzhiyun  * @param slave	Pointer to spi_slave to which controller has to
235*4882a593Smuzhiyun  *		communicate with
236*4882a593Smuzhiyun  */
spi_cs_deactivate(struct udevice * dev)237*4882a593Smuzhiyun static void spi_cs_deactivate(struct udevice *dev)
238*4882a593Smuzhiyun {
239*4882a593Smuzhiyun 	struct udevice *bus = dev->parent;
240*4882a593Smuzhiyun 	struct exynos_spi_platdata *pdata = dev_get_platdata(bus);
241*4882a593Smuzhiyun 	struct exynos_spi_priv *priv = dev_get_priv(bus);
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	setbits_le32(&priv->regs->cs_reg, SPI_SLAVE_SIG_INACT);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* Remember time of this transaction so we can honour the bus delay */
246*4882a593Smuzhiyun 	if (pdata->deactivate_delay_us)
247*4882a593Smuzhiyun 		priv->last_transaction_us = timer_get_us();
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	debug("Deactivate CS, bus '%s'\n", bus->name);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun 
exynos_spi_ofdata_to_platdata(struct udevice * bus)252*4882a593Smuzhiyun static int exynos_spi_ofdata_to_platdata(struct udevice *bus)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun 	struct exynos_spi_platdata *plat = bus->platdata;
255*4882a593Smuzhiyun 	const void *blob = gd->fdt_blob;
256*4882a593Smuzhiyun 	int node = dev_of_offset(bus);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	plat->regs = (struct exynos_spi *)devfdt_get_addr(bus);
259*4882a593Smuzhiyun 	plat->periph_id = pinmux_decode_periph_id(blob, node);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	if (plat->periph_id == PERIPH_ID_NONE) {
262*4882a593Smuzhiyun 		debug("%s: Invalid peripheral ID %d\n", __func__,
263*4882a593Smuzhiyun 			plat->periph_id);
264*4882a593Smuzhiyun 		return -FDT_ERR_NOTFOUND;
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/* Use 500KHz as a suitable default */
268*4882a593Smuzhiyun 	plat->frequency = fdtdec_get_int(blob, node, "spi-max-frequency",
269*4882a593Smuzhiyun 					500000);
270*4882a593Smuzhiyun 	plat->deactivate_delay_us = fdtdec_get_int(blob, node,
271*4882a593Smuzhiyun 					"spi-deactivate-delay", 0);
272*4882a593Smuzhiyun 	debug("%s: regs=%p, periph_id=%d, max-frequency=%d, deactivate_delay=%d\n",
273*4882a593Smuzhiyun 	      __func__, plat->regs, plat->periph_id, plat->frequency,
274*4882a593Smuzhiyun 	      plat->deactivate_delay_us);
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	return 0;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun 
exynos_spi_probe(struct udevice * bus)279*4882a593Smuzhiyun static int exynos_spi_probe(struct udevice *bus)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	struct exynos_spi_platdata *plat = dev_get_platdata(bus);
282*4882a593Smuzhiyun 	struct exynos_spi_priv *priv = dev_get_priv(bus);
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	priv->regs = plat->regs;
285*4882a593Smuzhiyun 	if (plat->periph_id == PERIPH_ID_SPI1 ||
286*4882a593Smuzhiyun 	    plat->periph_id == PERIPH_ID_SPI2)
287*4882a593Smuzhiyun 		priv->fifo_size = 64;
288*4882a593Smuzhiyun 	else
289*4882a593Smuzhiyun 		priv->fifo_size = 256;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	priv->skip_preamble = 0;
292*4882a593Smuzhiyun 	priv->last_transaction_us = timer_get_us();
293*4882a593Smuzhiyun 	priv->freq = plat->frequency;
294*4882a593Smuzhiyun 	priv->periph_id = plat->periph_id;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	return 0;
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
exynos_spi_claim_bus(struct udevice * dev)299*4882a593Smuzhiyun static int exynos_spi_claim_bus(struct udevice *dev)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun 	struct udevice *bus = dev->parent;
302*4882a593Smuzhiyun 	struct exynos_spi_priv *priv = dev_get_priv(bus);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	exynos_pinmux_config(priv->periph_id, PINMUX_FLAG_NONE);
305*4882a593Smuzhiyun 	spi_flush_fifo(priv->regs);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	writel(SPI_FB_DELAY_180, &priv->regs->fb_clk);
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
exynos_spi_release_bus(struct udevice * dev)312*4882a593Smuzhiyun static int exynos_spi_release_bus(struct udevice *dev)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	struct udevice *bus = dev->parent;
315*4882a593Smuzhiyun 	struct exynos_spi_priv *priv = dev_get_priv(bus);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	spi_flush_fifo(priv->regs);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	return 0;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
exynos_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)322*4882a593Smuzhiyun static int exynos_spi_xfer(struct udevice *dev, unsigned int bitlen,
323*4882a593Smuzhiyun 			   const void *dout, void *din, unsigned long flags)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct udevice *bus = dev->parent;
326*4882a593Smuzhiyun 	struct exynos_spi_priv *priv = dev_get_priv(bus);
327*4882a593Smuzhiyun 	int upto, todo;
328*4882a593Smuzhiyun 	int bytelen;
329*4882a593Smuzhiyun 	int ret = 0;
330*4882a593Smuzhiyun 
331*4882a593Smuzhiyun 	/* spi core configured to do 8 bit transfers */
332*4882a593Smuzhiyun 	if (bitlen % 8) {
333*4882a593Smuzhiyun 		debug("Non byte aligned SPI transfer.\n");
334*4882a593Smuzhiyun 		return -1;
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	/* Start the transaction, if necessary. */
338*4882a593Smuzhiyun 	if ((flags & SPI_XFER_BEGIN))
339*4882a593Smuzhiyun 		spi_cs_activate(dev);
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	/*
342*4882a593Smuzhiyun 	 * Exynos SPI limits each transfer to 65535 transfers. To keep
343*4882a593Smuzhiyun 	 * things simple, allow a maximum of 65532 bytes. We could allow
344*4882a593Smuzhiyun 	 * more in word mode, but the performance difference is small.
345*4882a593Smuzhiyun 	 */
346*4882a593Smuzhiyun 	bytelen = bitlen / 8;
347*4882a593Smuzhiyun 	for (upto = 0; !ret && upto < bytelen; upto += todo) {
348*4882a593Smuzhiyun 		todo = min(bytelen - upto, (1 << 16) - 4);
349*4882a593Smuzhiyun 		ret = spi_rx_tx(priv, todo, &din, &dout, flags);
350*4882a593Smuzhiyun 		if (ret)
351*4882a593Smuzhiyun 			break;
352*4882a593Smuzhiyun 	}
353*4882a593Smuzhiyun 
354*4882a593Smuzhiyun 	/* Stop the transaction, if necessary. */
355*4882a593Smuzhiyun 	if ((flags & SPI_XFER_END) && !(priv->mode & SPI_SLAVE)) {
356*4882a593Smuzhiyun 		spi_cs_deactivate(dev);
357*4882a593Smuzhiyun 		if (priv->skip_preamble) {
358*4882a593Smuzhiyun 			assert(!priv->skip_preamble);
359*4882a593Smuzhiyun 			debug("Failed to complete premable transaction\n");
360*4882a593Smuzhiyun 			ret = -1;
361*4882a593Smuzhiyun 		}
362*4882a593Smuzhiyun 	}
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	return ret;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
exynos_spi_set_speed(struct udevice * bus,uint speed)367*4882a593Smuzhiyun static int exynos_spi_set_speed(struct udevice *bus, uint speed)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	struct exynos_spi_platdata *plat = bus->platdata;
370*4882a593Smuzhiyun 	struct exynos_spi_priv *priv = dev_get_priv(bus);
371*4882a593Smuzhiyun 	int ret;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	if (speed > plat->frequency)
374*4882a593Smuzhiyun 		speed = plat->frequency;
375*4882a593Smuzhiyun 	ret = set_spi_clk(priv->periph_id, speed);
376*4882a593Smuzhiyun 	if (ret)
377*4882a593Smuzhiyun 		return ret;
378*4882a593Smuzhiyun 	priv->freq = speed;
379*4882a593Smuzhiyun 	debug("%s: regs=%p, speed=%d\n", __func__, priv->regs, priv->freq);
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	return 0;
382*4882a593Smuzhiyun }
383*4882a593Smuzhiyun 
exynos_spi_set_mode(struct udevice * bus,uint mode)384*4882a593Smuzhiyun static int exynos_spi_set_mode(struct udevice *bus, uint mode)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun 	struct exynos_spi_priv *priv = dev_get_priv(bus);
387*4882a593Smuzhiyun 	uint32_t reg;
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	reg = readl(&priv->regs->ch_cfg);
390*4882a593Smuzhiyun 	reg &= ~(SPI_CH_CPHA_B | SPI_CH_CPOL_L);
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 	if (mode & SPI_CPHA)
393*4882a593Smuzhiyun 		reg |= SPI_CH_CPHA_B;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 	if (mode & SPI_CPOL)
396*4882a593Smuzhiyun 		reg |= SPI_CH_CPOL_L;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	writel(reg, &priv->regs->ch_cfg);
399*4882a593Smuzhiyun 	priv->mode = mode;
400*4882a593Smuzhiyun 	debug("%s: regs=%p, mode=%d\n", __func__, priv->regs, priv->mode);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	return 0;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun static const struct dm_spi_ops exynos_spi_ops = {
406*4882a593Smuzhiyun 	.claim_bus	= exynos_spi_claim_bus,
407*4882a593Smuzhiyun 	.release_bus	= exynos_spi_release_bus,
408*4882a593Smuzhiyun 	.xfer		= exynos_spi_xfer,
409*4882a593Smuzhiyun 	.set_speed	= exynos_spi_set_speed,
410*4882a593Smuzhiyun 	.set_mode	= exynos_spi_set_mode,
411*4882a593Smuzhiyun 	/*
412*4882a593Smuzhiyun 	 * cs_info is not needed, since we require all chip selects to be
413*4882a593Smuzhiyun 	 * in the device tree explicitly
414*4882a593Smuzhiyun 	 */
415*4882a593Smuzhiyun };
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun static const struct udevice_id exynos_spi_ids[] = {
418*4882a593Smuzhiyun 	{ .compatible = "samsung,exynos-spi" },
419*4882a593Smuzhiyun 	{ }
420*4882a593Smuzhiyun };
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun U_BOOT_DRIVER(exynos_spi) = {
423*4882a593Smuzhiyun 	.name	= "exynos_spi",
424*4882a593Smuzhiyun 	.id	= UCLASS_SPI,
425*4882a593Smuzhiyun 	.of_match = exynos_spi_ids,
426*4882a593Smuzhiyun 	.ops	= &exynos_spi_ops,
427*4882a593Smuzhiyun 	.ofdata_to_platdata = exynos_spi_ofdata_to_platdata,
428*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct exynos_spi_platdata),
429*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct exynos_spi_priv),
430*4882a593Smuzhiyun 	.probe	= exynos_spi_probe,
431*4882a593Smuzhiyun };
432