1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun *
3*4882a593Smuzhiyun * (C) Copyright 2000-2003
4*4882a593Smuzhiyun * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2004-2009 Freescale Semiconductor, Inc.
7*4882a593Smuzhiyun * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <spi.h>
14*4882a593Smuzhiyun #include <malloc.h>
15*4882a593Smuzhiyun #include <asm/immap.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun struct cf_spi_slave {
18*4882a593Smuzhiyun struct spi_slave slave;
19*4882a593Smuzhiyun uint baudrate;
20*4882a593Smuzhiyun int charbit;
21*4882a593Smuzhiyun };
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun extern void cfspi_port_conf(void);
24*4882a593Smuzhiyun extern int cfspi_claim_bus(uint bus, uint cs);
25*4882a593Smuzhiyun extern void cfspi_release_bus(uint bus, uint cs);
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #ifndef CONFIG_SPI_IDLE_VAL
30*4882a593Smuzhiyun #if defined(CONFIG_SPI_MMC)
31*4882a593Smuzhiyun #define CONFIG_SPI_IDLE_VAL 0xFFFF
32*4882a593Smuzhiyun #else
33*4882a593Smuzhiyun #define CONFIG_SPI_IDLE_VAL 0x0
34*4882a593Smuzhiyun #endif
35*4882a593Smuzhiyun #endif
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #if defined(CONFIG_CF_DSPI)
38*4882a593Smuzhiyun /* DSPI specific mode */
39*4882a593Smuzhiyun #define SPI_MODE_MOD 0x00200000
40*4882a593Smuzhiyun #define SPI_DBLRATE 0x00100000
41*4882a593Smuzhiyun
to_cf_spi_slave(struct spi_slave * slave)42*4882a593Smuzhiyun static inline struct cf_spi_slave *to_cf_spi_slave(struct spi_slave *slave)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun return container_of(slave, struct cf_spi_slave, slave);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
cfspi_init(void)47*4882a593Smuzhiyun static void cfspi_init(void)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun volatile dspi_t *dspi = (dspi_t *) MMAP_DSPI;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun cfspi_port_conf(); /* port configuration */
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun dspi->mcr = DSPI_MCR_MSTR | DSPI_MCR_CSIS7 | DSPI_MCR_CSIS6 |
54*4882a593Smuzhiyun DSPI_MCR_CSIS5 | DSPI_MCR_CSIS4 | DSPI_MCR_CSIS3 |
55*4882a593Smuzhiyun DSPI_MCR_CSIS2 | DSPI_MCR_CSIS1 | DSPI_MCR_CSIS0 |
56*4882a593Smuzhiyun DSPI_MCR_CRXF | DSPI_MCR_CTXF;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* Default setting in platform configuration */
59*4882a593Smuzhiyun #ifdef CONFIG_SYS_DSPI_CTAR0
60*4882a593Smuzhiyun dspi->ctar[0] = CONFIG_SYS_DSPI_CTAR0;
61*4882a593Smuzhiyun #endif
62*4882a593Smuzhiyun #ifdef CONFIG_SYS_DSPI_CTAR1
63*4882a593Smuzhiyun dspi->ctar[1] = CONFIG_SYS_DSPI_CTAR1;
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun #ifdef CONFIG_SYS_DSPI_CTAR2
66*4882a593Smuzhiyun dspi->ctar[2] = CONFIG_SYS_DSPI_CTAR2;
67*4882a593Smuzhiyun #endif
68*4882a593Smuzhiyun #ifdef CONFIG_SYS_DSPI_CTAR3
69*4882a593Smuzhiyun dspi->ctar[3] = CONFIG_SYS_DSPI_CTAR3;
70*4882a593Smuzhiyun #endif
71*4882a593Smuzhiyun #ifdef CONFIG_SYS_DSPI_CTAR4
72*4882a593Smuzhiyun dspi->ctar[4] = CONFIG_SYS_DSPI_CTAR4;
73*4882a593Smuzhiyun #endif
74*4882a593Smuzhiyun #ifdef CONFIG_SYS_DSPI_CTAR5
75*4882a593Smuzhiyun dspi->ctar[5] = CONFIG_SYS_DSPI_CTAR5;
76*4882a593Smuzhiyun #endif
77*4882a593Smuzhiyun #ifdef CONFIG_SYS_DSPI_CTAR6
78*4882a593Smuzhiyun dspi->ctar[6] = CONFIG_SYS_DSPI_CTAR6;
79*4882a593Smuzhiyun #endif
80*4882a593Smuzhiyun #ifdef CONFIG_SYS_DSPI_CTAR7
81*4882a593Smuzhiyun dspi->ctar[7] = CONFIG_SYS_DSPI_CTAR7;
82*4882a593Smuzhiyun #endif
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
cfspi_tx(u32 ctrl,u16 data)85*4882a593Smuzhiyun static void cfspi_tx(u32 ctrl, u16 data)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun volatile dspi_t *dspi = (dspi_t *) MMAP_DSPI;
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun while ((dspi->sr & 0x0000F000) >= 4) ;
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun dspi->tfr = (ctrl | data);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
cfspi_rx(void)94*4882a593Smuzhiyun static u16 cfspi_rx(void)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun volatile dspi_t *dspi = (dspi_t *) MMAP_DSPI;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun while ((dspi->sr & 0x000000F0) == 0) ;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun return (dspi->rfr & 0xFFFF);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
cfspi_xfer(struct spi_slave * slave,uint bitlen,const void * dout,void * din,ulong flags)103*4882a593Smuzhiyun static int cfspi_xfer(struct spi_slave *slave, uint bitlen, const void *dout,
104*4882a593Smuzhiyun void *din, ulong flags)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun struct cf_spi_slave *cfslave = to_cf_spi_slave(slave);
107*4882a593Smuzhiyun u16 *spi_rd16 = NULL, *spi_wr16 = NULL;
108*4882a593Smuzhiyun u8 *spi_rd = NULL, *spi_wr = NULL;
109*4882a593Smuzhiyun static u32 ctrl = 0;
110*4882a593Smuzhiyun uint len = bitlen >> 3;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (cfslave->charbit == 16) {
113*4882a593Smuzhiyun bitlen >>= 1;
114*4882a593Smuzhiyun spi_wr16 = (u16 *) dout;
115*4882a593Smuzhiyun spi_rd16 = (u16 *) din;
116*4882a593Smuzhiyun } else {
117*4882a593Smuzhiyun spi_wr = (u8 *) dout;
118*4882a593Smuzhiyun spi_rd = (u8 *) din;
119*4882a593Smuzhiyun }
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun if ((flags & SPI_XFER_BEGIN) == SPI_XFER_BEGIN)
122*4882a593Smuzhiyun ctrl |= DSPI_TFR_CONT;
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun ctrl = (ctrl & 0xFF000000) | ((1 << slave->cs) << 16);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (len > 1) {
127*4882a593Smuzhiyun int tmp_len = len - 1;
128*4882a593Smuzhiyun while (tmp_len--) {
129*4882a593Smuzhiyun if (dout != NULL) {
130*4882a593Smuzhiyun if (cfslave->charbit == 16)
131*4882a593Smuzhiyun cfspi_tx(ctrl, *spi_wr16++);
132*4882a593Smuzhiyun else
133*4882a593Smuzhiyun cfspi_tx(ctrl, *spi_wr++);
134*4882a593Smuzhiyun cfspi_rx();
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun if (din != NULL) {
138*4882a593Smuzhiyun cfspi_tx(ctrl, CONFIG_SPI_IDLE_VAL);
139*4882a593Smuzhiyun if (cfslave->charbit == 16)
140*4882a593Smuzhiyun *spi_rd16++ = cfspi_rx();
141*4882a593Smuzhiyun else
142*4882a593Smuzhiyun *spi_rd++ = cfspi_rx();
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun }
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun len = 1; /* remaining byte */
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if ((flags & SPI_XFER_END) == SPI_XFER_END)
150*4882a593Smuzhiyun ctrl &= ~DSPI_TFR_CONT;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (len) {
153*4882a593Smuzhiyun if (dout != NULL) {
154*4882a593Smuzhiyun if (cfslave->charbit == 16)
155*4882a593Smuzhiyun cfspi_tx(ctrl, *spi_wr16);
156*4882a593Smuzhiyun else
157*4882a593Smuzhiyun cfspi_tx(ctrl, *spi_wr);
158*4882a593Smuzhiyun cfspi_rx();
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun if (din != NULL) {
162*4882a593Smuzhiyun cfspi_tx(ctrl, CONFIG_SPI_IDLE_VAL);
163*4882a593Smuzhiyun if (cfslave->charbit == 16)
164*4882a593Smuzhiyun *spi_rd16 = cfspi_rx();
165*4882a593Smuzhiyun else
166*4882a593Smuzhiyun *spi_rd = cfspi_rx();
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun } else {
169*4882a593Smuzhiyun /* dummy read */
170*4882a593Smuzhiyun cfspi_tx(ctrl, CONFIG_SPI_IDLE_VAL);
171*4882a593Smuzhiyun cfspi_rx();
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun return 0;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
cfspi_setup_slave(struct cf_spi_slave * cfslave,uint mode)177*4882a593Smuzhiyun static struct spi_slave *cfspi_setup_slave(struct cf_spi_slave *cfslave,
178*4882a593Smuzhiyun uint mode)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun /*
181*4882a593Smuzhiyun * bit definition for mode:
182*4882a593Smuzhiyun * bit 31 - 28: Transfer size 3 to 16 bits
183*4882a593Smuzhiyun * 27 - 26: PCS to SCK delay prescaler
184*4882a593Smuzhiyun * 25 - 24: After SCK delay prescaler
185*4882a593Smuzhiyun * 23 - 22: Delay after transfer prescaler
186*4882a593Smuzhiyun * 21 : Allow overwrite for bit 31-22 and bit 20-8
187*4882a593Smuzhiyun * 20 : Double baud rate
188*4882a593Smuzhiyun * 19 - 16: PCS to SCK delay scaler
189*4882a593Smuzhiyun * 15 - 12: After SCK delay scaler
190*4882a593Smuzhiyun * 11 - 8: Delay after transfer scaler
191*4882a593Smuzhiyun * 7 - 0: SPI_CPHA, SPI_CPOL, SPI_LSB_FIRST
192*4882a593Smuzhiyun */
193*4882a593Smuzhiyun volatile dspi_t *dspi = (dspi_t *) MMAP_DSPI;
194*4882a593Smuzhiyun int prescaler[] = { 2, 3, 5, 7 };
195*4882a593Smuzhiyun int scaler[] = {
196*4882a593Smuzhiyun 2, 4, 6, 8,
197*4882a593Smuzhiyun 16, 32, 64, 128,
198*4882a593Smuzhiyun 256, 512, 1024, 2048,
199*4882a593Smuzhiyun 4096, 8192, 16384, 32768
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun int i, j, pbrcnt, brcnt, diff, tmp, dbr = 0;
202*4882a593Smuzhiyun int best_i, best_j, bestmatch = 0x7FFFFFFF, baud_speed;
203*4882a593Smuzhiyun u32 bus_setup = 0;
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun tmp = (prescaler[3] * scaler[15]);
206*4882a593Smuzhiyun /* Maximum and minimum baudrate it can handle */
207*4882a593Smuzhiyun if ((cfslave->baudrate > (gd->bus_clk >> 1)) ||
208*4882a593Smuzhiyun (cfslave->baudrate < (gd->bus_clk / tmp))) {
209*4882a593Smuzhiyun printf("Exceed baudrate limitation: Max %d - Min %d\n",
210*4882a593Smuzhiyun (int)(gd->bus_clk >> 1), (int)(gd->bus_clk / tmp));
211*4882a593Smuzhiyun return NULL;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /* Activate Double Baud when it exceed 1/4 the bus clk */
215*4882a593Smuzhiyun if ((CONFIG_SYS_DSPI_CTAR0 & DSPI_CTAR_DBR) ||
216*4882a593Smuzhiyun (cfslave->baudrate > (gd->bus_clk / (prescaler[0] * scaler[0])))) {
217*4882a593Smuzhiyun bus_setup |= DSPI_CTAR_DBR;
218*4882a593Smuzhiyun dbr = 1;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun if (mode & SPI_CPOL)
222*4882a593Smuzhiyun bus_setup |= DSPI_CTAR_CPOL;
223*4882a593Smuzhiyun if (mode & SPI_CPHA)
224*4882a593Smuzhiyun bus_setup |= DSPI_CTAR_CPHA;
225*4882a593Smuzhiyun if (mode & SPI_LSB_FIRST)
226*4882a593Smuzhiyun bus_setup |= DSPI_CTAR_LSBFE;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /* Overwrite default value set in platform configuration file */
229*4882a593Smuzhiyun if (mode & SPI_MODE_MOD) {
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if ((mode & 0xF0000000) == 0)
232*4882a593Smuzhiyun bus_setup |=
233*4882a593Smuzhiyun dspi->ctar[cfslave->slave.bus] & 0x78000000;
234*4882a593Smuzhiyun else
235*4882a593Smuzhiyun bus_setup |= ((mode & 0xF0000000) >> 1);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun * Check to see if it is enabled by default in platform
239*4882a593Smuzhiyun * config, or manual setting passed by mode parameter
240*4882a593Smuzhiyun */
241*4882a593Smuzhiyun if (mode & SPI_DBLRATE) {
242*4882a593Smuzhiyun bus_setup |= DSPI_CTAR_DBR;
243*4882a593Smuzhiyun dbr = 1;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun bus_setup |= (mode & 0x0FC00000) >> 4; /* PSCSCK, PASC, PDT */
246*4882a593Smuzhiyun bus_setup |= (mode & 0x000FFF00) >> 4; /* CSSCK, ASC, DT */
247*4882a593Smuzhiyun } else
248*4882a593Smuzhiyun bus_setup |= (dspi->ctar[cfslave->slave.bus] & 0x78FCFFF0);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun cfslave->charbit =
251*4882a593Smuzhiyun ((dspi->ctar[cfslave->slave.bus] & 0x78000000) ==
252*4882a593Smuzhiyun 0x78000000) ? 16 : 8;
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun pbrcnt = sizeof(prescaler) / sizeof(int);
255*4882a593Smuzhiyun brcnt = sizeof(scaler) / sizeof(int);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* baudrate calculation - to closer value, may not be exact match */
258*4882a593Smuzhiyun for (best_i = 0, best_j = 0, i = 0; i < pbrcnt; i++) {
259*4882a593Smuzhiyun baud_speed = gd->bus_clk / prescaler[i];
260*4882a593Smuzhiyun for (j = 0; j < brcnt; j++) {
261*4882a593Smuzhiyun tmp = (baud_speed / scaler[j]) * (1 + dbr);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (tmp > cfslave->baudrate)
264*4882a593Smuzhiyun diff = tmp - cfslave->baudrate;
265*4882a593Smuzhiyun else
266*4882a593Smuzhiyun diff = cfslave->baudrate - tmp;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (diff < bestmatch) {
269*4882a593Smuzhiyun bestmatch = diff;
270*4882a593Smuzhiyun best_i = i;
271*4882a593Smuzhiyun best_j = j;
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun bus_setup |= (DSPI_CTAR_PBR(best_i) | DSPI_CTAR_BR(best_j));
276*4882a593Smuzhiyun dspi->ctar[cfslave->slave.bus] = bus_setup;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun return &cfslave->slave;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun #endif /* CONFIG_CF_DSPI */
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun #ifdef CONFIG_CMD_SPI
spi_cs_is_valid(unsigned int bus,unsigned int cs)283*4882a593Smuzhiyun int spi_cs_is_valid(unsigned int bus, unsigned int cs)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun if (((cs >= 0) && (cs < 8)) && ((bus >= 0) && (bus < 8)))
286*4882a593Smuzhiyun return 1;
287*4882a593Smuzhiyun else
288*4882a593Smuzhiyun return 0;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
spi_init(void)291*4882a593Smuzhiyun void spi_init(void)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun cfspi_init();
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
spi_setup_slave(unsigned int bus,unsigned int cs,unsigned int max_hz,unsigned int mode)296*4882a593Smuzhiyun struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
297*4882a593Smuzhiyun unsigned int max_hz, unsigned int mode)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun struct cf_spi_slave *cfslave;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun if (!spi_cs_is_valid(bus, cs))
302*4882a593Smuzhiyun return NULL;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun cfslave = spi_alloc_slave(struct cf_spi_slave, bus, cs);
305*4882a593Smuzhiyun if (!cfslave)
306*4882a593Smuzhiyun return NULL;
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun cfslave->baudrate = max_hz;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* specific setup */
311*4882a593Smuzhiyun return cfspi_setup_slave(cfslave, mode);
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
spi_free_slave(struct spi_slave * slave)314*4882a593Smuzhiyun void spi_free_slave(struct spi_slave *slave)
315*4882a593Smuzhiyun {
316*4882a593Smuzhiyun struct cf_spi_slave *cfslave = to_cf_spi_slave(slave);
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun free(cfslave);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
spi_claim_bus(struct spi_slave * slave)321*4882a593Smuzhiyun int spi_claim_bus(struct spi_slave *slave)
322*4882a593Smuzhiyun {
323*4882a593Smuzhiyun return cfspi_claim_bus(slave->bus, slave->cs);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
spi_release_bus(struct spi_slave * slave)326*4882a593Smuzhiyun void spi_release_bus(struct spi_slave *slave)
327*4882a593Smuzhiyun {
328*4882a593Smuzhiyun cfspi_release_bus(slave->bus, slave->cs);
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
spi_xfer(struct spi_slave * slave,unsigned int bitlen,const void * dout,void * din,unsigned long flags)331*4882a593Smuzhiyun int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
332*4882a593Smuzhiyun void *din, unsigned long flags)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun return cfspi_xfer(slave, bitlen, dout, din, flags);
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun #endif /* CONFIG_CMD_SPI */
337