1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2012 Altera Corporation <www.altera.com>
3*4882a593Smuzhiyun * All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Redistribution and use in source and binary forms, with or without
6*4882a593Smuzhiyun * modification, are permitted provided that the following conditions are met:
7*4882a593Smuzhiyun * - Redistributions of source code must retain the above copyright
8*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer.
9*4882a593Smuzhiyun * - Redistributions in binary form must reproduce the above copyright
10*4882a593Smuzhiyun * notice, this list of conditions and the following disclaimer in the
11*4882a593Smuzhiyun * documentation and/or other materials provided with the distribution.
12*4882a593Smuzhiyun * - Neither the name of the Altera Corporation nor the
13*4882a593Smuzhiyun * names of its contributors may be used to endorse or promote products
14*4882a593Smuzhiyun * derived from this software without specific prior written permission.
15*4882a593Smuzhiyun *
16*4882a593Smuzhiyun * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17*4882a593Smuzhiyun * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18*4882a593Smuzhiyun * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19*4882a593Smuzhiyun * ARE DISCLAIMED. IN NO EVENT SHALL ALTERA CORPORATION BE LIABLE FOR ANY
20*4882a593Smuzhiyun * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
21*4882a593Smuzhiyun * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
22*4882a593Smuzhiyun * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
23*4882a593Smuzhiyun * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24*4882a593Smuzhiyun * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
25*4882a593Smuzhiyun * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #include <common.h>
29*4882a593Smuzhiyun #include <asm/io.h>
30*4882a593Smuzhiyun #include <linux/errno.h>
31*4882a593Smuzhiyun #include <wait_bit.h>
32*4882a593Smuzhiyun #include <spi.h>
33*4882a593Smuzhiyun #include "cadence_qspi.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define CQSPI_REG_POLL_US 1 /* 1us */
36*4882a593Smuzhiyun #define CQSPI_REG_RETRY 10000
37*4882a593Smuzhiyun #define CQSPI_POLL_IDLE_RETRY 3
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Transfer mode */
40*4882a593Smuzhiyun #define CQSPI_INST_TYPE_SINGLE 0
41*4882a593Smuzhiyun #define CQSPI_INST_TYPE_DUAL 1
42*4882a593Smuzhiyun #define CQSPI_INST_TYPE_QUAD 2
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define CQSPI_STIG_DATA_LEN_MAX 8
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define CQSPI_DUMMY_CLKS_PER_BYTE 8
47*4882a593Smuzhiyun #define CQSPI_DUMMY_BYTES_MAX 4
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /****************************************************************************
50*4882a593Smuzhiyun * Controller's configuration and status register (offset from QSPI_BASE)
51*4882a593Smuzhiyun ****************************************************************************/
52*4882a593Smuzhiyun #define CQSPI_REG_CONFIG 0x00
53*4882a593Smuzhiyun #define CQSPI_REG_CONFIG_ENABLE BIT(0)
54*4882a593Smuzhiyun #define CQSPI_REG_CONFIG_CLK_POL BIT(1)
55*4882a593Smuzhiyun #define CQSPI_REG_CONFIG_CLK_PHA BIT(2)
56*4882a593Smuzhiyun #define CQSPI_REG_CONFIG_DIRECT BIT(7)
57*4882a593Smuzhiyun #define CQSPI_REG_CONFIG_DECODE BIT(9)
58*4882a593Smuzhiyun #define CQSPI_REG_CONFIG_XIP_IMM BIT(18)
59*4882a593Smuzhiyun #define CQSPI_REG_CONFIG_CHIPSELECT_LSB 10
60*4882a593Smuzhiyun #define CQSPI_REG_CONFIG_BAUD_LSB 19
61*4882a593Smuzhiyun #define CQSPI_REG_CONFIG_IDLE_LSB 31
62*4882a593Smuzhiyun #define CQSPI_REG_CONFIG_CHIPSELECT_MASK 0xF
63*4882a593Smuzhiyun #define CQSPI_REG_CONFIG_BAUD_MASK 0xF
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define CQSPI_REG_RD_INSTR 0x04
66*4882a593Smuzhiyun #define CQSPI_REG_RD_INSTR_OPCODE_LSB 0
67*4882a593Smuzhiyun #define CQSPI_REG_RD_INSTR_TYPE_INSTR_LSB 8
68*4882a593Smuzhiyun #define CQSPI_REG_RD_INSTR_TYPE_ADDR_LSB 12
69*4882a593Smuzhiyun #define CQSPI_REG_RD_INSTR_TYPE_DATA_LSB 16
70*4882a593Smuzhiyun #define CQSPI_REG_RD_INSTR_MODE_EN_LSB 20
71*4882a593Smuzhiyun #define CQSPI_REG_RD_INSTR_DUMMY_LSB 24
72*4882a593Smuzhiyun #define CQSPI_REG_RD_INSTR_TYPE_INSTR_MASK 0x3
73*4882a593Smuzhiyun #define CQSPI_REG_RD_INSTR_TYPE_ADDR_MASK 0x3
74*4882a593Smuzhiyun #define CQSPI_REG_RD_INSTR_TYPE_DATA_MASK 0x3
75*4882a593Smuzhiyun #define CQSPI_REG_RD_INSTR_DUMMY_MASK 0x1F
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun #define CQSPI_REG_WR_INSTR 0x08
78*4882a593Smuzhiyun #define CQSPI_REG_WR_INSTR_OPCODE_LSB 0
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #define CQSPI_REG_DELAY 0x0C
81*4882a593Smuzhiyun #define CQSPI_REG_DELAY_TSLCH_LSB 0
82*4882a593Smuzhiyun #define CQSPI_REG_DELAY_TCHSH_LSB 8
83*4882a593Smuzhiyun #define CQSPI_REG_DELAY_TSD2D_LSB 16
84*4882a593Smuzhiyun #define CQSPI_REG_DELAY_TSHSL_LSB 24
85*4882a593Smuzhiyun #define CQSPI_REG_DELAY_TSLCH_MASK 0xFF
86*4882a593Smuzhiyun #define CQSPI_REG_DELAY_TCHSH_MASK 0xFF
87*4882a593Smuzhiyun #define CQSPI_REG_DELAY_TSD2D_MASK 0xFF
88*4882a593Smuzhiyun #define CQSPI_REG_DELAY_TSHSL_MASK 0xFF
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun #define CQSPI_REG_RD_DATA_CAPTURE 0x10
91*4882a593Smuzhiyun #define CQSPI_REG_RD_DATA_CAPTURE_BYPASS BIT(0)
92*4882a593Smuzhiyun #define CQSPI_REG_RD_DATA_CAPTURE_DELAY_LSB 1
93*4882a593Smuzhiyun #define CQSPI_REG_RD_DATA_CAPTURE_DELAY_MASK 0xF
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define CQSPI_REG_SIZE 0x14
96*4882a593Smuzhiyun #define CQSPI_REG_SIZE_ADDRESS_LSB 0
97*4882a593Smuzhiyun #define CQSPI_REG_SIZE_PAGE_LSB 4
98*4882a593Smuzhiyun #define CQSPI_REG_SIZE_BLOCK_LSB 16
99*4882a593Smuzhiyun #define CQSPI_REG_SIZE_ADDRESS_MASK 0xF
100*4882a593Smuzhiyun #define CQSPI_REG_SIZE_PAGE_MASK 0xFFF
101*4882a593Smuzhiyun #define CQSPI_REG_SIZE_BLOCK_MASK 0x3F
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #define CQSPI_REG_SRAMPARTITION 0x18
104*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTTRIGGER 0x1C
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun #define CQSPI_REG_REMAP 0x24
107*4882a593Smuzhiyun #define CQSPI_REG_MODE_BIT 0x28
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun #define CQSPI_REG_SDRAMLEVEL 0x2C
110*4882a593Smuzhiyun #define CQSPI_REG_SDRAMLEVEL_RD_LSB 0
111*4882a593Smuzhiyun #define CQSPI_REG_SDRAMLEVEL_WR_LSB 16
112*4882a593Smuzhiyun #define CQSPI_REG_SDRAMLEVEL_RD_MASK 0xFFFF
113*4882a593Smuzhiyun #define CQSPI_REG_SDRAMLEVEL_WR_MASK 0xFFFF
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun #define CQSPI_REG_IRQSTATUS 0x40
116*4882a593Smuzhiyun #define CQSPI_REG_IRQMASK 0x44
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTRD 0x60
119*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTRD_START BIT(0)
120*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTRD_CANCEL BIT(1)
121*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTRD_INPROGRESS BIT(2)
122*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTRD_DONE BIT(5)
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTRDWATERMARK 0x64
125*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTRDSTARTADDR 0x68
126*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTRDBYTES 0x6C
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun #define CQSPI_REG_CMDCTRL 0x90
129*4882a593Smuzhiyun #define CQSPI_REG_CMDCTRL_EXECUTE BIT(0)
130*4882a593Smuzhiyun #define CQSPI_REG_CMDCTRL_INPROGRESS BIT(1)
131*4882a593Smuzhiyun #define CQSPI_REG_CMDCTRL_DUMMY_LSB 7
132*4882a593Smuzhiyun #define CQSPI_REG_CMDCTRL_WR_BYTES_LSB 12
133*4882a593Smuzhiyun #define CQSPI_REG_CMDCTRL_WR_EN_LSB 15
134*4882a593Smuzhiyun #define CQSPI_REG_CMDCTRL_ADD_BYTES_LSB 16
135*4882a593Smuzhiyun #define CQSPI_REG_CMDCTRL_ADDR_EN_LSB 19
136*4882a593Smuzhiyun #define CQSPI_REG_CMDCTRL_RD_BYTES_LSB 20
137*4882a593Smuzhiyun #define CQSPI_REG_CMDCTRL_RD_EN_LSB 23
138*4882a593Smuzhiyun #define CQSPI_REG_CMDCTRL_OPCODE_LSB 24
139*4882a593Smuzhiyun #define CQSPI_REG_CMDCTRL_DUMMY_MASK 0x1F
140*4882a593Smuzhiyun #define CQSPI_REG_CMDCTRL_WR_BYTES_MASK 0x7
141*4882a593Smuzhiyun #define CQSPI_REG_CMDCTRL_ADD_BYTES_MASK 0x3
142*4882a593Smuzhiyun #define CQSPI_REG_CMDCTRL_RD_BYTES_MASK 0x7
143*4882a593Smuzhiyun #define CQSPI_REG_CMDCTRL_OPCODE_MASK 0xFF
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTWR 0x70
146*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTWR_START BIT(0)
147*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTWR_CANCEL BIT(1)
148*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTWR_INPROGRESS BIT(2)
149*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTWR_DONE BIT(5)
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTWRWATERMARK 0x74
152*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTWRSTARTADDR 0x78
153*4882a593Smuzhiyun #define CQSPI_REG_INDIRECTWRBYTES 0x7C
154*4882a593Smuzhiyun
155*4882a593Smuzhiyun #define CQSPI_REG_CMDADDRESS 0x94
156*4882a593Smuzhiyun #define CQSPI_REG_CMDREADDATALOWER 0xA0
157*4882a593Smuzhiyun #define CQSPI_REG_CMDREADDATAUPPER 0xA4
158*4882a593Smuzhiyun #define CQSPI_REG_CMDWRITEDATALOWER 0xA8
159*4882a593Smuzhiyun #define CQSPI_REG_CMDWRITEDATAUPPER 0xAC
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun #define CQSPI_REG_IS_IDLE(base) \
162*4882a593Smuzhiyun ((readl(base + CQSPI_REG_CONFIG) >> \
163*4882a593Smuzhiyun CQSPI_REG_CONFIG_IDLE_LSB) & 0x1)
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun #define CQSPI_GET_RD_SRAM_LEVEL(reg_base) \
166*4882a593Smuzhiyun (((readl(reg_base + CQSPI_REG_SDRAMLEVEL)) >> \
167*4882a593Smuzhiyun CQSPI_REG_SDRAMLEVEL_RD_LSB) & CQSPI_REG_SDRAMLEVEL_RD_MASK)
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun #define CQSPI_GET_WR_SRAM_LEVEL(reg_base) \
170*4882a593Smuzhiyun (((readl(reg_base + CQSPI_REG_SDRAMLEVEL)) >> \
171*4882a593Smuzhiyun CQSPI_REG_SDRAMLEVEL_WR_LSB) & CQSPI_REG_SDRAMLEVEL_WR_MASK)
172*4882a593Smuzhiyun
cadence_qspi_apb_cmd2addr(const unsigned char * addr_buf,unsigned int addr_width)173*4882a593Smuzhiyun static unsigned int cadence_qspi_apb_cmd2addr(const unsigned char *addr_buf,
174*4882a593Smuzhiyun unsigned int addr_width)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun unsigned int addr;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun addr = (addr_buf[0] << 16) | (addr_buf[1] << 8) | addr_buf[2];
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (addr_width == 4)
181*4882a593Smuzhiyun addr = (addr << 8) | addr_buf[3];
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun return addr;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
cadence_qspi_apb_controller_enable(void * reg_base)186*4882a593Smuzhiyun void cadence_qspi_apb_controller_enable(void *reg_base)
187*4882a593Smuzhiyun {
188*4882a593Smuzhiyun unsigned int reg;
189*4882a593Smuzhiyun reg = readl(reg_base + CQSPI_REG_CONFIG);
190*4882a593Smuzhiyun reg |= CQSPI_REG_CONFIG_ENABLE;
191*4882a593Smuzhiyun writel(reg, reg_base + CQSPI_REG_CONFIG);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
cadence_qspi_apb_controller_disable(void * reg_base)194*4882a593Smuzhiyun void cadence_qspi_apb_controller_disable(void *reg_base)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun unsigned int reg;
197*4882a593Smuzhiyun reg = readl(reg_base + CQSPI_REG_CONFIG);
198*4882a593Smuzhiyun reg &= ~CQSPI_REG_CONFIG_ENABLE;
199*4882a593Smuzhiyun writel(reg, reg_base + CQSPI_REG_CONFIG);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* Return 1 if idle, otherwise return 0 (busy). */
cadence_qspi_wait_idle(void * reg_base)203*4882a593Smuzhiyun static unsigned int cadence_qspi_wait_idle(void *reg_base)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun unsigned int start, count = 0;
206*4882a593Smuzhiyun /* timeout in unit of ms */
207*4882a593Smuzhiyun unsigned int timeout = 5000;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun start = get_timer(0);
210*4882a593Smuzhiyun for ( ; get_timer(start) < timeout ; ) {
211*4882a593Smuzhiyun if (CQSPI_REG_IS_IDLE(reg_base))
212*4882a593Smuzhiyun count++;
213*4882a593Smuzhiyun else
214*4882a593Smuzhiyun count = 0;
215*4882a593Smuzhiyun /*
216*4882a593Smuzhiyun * Ensure the QSPI controller is in true idle state after
217*4882a593Smuzhiyun * reading back the same idle status consecutively
218*4882a593Smuzhiyun */
219*4882a593Smuzhiyun if (count >= CQSPI_POLL_IDLE_RETRY)
220*4882a593Smuzhiyun return 1;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun /* Timeout, still in busy mode. */
224*4882a593Smuzhiyun printf("QSPI: QSPI is still busy after poll for %d times.\n",
225*4882a593Smuzhiyun CQSPI_REG_RETRY);
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
cadence_qspi_apb_readdata_capture(void * reg_base,unsigned int bypass,unsigned int delay)229*4882a593Smuzhiyun void cadence_qspi_apb_readdata_capture(void *reg_base,
230*4882a593Smuzhiyun unsigned int bypass, unsigned int delay)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun unsigned int reg;
233*4882a593Smuzhiyun cadence_qspi_apb_controller_disable(reg_base);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun reg = readl(reg_base + CQSPI_REG_RD_DATA_CAPTURE);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun if (bypass)
238*4882a593Smuzhiyun reg |= CQSPI_REG_RD_DATA_CAPTURE_BYPASS;
239*4882a593Smuzhiyun else
240*4882a593Smuzhiyun reg &= ~CQSPI_REG_RD_DATA_CAPTURE_BYPASS;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun reg &= ~(CQSPI_REG_RD_DATA_CAPTURE_DELAY_MASK
243*4882a593Smuzhiyun << CQSPI_REG_RD_DATA_CAPTURE_DELAY_LSB);
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun reg |= (delay & CQSPI_REG_RD_DATA_CAPTURE_DELAY_MASK)
246*4882a593Smuzhiyun << CQSPI_REG_RD_DATA_CAPTURE_DELAY_LSB;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun writel(reg, reg_base + CQSPI_REG_RD_DATA_CAPTURE);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun cadence_qspi_apb_controller_enable(reg_base);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun
cadence_qspi_apb_config_baudrate_div(void * reg_base,unsigned int ref_clk_hz,unsigned int sclk_hz)253*4882a593Smuzhiyun void cadence_qspi_apb_config_baudrate_div(void *reg_base,
254*4882a593Smuzhiyun unsigned int ref_clk_hz, unsigned int sclk_hz)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun unsigned int reg;
257*4882a593Smuzhiyun unsigned int div;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun cadence_qspi_apb_controller_disable(reg_base);
260*4882a593Smuzhiyun reg = readl(reg_base + CQSPI_REG_CONFIG);
261*4882a593Smuzhiyun reg &= ~(CQSPI_REG_CONFIG_BAUD_MASK << CQSPI_REG_CONFIG_BAUD_LSB);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /*
264*4882a593Smuzhiyun * The baud_div field in the config reg is 4 bits, and the ref clock is
265*4882a593Smuzhiyun * divided by 2 * (baud_div + 1). Round up the divider to ensure the
266*4882a593Smuzhiyun * SPI clock rate is less than or equal to the requested clock rate.
267*4882a593Smuzhiyun */
268*4882a593Smuzhiyun div = DIV_ROUND_UP(ref_clk_hz, sclk_hz * 2) - 1;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun /* ensure the baud rate doesn't exceed the max value */
271*4882a593Smuzhiyun if (div > CQSPI_REG_CONFIG_BAUD_MASK)
272*4882a593Smuzhiyun div = CQSPI_REG_CONFIG_BAUD_MASK;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun debug("%s: ref_clk %dHz sclk %dHz Div 0x%x, actual %dHz\n", __func__,
275*4882a593Smuzhiyun ref_clk_hz, sclk_hz, div, ref_clk_hz / (2 * (div + 1)));
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun reg |= (div << CQSPI_REG_CONFIG_BAUD_LSB);
278*4882a593Smuzhiyun writel(reg, reg_base + CQSPI_REG_CONFIG);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun cadence_qspi_apb_controller_enable(reg_base);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
cadence_qspi_apb_set_clk_mode(void * reg_base,uint mode)283*4882a593Smuzhiyun void cadence_qspi_apb_set_clk_mode(void *reg_base, uint mode)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun unsigned int reg;
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun cadence_qspi_apb_controller_disable(reg_base);
288*4882a593Smuzhiyun reg = readl(reg_base + CQSPI_REG_CONFIG);
289*4882a593Smuzhiyun reg &= ~(CQSPI_REG_CONFIG_CLK_POL | CQSPI_REG_CONFIG_CLK_PHA);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (mode & SPI_CPOL)
292*4882a593Smuzhiyun reg |= CQSPI_REG_CONFIG_CLK_POL;
293*4882a593Smuzhiyun if (mode & SPI_CPHA)
294*4882a593Smuzhiyun reg |= CQSPI_REG_CONFIG_CLK_PHA;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun writel(reg, reg_base + CQSPI_REG_CONFIG);
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun cadence_qspi_apb_controller_enable(reg_base);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
cadence_qspi_apb_chipselect(void * reg_base,unsigned int chip_select,unsigned int decoder_enable)301*4882a593Smuzhiyun void cadence_qspi_apb_chipselect(void *reg_base,
302*4882a593Smuzhiyun unsigned int chip_select, unsigned int decoder_enable)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun unsigned int reg;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun cadence_qspi_apb_controller_disable(reg_base);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun debug("%s : chipselect %d decode %d\n", __func__, chip_select,
309*4882a593Smuzhiyun decoder_enable);
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun reg = readl(reg_base + CQSPI_REG_CONFIG);
312*4882a593Smuzhiyun /* docoder */
313*4882a593Smuzhiyun if (decoder_enable) {
314*4882a593Smuzhiyun reg |= CQSPI_REG_CONFIG_DECODE;
315*4882a593Smuzhiyun } else {
316*4882a593Smuzhiyun reg &= ~CQSPI_REG_CONFIG_DECODE;
317*4882a593Smuzhiyun /* Convert CS if without decoder.
318*4882a593Smuzhiyun * CS0 to 4b'1110
319*4882a593Smuzhiyun * CS1 to 4b'1101
320*4882a593Smuzhiyun * CS2 to 4b'1011
321*4882a593Smuzhiyun * CS3 to 4b'0111
322*4882a593Smuzhiyun */
323*4882a593Smuzhiyun chip_select = 0xF & ~(1 << chip_select);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun reg &= ~(CQSPI_REG_CONFIG_CHIPSELECT_MASK
327*4882a593Smuzhiyun << CQSPI_REG_CONFIG_CHIPSELECT_LSB);
328*4882a593Smuzhiyun reg |= (chip_select & CQSPI_REG_CONFIG_CHIPSELECT_MASK)
329*4882a593Smuzhiyun << CQSPI_REG_CONFIG_CHIPSELECT_LSB;
330*4882a593Smuzhiyun writel(reg, reg_base + CQSPI_REG_CONFIG);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun cadence_qspi_apb_controller_enable(reg_base);
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun
cadence_qspi_apb_delay(void * reg_base,unsigned int ref_clk,unsigned int sclk_hz,unsigned int tshsl_ns,unsigned int tsd2d_ns,unsigned int tchsh_ns,unsigned int tslch_ns)335*4882a593Smuzhiyun void cadence_qspi_apb_delay(void *reg_base,
336*4882a593Smuzhiyun unsigned int ref_clk, unsigned int sclk_hz,
337*4882a593Smuzhiyun unsigned int tshsl_ns, unsigned int tsd2d_ns,
338*4882a593Smuzhiyun unsigned int tchsh_ns, unsigned int tslch_ns)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun unsigned int ref_clk_ns;
341*4882a593Smuzhiyun unsigned int sclk_ns;
342*4882a593Smuzhiyun unsigned int tshsl, tchsh, tslch, tsd2d;
343*4882a593Smuzhiyun unsigned int reg;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun cadence_qspi_apb_controller_disable(reg_base);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* Convert to ns. */
348*4882a593Smuzhiyun ref_clk_ns = DIV_ROUND_UP(1000000000, ref_clk);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* Convert to ns. */
351*4882a593Smuzhiyun sclk_ns = DIV_ROUND_UP(1000000000, sclk_hz);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* The controller adds additional delay to that programmed in the reg */
354*4882a593Smuzhiyun if (tshsl_ns >= sclk_ns + ref_clk_ns)
355*4882a593Smuzhiyun tshsl_ns -= sclk_ns + ref_clk_ns;
356*4882a593Smuzhiyun if (tchsh_ns >= sclk_ns + 3 * ref_clk_ns)
357*4882a593Smuzhiyun tchsh_ns -= sclk_ns + 3 * ref_clk_ns;
358*4882a593Smuzhiyun tshsl = DIV_ROUND_UP(tshsl_ns, ref_clk_ns);
359*4882a593Smuzhiyun tchsh = DIV_ROUND_UP(tchsh_ns, ref_clk_ns);
360*4882a593Smuzhiyun tslch = DIV_ROUND_UP(tslch_ns, ref_clk_ns);
361*4882a593Smuzhiyun tsd2d = DIV_ROUND_UP(tsd2d_ns, ref_clk_ns);
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun reg = ((tshsl & CQSPI_REG_DELAY_TSHSL_MASK)
364*4882a593Smuzhiyun << CQSPI_REG_DELAY_TSHSL_LSB);
365*4882a593Smuzhiyun reg |= ((tchsh & CQSPI_REG_DELAY_TCHSH_MASK)
366*4882a593Smuzhiyun << CQSPI_REG_DELAY_TCHSH_LSB);
367*4882a593Smuzhiyun reg |= ((tslch & CQSPI_REG_DELAY_TSLCH_MASK)
368*4882a593Smuzhiyun << CQSPI_REG_DELAY_TSLCH_LSB);
369*4882a593Smuzhiyun reg |= ((tsd2d & CQSPI_REG_DELAY_TSD2D_MASK)
370*4882a593Smuzhiyun << CQSPI_REG_DELAY_TSD2D_LSB);
371*4882a593Smuzhiyun writel(reg, reg_base + CQSPI_REG_DELAY);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun cadence_qspi_apb_controller_enable(reg_base);
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun
cadence_qspi_apb_controller_init(struct cadence_spi_platdata * plat)376*4882a593Smuzhiyun void cadence_qspi_apb_controller_init(struct cadence_spi_platdata *plat)
377*4882a593Smuzhiyun {
378*4882a593Smuzhiyun unsigned reg;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun cadence_qspi_apb_controller_disable(plat->regbase);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun /* Configure the device size and address bytes */
383*4882a593Smuzhiyun reg = readl(plat->regbase + CQSPI_REG_SIZE);
384*4882a593Smuzhiyun /* Clear the previous value */
385*4882a593Smuzhiyun reg &= ~(CQSPI_REG_SIZE_PAGE_MASK << CQSPI_REG_SIZE_PAGE_LSB);
386*4882a593Smuzhiyun reg &= ~(CQSPI_REG_SIZE_BLOCK_MASK << CQSPI_REG_SIZE_BLOCK_LSB);
387*4882a593Smuzhiyun reg |= (plat->page_size << CQSPI_REG_SIZE_PAGE_LSB);
388*4882a593Smuzhiyun reg |= (plat->block_size << CQSPI_REG_SIZE_BLOCK_LSB);
389*4882a593Smuzhiyun writel(reg, plat->regbase + CQSPI_REG_SIZE);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* Configure the remap address register, no remap */
392*4882a593Smuzhiyun writel(0, plat->regbase + CQSPI_REG_REMAP);
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun /* Indirect mode configurations */
395*4882a593Smuzhiyun writel(plat->fifo_depth / 2, plat->regbase + CQSPI_REG_SRAMPARTITION);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* Disable all interrupts */
398*4882a593Smuzhiyun writel(0, plat->regbase + CQSPI_REG_IRQMASK);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun cadence_qspi_apb_controller_enable(plat->regbase);
401*4882a593Smuzhiyun }
402*4882a593Smuzhiyun
cadence_qspi_apb_exec_flash_cmd(void * reg_base,unsigned int reg)403*4882a593Smuzhiyun static int cadence_qspi_apb_exec_flash_cmd(void *reg_base,
404*4882a593Smuzhiyun unsigned int reg)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun unsigned int retry = CQSPI_REG_RETRY;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun /* Write the CMDCTRL without start execution. */
409*4882a593Smuzhiyun writel(reg, reg_base + CQSPI_REG_CMDCTRL);
410*4882a593Smuzhiyun /* Start execute */
411*4882a593Smuzhiyun reg |= CQSPI_REG_CMDCTRL_EXECUTE;
412*4882a593Smuzhiyun writel(reg, reg_base + CQSPI_REG_CMDCTRL);
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun while (retry--) {
415*4882a593Smuzhiyun reg = readl(reg_base + CQSPI_REG_CMDCTRL);
416*4882a593Smuzhiyun if ((reg & CQSPI_REG_CMDCTRL_INPROGRESS) == 0)
417*4882a593Smuzhiyun break;
418*4882a593Smuzhiyun udelay(1);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (!retry) {
422*4882a593Smuzhiyun printf("QSPI: flash command execution timeout\n");
423*4882a593Smuzhiyun return -EIO;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun /* Polling QSPI idle status. */
427*4882a593Smuzhiyun if (!cadence_qspi_wait_idle(reg_base))
428*4882a593Smuzhiyun return -EIO;
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun return 0;
431*4882a593Smuzhiyun }
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun /* For command RDID, RDSR. */
cadence_qspi_apb_command_read(void * reg_base,unsigned int cmdlen,const u8 * cmdbuf,unsigned int rxlen,u8 * rxbuf)434*4882a593Smuzhiyun int cadence_qspi_apb_command_read(void *reg_base,
435*4882a593Smuzhiyun unsigned int cmdlen, const u8 *cmdbuf, unsigned int rxlen,
436*4882a593Smuzhiyun u8 *rxbuf)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun unsigned int reg;
439*4882a593Smuzhiyun unsigned int read_len;
440*4882a593Smuzhiyun int status;
441*4882a593Smuzhiyun
442*4882a593Smuzhiyun if (!cmdlen || rxlen > CQSPI_STIG_DATA_LEN_MAX || rxbuf == NULL) {
443*4882a593Smuzhiyun printf("QSPI: Invalid input arguments cmdlen %d rxlen %d\n",
444*4882a593Smuzhiyun cmdlen, rxlen);
445*4882a593Smuzhiyun return -EINVAL;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun reg = cmdbuf[0] << CQSPI_REG_CMDCTRL_OPCODE_LSB;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun reg |= (0x1 << CQSPI_REG_CMDCTRL_RD_EN_LSB);
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun /* 0 means 1 byte. */
453*4882a593Smuzhiyun reg |= (((rxlen - 1) & CQSPI_REG_CMDCTRL_RD_BYTES_MASK)
454*4882a593Smuzhiyun << CQSPI_REG_CMDCTRL_RD_BYTES_LSB);
455*4882a593Smuzhiyun status = cadence_qspi_apb_exec_flash_cmd(reg_base, reg);
456*4882a593Smuzhiyun if (status != 0)
457*4882a593Smuzhiyun return status;
458*4882a593Smuzhiyun
459*4882a593Smuzhiyun reg = readl(reg_base + CQSPI_REG_CMDREADDATALOWER);
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun /* Put the read value into rx_buf */
462*4882a593Smuzhiyun read_len = (rxlen > 4) ? 4 : rxlen;
463*4882a593Smuzhiyun memcpy(rxbuf, ®, read_len);
464*4882a593Smuzhiyun rxbuf += read_len;
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (rxlen > 4) {
467*4882a593Smuzhiyun reg = readl(reg_base + CQSPI_REG_CMDREADDATAUPPER);
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun read_len = rxlen - read_len;
470*4882a593Smuzhiyun memcpy(rxbuf, ®, read_len);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun return 0;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* For commands: WRSR, WREN, WRDI, CHIP_ERASE, BE, etc. */
cadence_qspi_apb_command_write(void * reg_base,unsigned int cmdlen,const u8 * cmdbuf,unsigned int txlen,const u8 * txbuf)476*4882a593Smuzhiyun int cadence_qspi_apb_command_write(void *reg_base, unsigned int cmdlen,
477*4882a593Smuzhiyun const u8 *cmdbuf, unsigned int txlen, const u8 *txbuf)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun unsigned int reg = 0;
480*4882a593Smuzhiyun unsigned int addr_value;
481*4882a593Smuzhiyun unsigned int wr_data;
482*4882a593Smuzhiyun unsigned int wr_len;
483*4882a593Smuzhiyun
484*4882a593Smuzhiyun if (!cmdlen || cmdlen > 5 || txlen > 8 || cmdbuf == NULL) {
485*4882a593Smuzhiyun printf("QSPI: Invalid input arguments cmdlen %d txlen %d\n",
486*4882a593Smuzhiyun cmdlen, txlen);
487*4882a593Smuzhiyun return -EINVAL;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun reg |= cmdbuf[0] << CQSPI_REG_CMDCTRL_OPCODE_LSB;
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun if (cmdlen == 4 || cmdlen == 5) {
493*4882a593Smuzhiyun /* Command with address */
494*4882a593Smuzhiyun reg |= (0x1 << CQSPI_REG_CMDCTRL_ADDR_EN_LSB);
495*4882a593Smuzhiyun /* Number of bytes to write. */
496*4882a593Smuzhiyun reg |= ((cmdlen - 2) & CQSPI_REG_CMDCTRL_ADD_BYTES_MASK)
497*4882a593Smuzhiyun << CQSPI_REG_CMDCTRL_ADD_BYTES_LSB;
498*4882a593Smuzhiyun /* Get address */
499*4882a593Smuzhiyun addr_value = cadence_qspi_apb_cmd2addr(&cmdbuf[1],
500*4882a593Smuzhiyun cmdlen >= 5 ? 4 : 3);
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun writel(addr_value, reg_base + CQSPI_REG_CMDADDRESS);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (txlen) {
506*4882a593Smuzhiyun /* writing data = yes */
507*4882a593Smuzhiyun reg |= (0x1 << CQSPI_REG_CMDCTRL_WR_EN_LSB);
508*4882a593Smuzhiyun reg |= ((txlen - 1) & CQSPI_REG_CMDCTRL_WR_BYTES_MASK)
509*4882a593Smuzhiyun << CQSPI_REG_CMDCTRL_WR_BYTES_LSB;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun wr_len = txlen > 4 ? 4 : txlen;
512*4882a593Smuzhiyun memcpy(&wr_data, txbuf, wr_len);
513*4882a593Smuzhiyun writel(wr_data, reg_base +
514*4882a593Smuzhiyun CQSPI_REG_CMDWRITEDATALOWER);
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun if (txlen > 4) {
517*4882a593Smuzhiyun txbuf += wr_len;
518*4882a593Smuzhiyun wr_len = txlen - wr_len;
519*4882a593Smuzhiyun memcpy(&wr_data, txbuf, wr_len);
520*4882a593Smuzhiyun writel(wr_data, reg_base +
521*4882a593Smuzhiyun CQSPI_REG_CMDWRITEDATAUPPER);
522*4882a593Smuzhiyun }
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
525*4882a593Smuzhiyun /* Execute the command */
526*4882a593Smuzhiyun return cadence_qspi_apb_exec_flash_cmd(reg_base, reg);
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun /* Opcode + Address (3/4 bytes) + dummy bytes (0-4 bytes) */
cadence_qspi_apb_indirect_read_setup(struct cadence_spi_platdata * plat,unsigned int cmdlen,unsigned int rx_width,const u8 * cmdbuf)530*4882a593Smuzhiyun int cadence_qspi_apb_indirect_read_setup(struct cadence_spi_platdata *plat,
531*4882a593Smuzhiyun unsigned int cmdlen, unsigned int rx_width, const u8 *cmdbuf)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun unsigned int reg;
534*4882a593Smuzhiyun unsigned int rd_reg;
535*4882a593Smuzhiyun unsigned int addr_value;
536*4882a593Smuzhiyun unsigned int dummy_clk;
537*4882a593Smuzhiyun unsigned int dummy_bytes;
538*4882a593Smuzhiyun unsigned int addr_bytes;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun /*
541*4882a593Smuzhiyun * Identify addr_byte. All NOR flash device drivers are using fast read
542*4882a593Smuzhiyun * which always expecting 1 dummy byte, 1 cmd byte and 3/4 addr byte.
543*4882a593Smuzhiyun * With that, the length is in value of 5 or 6. Only FRAM chip from
544*4882a593Smuzhiyun * ramtron using normal read (which won't need dummy byte).
545*4882a593Smuzhiyun * Unlikely NOR flash using normal read due to performance issue.
546*4882a593Smuzhiyun */
547*4882a593Smuzhiyun if (cmdlen >= 5)
548*4882a593Smuzhiyun /* to cater fast read where cmd + addr + dummy */
549*4882a593Smuzhiyun addr_bytes = cmdlen - 2;
550*4882a593Smuzhiyun else
551*4882a593Smuzhiyun /* for normal read (only ramtron as of now) */
552*4882a593Smuzhiyun addr_bytes = cmdlen - 1;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun /* Setup the indirect trigger address */
555*4882a593Smuzhiyun writel(plat->trigger_address,
556*4882a593Smuzhiyun plat->regbase + CQSPI_REG_INDIRECTTRIGGER);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /* Configure the opcode */
559*4882a593Smuzhiyun rd_reg = cmdbuf[0] << CQSPI_REG_RD_INSTR_OPCODE_LSB;
560*4882a593Smuzhiyun
561*4882a593Smuzhiyun if (rx_width & SPI_RX_QUAD)
562*4882a593Smuzhiyun /* Instruction and address at DQ0, data at DQ0-3. */
563*4882a593Smuzhiyun rd_reg |= CQSPI_INST_TYPE_QUAD << CQSPI_REG_RD_INSTR_TYPE_DATA_LSB;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun /* Get address */
566*4882a593Smuzhiyun addr_value = cadence_qspi_apb_cmd2addr(&cmdbuf[1], addr_bytes);
567*4882a593Smuzhiyun writel(addr_value, plat->regbase + CQSPI_REG_INDIRECTRDSTARTADDR);
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* The remaining lenght is dummy bytes. */
570*4882a593Smuzhiyun dummy_bytes = cmdlen - addr_bytes - 1;
571*4882a593Smuzhiyun if (dummy_bytes) {
572*4882a593Smuzhiyun if (dummy_bytes > CQSPI_DUMMY_BYTES_MAX)
573*4882a593Smuzhiyun dummy_bytes = CQSPI_DUMMY_BYTES_MAX;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun rd_reg |= (1 << CQSPI_REG_RD_INSTR_MODE_EN_LSB);
576*4882a593Smuzhiyun #if defined(CONFIG_SPL_SPI_XIP) && defined(CONFIG_SPL_BUILD)
577*4882a593Smuzhiyun writel(0x0, plat->regbase + CQSPI_REG_MODE_BIT);
578*4882a593Smuzhiyun #else
579*4882a593Smuzhiyun writel(0xFF, plat->regbase + CQSPI_REG_MODE_BIT);
580*4882a593Smuzhiyun #endif
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun /* Convert to clock cycles. */
583*4882a593Smuzhiyun dummy_clk = dummy_bytes * CQSPI_DUMMY_CLKS_PER_BYTE;
584*4882a593Smuzhiyun /* Need to minus the mode byte (8 clocks). */
585*4882a593Smuzhiyun dummy_clk -= CQSPI_DUMMY_CLKS_PER_BYTE;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun if (dummy_clk)
588*4882a593Smuzhiyun rd_reg |= (dummy_clk & CQSPI_REG_RD_INSTR_DUMMY_MASK)
589*4882a593Smuzhiyun << CQSPI_REG_RD_INSTR_DUMMY_LSB;
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
592*4882a593Smuzhiyun writel(rd_reg, plat->regbase + CQSPI_REG_RD_INSTR);
593*4882a593Smuzhiyun
594*4882a593Smuzhiyun /* set device size */
595*4882a593Smuzhiyun reg = readl(plat->regbase + CQSPI_REG_SIZE);
596*4882a593Smuzhiyun reg &= ~CQSPI_REG_SIZE_ADDRESS_MASK;
597*4882a593Smuzhiyun reg |= (addr_bytes - 1);
598*4882a593Smuzhiyun writel(reg, plat->regbase + CQSPI_REG_SIZE);
599*4882a593Smuzhiyun return 0;
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun
cadence_qspi_get_rd_sram_level(struct cadence_spi_platdata * plat)602*4882a593Smuzhiyun static u32 cadence_qspi_get_rd_sram_level(struct cadence_spi_platdata *plat)
603*4882a593Smuzhiyun {
604*4882a593Smuzhiyun u32 reg = readl(plat->regbase + CQSPI_REG_SDRAMLEVEL);
605*4882a593Smuzhiyun reg >>= CQSPI_REG_SDRAMLEVEL_RD_LSB;
606*4882a593Smuzhiyun return reg & CQSPI_REG_SDRAMLEVEL_RD_MASK;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun
cadence_qspi_wait_for_data(struct cadence_spi_platdata * plat)609*4882a593Smuzhiyun static int cadence_qspi_wait_for_data(struct cadence_spi_platdata *plat)
610*4882a593Smuzhiyun {
611*4882a593Smuzhiyun unsigned int timeout = 10000;
612*4882a593Smuzhiyun u32 reg;
613*4882a593Smuzhiyun
614*4882a593Smuzhiyun while (timeout--) {
615*4882a593Smuzhiyun reg = cadence_qspi_get_rd_sram_level(plat);
616*4882a593Smuzhiyun if (reg)
617*4882a593Smuzhiyun return reg;
618*4882a593Smuzhiyun udelay(1);
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
621*4882a593Smuzhiyun return -ETIMEDOUT;
622*4882a593Smuzhiyun }
623*4882a593Smuzhiyun
cadence_qspi_apb_indirect_read_execute(struct cadence_spi_platdata * plat,unsigned int n_rx,u8 * rxbuf)624*4882a593Smuzhiyun int cadence_qspi_apb_indirect_read_execute(struct cadence_spi_platdata *plat,
625*4882a593Smuzhiyun unsigned int n_rx, u8 *rxbuf)
626*4882a593Smuzhiyun {
627*4882a593Smuzhiyun unsigned int remaining = n_rx;
628*4882a593Smuzhiyun unsigned int bytes_to_read = 0;
629*4882a593Smuzhiyun int ret;
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun writel(n_rx, plat->regbase + CQSPI_REG_INDIRECTRDBYTES);
632*4882a593Smuzhiyun
633*4882a593Smuzhiyun /* Start the indirect read transfer */
634*4882a593Smuzhiyun writel(CQSPI_REG_INDIRECTRD_START,
635*4882a593Smuzhiyun plat->regbase + CQSPI_REG_INDIRECTRD);
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun while (remaining > 0) {
638*4882a593Smuzhiyun ret = cadence_qspi_wait_for_data(plat);
639*4882a593Smuzhiyun if (ret < 0) {
640*4882a593Smuzhiyun printf("Indirect write timed out (%i)\n", ret);
641*4882a593Smuzhiyun goto failrd;
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun bytes_to_read = ret;
645*4882a593Smuzhiyun
646*4882a593Smuzhiyun while (bytes_to_read != 0) {
647*4882a593Smuzhiyun bytes_to_read *= plat->fifo_width;
648*4882a593Smuzhiyun bytes_to_read = bytes_to_read > remaining ?
649*4882a593Smuzhiyun remaining : bytes_to_read;
650*4882a593Smuzhiyun /*
651*4882a593Smuzhiyun * Handle non-4-byte aligned access to avoid
652*4882a593Smuzhiyun * data abort.
653*4882a593Smuzhiyun */
654*4882a593Smuzhiyun if (((uintptr_t)rxbuf % 4) || (bytes_to_read % 4))
655*4882a593Smuzhiyun readsb(plat->ahbbase, rxbuf, bytes_to_read);
656*4882a593Smuzhiyun else
657*4882a593Smuzhiyun readsl(plat->ahbbase, rxbuf,
658*4882a593Smuzhiyun bytes_to_read >> 2);
659*4882a593Smuzhiyun rxbuf += bytes_to_read;
660*4882a593Smuzhiyun remaining -= bytes_to_read;
661*4882a593Smuzhiyun bytes_to_read = cadence_qspi_get_rd_sram_level(plat);
662*4882a593Smuzhiyun }
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /* Check indirect done status */
666*4882a593Smuzhiyun ret = wait_for_bit_le32(plat->regbase + CQSPI_REG_INDIRECTRD,
667*4882a593Smuzhiyun CQSPI_REG_INDIRECTRD_DONE, 1, 10, 0);
668*4882a593Smuzhiyun if (ret) {
669*4882a593Smuzhiyun printf("Indirect read completion error (%i)\n", ret);
670*4882a593Smuzhiyun goto failrd;
671*4882a593Smuzhiyun }
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun /* Clear indirect completion status */
674*4882a593Smuzhiyun writel(CQSPI_REG_INDIRECTRD_DONE,
675*4882a593Smuzhiyun plat->regbase + CQSPI_REG_INDIRECTRD);
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun return 0;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun failrd:
680*4882a593Smuzhiyun /* Cancel the indirect read */
681*4882a593Smuzhiyun writel(CQSPI_REG_INDIRECTRD_CANCEL,
682*4882a593Smuzhiyun plat->regbase + CQSPI_REG_INDIRECTRD);
683*4882a593Smuzhiyun return ret;
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun
686*4882a593Smuzhiyun /* Opcode + Address (3/4 bytes) */
cadence_qspi_apb_indirect_write_setup(struct cadence_spi_platdata * plat,unsigned int cmdlen,const u8 * cmdbuf)687*4882a593Smuzhiyun int cadence_qspi_apb_indirect_write_setup(struct cadence_spi_platdata *plat,
688*4882a593Smuzhiyun unsigned int cmdlen, const u8 *cmdbuf)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun unsigned int reg;
691*4882a593Smuzhiyun unsigned int addr_bytes = cmdlen > 4 ? 4 : 3;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun if (cmdlen < 4 || cmdbuf == NULL) {
694*4882a593Smuzhiyun printf("QSPI: iInvalid input argument, len %d cmdbuf 0x%08x\n",
695*4882a593Smuzhiyun cmdlen, (unsigned int)cmdbuf);
696*4882a593Smuzhiyun return -EINVAL;
697*4882a593Smuzhiyun }
698*4882a593Smuzhiyun /* Setup the indirect trigger address */
699*4882a593Smuzhiyun writel(plat->trigger_address,
700*4882a593Smuzhiyun plat->regbase + CQSPI_REG_INDIRECTTRIGGER);
701*4882a593Smuzhiyun
702*4882a593Smuzhiyun /* Configure the opcode */
703*4882a593Smuzhiyun reg = cmdbuf[0] << CQSPI_REG_WR_INSTR_OPCODE_LSB;
704*4882a593Smuzhiyun writel(reg, plat->regbase + CQSPI_REG_WR_INSTR);
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun /* Setup write address. */
707*4882a593Smuzhiyun reg = cadence_qspi_apb_cmd2addr(&cmdbuf[1], addr_bytes);
708*4882a593Smuzhiyun writel(reg, plat->regbase + CQSPI_REG_INDIRECTWRSTARTADDR);
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun reg = readl(plat->regbase + CQSPI_REG_SIZE);
711*4882a593Smuzhiyun reg &= ~CQSPI_REG_SIZE_ADDRESS_MASK;
712*4882a593Smuzhiyun reg |= (addr_bytes - 1);
713*4882a593Smuzhiyun writel(reg, plat->regbase + CQSPI_REG_SIZE);
714*4882a593Smuzhiyun return 0;
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
cadence_qspi_apb_indirect_write_execute(struct cadence_spi_platdata * plat,unsigned int n_tx,const u8 * txbuf)717*4882a593Smuzhiyun int cadence_qspi_apb_indirect_write_execute(struct cadence_spi_platdata *plat,
718*4882a593Smuzhiyun unsigned int n_tx, const u8 *txbuf)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun unsigned int page_size = plat->page_size;
721*4882a593Smuzhiyun unsigned int remaining = n_tx;
722*4882a593Smuzhiyun unsigned int write_bytes;
723*4882a593Smuzhiyun int ret;
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun /* Configure the indirect read transfer bytes */
726*4882a593Smuzhiyun writel(n_tx, plat->regbase + CQSPI_REG_INDIRECTWRBYTES);
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun /* Start the indirect write transfer */
729*4882a593Smuzhiyun writel(CQSPI_REG_INDIRECTWR_START,
730*4882a593Smuzhiyun plat->regbase + CQSPI_REG_INDIRECTWR);
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun while (remaining > 0) {
733*4882a593Smuzhiyun write_bytes = remaining > page_size ? page_size : remaining;
734*4882a593Smuzhiyun /* Handle non-4-byte aligned access to avoid data abort. */
735*4882a593Smuzhiyun if (((uintptr_t)txbuf % 4) || (write_bytes % 4))
736*4882a593Smuzhiyun writesb(plat->ahbbase, txbuf, write_bytes);
737*4882a593Smuzhiyun else
738*4882a593Smuzhiyun writesl(plat->ahbbase, txbuf, write_bytes >> 2);
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun ret = wait_for_bit_le32(plat->regbase + CQSPI_REG_SDRAMLEVEL,
741*4882a593Smuzhiyun CQSPI_REG_SDRAMLEVEL_WR_MASK <<
742*4882a593Smuzhiyun CQSPI_REG_SDRAMLEVEL_WR_LSB, 0, 10, 0);
743*4882a593Smuzhiyun if (ret) {
744*4882a593Smuzhiyun printf("Indirect write timed out (%i)\n", ret);
745*4882a593Smuzhiyun goto failwr;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun txbuf += write_bytes;
749*4882a593Smuzhiyun remaining -= write_bytes;
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun /* Check indirect done status */
753*4882a593Smuzhiyun ret = wait_for_bit_le32(plat->regbase + CQSPI_REG_INDIRECTWR,
754*4882a593Smuzhiyun CQSPI_REG_INDIRECTWR_DONE, 1, 10, 0);
755*4882a593Smuzhiyun if (ret) {
756*4882a593Smuzhiyun printf("Indirect write completion error (%i)\n", ret);
757*4882a593Smuzhiyun goto failwr;
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun /* Clear indirect completion status */
761*4882a593Smuzhiyun writel(CQSPI_REG_INDIRECTWR_DONE,
762*4882a593Smuzhiyun plat->regbase + CQSPI_REG_INDIRECTWR);
763*4882a593Smuzhiyun return 0;
764*4882a593Smuzhiyun
765*4882a593Smuzhiyun failwr:
766*4882a593Smuzhiyun /* Cancel the indirect write */
767*4882a593Smuzhiyun writel(CQSPI_REG_INDIRECTWR_CANCEL,
768*4882a593Smuzhiyun plat->regbase + CQSPI_REG_INDIRECTWR);
769*4882a593Smuzhiyun return ret;
770*4882a593Smuzhiyun }
771*4882a593Smuzhiyun
cadence_qspi_apb_enter_xip(void * reg_base,char xip_dummy)772*4882a593Smuzhiyun void cadence_qspi_apb_enter_xip(void *reg_base, char xip_dummy)
773*4882a593Smuzhiyun {
774*4882a593Smuzhiyun unsigned int reg;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun /* enter XiP mode immediately and enable direct mode */
777*4882a593Smuzhiyun reg = readl(reg_base + CQSPI_REG_CONFIG);
778*4882a593Smuzhiyun reg |= CQSPI_REG_CONFIG_ENABLE;
779*4882a593Smuzhiyun reg |= CQSPI_REG_CONFIG_DIRECT;
780*4882a593Smuzhiyun reg |= CQSPI_REG_CONFIG_XIP_IMM;
781*4882a593Smuzhiyun writel(reg, reg_base + CQSPI_REG_CONFIG);
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun /* keep the XiP mode */
784*4882a593Smuzhiyun writel(xip_dummy, reg_base + CQSPI_REG_MODE_BIT);
785*4882a593Smuzhiyun
786*4882a593Smuzhiyun /* Enable mode bit at devrd */
787*4882a593Smuzhiyun reg = readl(reg_base + CQSPI_REG_RD_INSTR);
788*4882a593Smuzhiyun reg |= (1 << CQSPI_REG_RD_INSTR_MODE_EN_LSB);
789*4882a593Smuzhiyun writel(reg, reg_base + CQSPI_REG_RD_INSTR);
790*4882a593Smuzhiyun }
791