xref: /OK3568_Linux_fs/u-boot/drivers/spi/bcmstb_spi.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * (C) Copyright 2018  Cisco Systems, Inc.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Thomas Fitzsimmons <fitzsim@fitzsim.org>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <command.h>
10*4882a593Smuzhiyun #include <config.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <fdtdec.h>
14*4882a593Smuzhiyun #include <linux/bitops.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <log.h>
17*4882a593Smuzhiyun #include <malloc.h>
18*4882a593Smuzhiyun #include <spi.h>
19*4882a593Smuzhiyun #include <time.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define SPBR_MIN		8
24*4882a593Smuzhiyun #define BITS_PER_WORD		8
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define NUM_TXRAM		32
27*4882a593Smuzhiyun #define NUM_RXRAM		32
28*4882a593Smuzhiyun #define NUM_CDRAM		16
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* hif_mspi register structure. */
31*4882a593Smuzhiyun struct bcmstb_hif_mspi_regs {
32*4882a593Smuzhiyun 	u32 spcr0_lsb;		/* 0x000 */
33*4882a593Smuzhiyun 	u32 spcr0_msb;		/* 0x004 */
34*4882a593Smuzhiyun 	u32 spcr1_lsb;		/* 0x008 */
35*4882a593Smuzhiyun 	u32 spcr1_msb;		/* 0x00c */
36*4882a593Smuzhiyun 	u32 newqp;		/* 0x010 */
37*4882a593Smuzhiyun 	u32 endqp;		/* 0x014 */
38*4882a593Smuzhiyun 	u32 spcr2;		/* 0x018 */
39*4882a593Smuzhiyun 	u32 reserved0;		/* 0x01c */
40*4882a593Smuzhiyun 	u32 mspi_status;	/* 0x020 */
41*4882a593Smuzhiyun 	u32 cptqp;		/* 0x024 */
42*4882a593Smuzhiyun 	u32 spcr3;		/* 0x028 */
43*4882a593Smuzhiyun 	u32 revision;		/* 0x02c */
44*4882a593Smuzhiyun 	u32 reserved1[4];	/* 0x030 */
45*4882a593Smuzhiyun 	u32 txram[NUM_TXRAM];	/* 0x040 */
46*4882a593Smuzhiyun 	u32 rxram[NUM_RXRAM];	/* 0x0c0 */
47*4882a593Smuzhiyun 	u32 cdram[NUM_CDRAM];	/* 0x140 */
48*4882a593Smuzhiyun 	u32 write_lock;		/* 0x180 */
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /* hif_mspi masks. */
52*4882a593Smuzhiyun #define HIF_MSPI_SPCR2_CONT_AFTER_CMD_MASK	0x00000080
53*4882a593Smuzhiyun #define HIF_MSPI_SPCR2_SPE_MASK			0x00000040
54*4882a593Smuzhiyun #define HIF_MSPI_SPCR2_SPIFIE_MASK		0x00000020
55*4882a593Smuzhiyun #define HIF_MSPI_WRITE_LOCK_WRITE_LOCK_MASK	0x00000001
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* bspi offsets. */
58*4882a593Smuzhiyun #define BSPI_MAST_N_BOOT_CTRL			0x008
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /* bspi_raf is not used in this driver. */
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* hif_spi_intr2 offsets and masks. */
63*4882a593Smuzhiyun #define HIF_SPI_INTR2_CPU_CLEAR			0x08
64*4882a593Smuzhiyun #define HIF_SPI_INTR2_CPU_MASK_SET		0x10
65*4882a593Smuzhiyun #define HIF_SPI_INTR2_CPU_MASK_CLEAR		0x14
66*4882a593Smuzhiyun #define HIF_SPI_INTR2_CPU_SET_MSPI_DONE_MASK	0x00000020
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /* SPI transfer timeout in milliseconds. */
69*4882a593Smuzhiyun #define HIF_MSPI_WAIT				10
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun enum bcmstb_base_type {
72*4882a593Smuzhiyun 	HIF_MSPI,
73*4882a593Smuzhiyun 	BSPI,
74*4882a593Smuzhiyun 	HIF_SPI_INTR2,
75*4882a593Smuzhiyun 	CS_REG,
76*4882a593Smuzhiyun 	BASE_LAST,
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun struct bcmstb_spi_platdata {
80*4882a593Smuzhiyun 	void *base[4];
81*4882a593Smuzhiyun };
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun struct bcmstb_spi_priv {
84*4882a593Smuzhiyun 	struct bcmstb_hif_mspi_regs *regs;
85*4882a593Smuzhiyun 	void *bspi;
86*4882a593Smuzhiyun 	void *hif_spi_intr2;
87*4882a593Smuzhiyun 	void *cs_reg;
88*4882a593Smuzhiyun 	int default_cs;
89*4882a593Smuzhiyun 	int curr_cs;
90*4882a593Smuzhiyun 	uint tx_slot;
91*4882a593Smuzhiyun 	uint rx_slot;
92*4882a593Smuzhiyun 	u8 saved_cmd[NUM_CDRAM];
93*4882a593Smuzhiyun 	uint saved_cmd_len;
94*4882a593Smuzhiyun 	void *saved_din_addr;
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun 
bcmstb_spi_ofdata_to_platdata(struct udevice * bus)97*4882a593Smuzhiyun static int bcmstb_spi_ofdata_to_platdata(struct udevice *bus)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	struct bcmstb_spi_platdata *plat = dev_get_platdata(bus);
100*4882a593Smuzhiyun 	const void *fdt = gd->fdt_blob;
101*4882a593Smuzhiyun 	int node = dev_of_offset(bus);
102*4882a593Smuzhiyun 	int ret = 0;
103*4882a593Smuzhiyun 	int i = 0;
104*4882a593Smuzhiyun 	struct fdt_resource resource = { 0 };
105*4882a593Smuzhiyun 	char *names[BASE_LAST] = { "hif_mspi", "bspi", "hif_spi_intr2",
106*4882a593Smuzhiyun 				   "cs_reg" };
107*4882a593Smuzhiyun 	const phys_addr_t defaults[BASE_LAST] = { BCMSTB_HIF_MSPI_BASE,
108*4882a593Smuzhiyun 						  BCMSTB_BSPI_BASE,
109*4882a593Smuzhiyun 						  BCMSTB_HIF_SPI_INTR2,
110*4882a593Smuzhiyun 						  BCMSTB_CS_REG };
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	for (i = 0; i < BASE_LAST; i++) {
113*4882a593Smuzhiyun 		plat->base[i] = (void *)defaults[i];
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 		ret = fdt_get_named_resource(fdt, node, "reg", "reg-names",
116*4882a593Smuzhiyun 					     names[i], &resource);
117*4882a593Smuzhiyun 		if (ret) {
118*4882a593Smuzhiyun 			printf("%s: Assuming BCMSTB SPI %s address 0x0x%p\n",
119*4882a593Smuzhiyun 			       __func__, names[i], (void *)defaults[i]);
120*4882a593Smuzhiyun 		} else {
121*4882a593Smuzhiyun 			plat->base[i] = (void *)resource.start;
122*4882a593Smuzhiyun 			debug("BCMSTB SPI %s address: 0x0x%p\n",
123*4882a593Smuzhiyun 			      names[i], (void *)plat->base[i]);
124*4882a593Smuzhiyun 		}
125*4882a593Smuzhiyun 	}
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	return 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
bcmstb_spi_hw_set_parms(struct bcmstb_spi_priv * priv)130*4882a593Smuzhiyun static void bcmstb_spi_hw_set_parms(struct bcmstb_spi_priv *priv)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun 	writel(SPBR_MIN, &priv->regs->spcr0_lsb);
133*4882a593Smuzhiyun 	writel(BITS_PER_WORD << 2 | SPI_MODE_3, &priv->regs->spcr0_msb);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
bcmstb_spi_enable_interrupt(void * base,u32 mask)136*4882a593Smuzhiyun static void bcmstb_spi_enable_interrupt(void *base, u32 mask)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	void *reg = base + HIF_SPI_INTR2_CPU_MASK_CLEAR;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	writel(readl(reg) | mask, reg);
141*4882a593Smuzhiyun 	readl(reg);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
bcmstb_spi_disable_interrupt(void * base,u32 mask)144*4882a593Smuzhiyun static void bcmstb_spi_disable_interrupt(void *base, u32 mask)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun 	void *reg = base + HIF_SPI_INTR2_CPU_MASK_SET;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	writel(readl(reg) | mask, reg);
149*4882a593Smuzhiyun 	readl(reg);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun 
bcmstb_spi_clear_interrupt(void * base,u32 mask)152*4882a593Smuzhiyun static void bcmstb_spi_clear_interrupt(void *base, u32 mask)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	void *reg = base + HIF_SPI_INTR2_CPU_CLEAR;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	writel(readl(reg) | mask, reg);
157*4882a593Smuzhiyun 	readl(reg);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
bcmstb_spi_probe(struct udevice * bus)160*4882a593Smuzhiyun static int bcmstb_spi_probe(struct udevice *bus)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	struct bcmstb_spi_platdata *plat = dev_get_platdata(bus);
163*4882a593Smuzhiyun 	struct bcmstb_spi_priv *priv = dev_get_priv(bus);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	priv->regs = plat->base[HIF_MSPI];
166*4882a593Smuzhiyun 	priv->bspi = plat->base[BSPI];
167*4882a593Smuzhiyun 	priv->hif_spi_intr2 = plat->base[HIF_SPI_INTR2];
168*4882a593Smuzhiyun 	priv->cs_reg = plat->base[CS_REG];
169*4882a593Smuzhiyun 	priv->default_cs = 0;
170*4882a593Smuzhiyun 	priv->curr_cs = -1;
171*4882a593Smuzhiyun 	priv->tx_slot = 0;
172*4882a593Smuzhiyun 	priv->rx_slot = 0;
173*4882a593Smuzhiyun 	memset(priv->saved_cmd, 0, NUM_CDRAM);
174*4882a593Smuzhiyun 	priv->saved_cmd_len = 0;
175*4882a593Smuzhiyun 	priv->saved_din_addr = NULL;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	debug("spi_xfer: tx regs: 0x%p\n", &priv->regs->txram[0]);
178*4882a593Smuzhiyun 	debug("spi_xfer: rx regs: 0x%p\n", &priv->regs->rxram[0]);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	/* Disable BSPI. */
181*4882a593Smuzhiyun 	writel(1, priv->bspi + BSPI_MAST_N_BOOT_CTRL);
182*4882a593Smuzhiyun 	readl(priv->bspi + BSPI_MAST_N_BOOT_CTRL);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	/* Set up interrupts. */
185*4882a593Smuzhiyun 	bcmstb_spi_disable_interrupt(priv->hif_spi_intr2, 0xffffffff);
186*4882a593Smuzhiyun 	bcmstb_spi_clear_interrupt(priv->hif_spi_intr2, 0xffffffff);
187*4882a593Smuzhiyun 	bcmstb_spi_enable_interrupt(priv->hif_spi_intr2,
188*4882a593Smuzhiyun 				    HIF_SPI_INTR2_CPU_SET_MSPI_DONE_MASK);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* Set up control registers. */
191*4882a593Smuzhiyun 	writel(0, &priv->regs->spcr1_lsb);
192*4882a593Smuzhiyun 	writel(0, &priv->regs->spcr1_msb);
193*4882a593Smuzhiyun 	writel(0, &priv->regs->newqp);
194*4882a593Smuzhiyun 	writel(0, &priv->regs->endqp);
195*4882a593Smuzhiyun 	writel(HIF_MSPI_SPCR2_SPIFIE_MASK, &priv->regs->spcr2);
196*4882a593Smuzhiyun 	writel(0, &priv->regs->spcr3);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 	bcmstb_spi_hw_set_parms(priv);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
bcmstb_spi_submit(struct bcmstb_spi_priv * priv,bool done)203*4882a593Smuzhiyun static void bcmstb_spi_submit(struct bcmstb_spi_priv *priv, bool done)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	debug("WR NEWQP: %d\n", 0);
206*4882a593Smuzhiyun 	writel(0, &priv->regs->newqp);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	debug("WR ENDQP: %d\n", priv->tx_slot - 1);
209*4882a593Smuzhiyun 	writel(priv->tx_slot - 1, &priv->regs->endqp);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	if (done) {
212*4882a593Smuzhiyun 		debug("WR CDRAM[%d]: %02x\n", priv->tx_slot - 1,
213*4882a593Smuzhiyun 		      readl(&priv->regs->cdram[priv->tx_slot - 1]) & ~0x80);
214*4882a593Smuzhiyun 		writel(readl(&priv->regs->cdram[priv->tx_slot - 1]) & ~0x80,
215*4882a593Smuzhiyun 		       &priv->regs->cdram[priv->tx_slot - 1]);
216*4882a593Smuzhiyun 	}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	/* Force chip select first time. */
219*4882a593Smuzhiyun 	if (priv->curr_cs != priv->default_cs) {
220*4882a593Smuzhiyun 		debug("spi_xfer: switching chip select to %d\n",
221*4882a593Smuzhiyun 		      priv->default_cs);
222*4882a593Smuzhiyun 		writel((readl(priv->cs_reg) & ~0xff) | (1 << priv->default_cs),
223*4882a593Smuzhiyun 		       priv->cs_reg);
224*4882a593Smuzhiyun 		readl(priv->cs_reg);
225*4882a593Smuzhiyun 		udelay(10);
226*4882a593Smuzhiyun 		priv->curr_cs = priv->default_cs;
227*4882a593Smuzhiyun 	}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	debug("WR WRITE_LOCK: %02x\n", 1);
230*4882a593Smuzhiyun 	writel((readl(&priv->regs->write_lock) &
231*4882a593Smuzhiyun 		~HIF_MSPI_WRITE_LOCK_WRITE_LOCK_MASK) | 1,
232*4882a593Smuzhiyun 	       &priv->regs->write_lock);
233*4882a593Smuzhiyun 	readl(&priv->regs->write_lock);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	debug("WR SPCR2: %02x\n",
236*4882a593Smuzhiyun 	      HIF_MSPI_SPCR2_SPIFIE_MASK |
237*4882a593Smuzhiyun 	      HIF_MSPI_SPCR2_SPE_MASK |
238*4882a593Smuzhiyun 	      HIF_MSPI_SPCR2_CONT_AFTER_CMD_MASK);
239*4882a593Smuzhiyun 	writel(HIF_MSPI_SPCR2_SPIFIE_MASK |
240*4882a593Smuzhiyun 	       HIF_MSPI_SPCR2_SPE_MASK |
241*4882a593Smuzhiyun 	       HIF_MSPI_SPCR2_CONT_AFTER_CMD_MASK,
242*4882a593Smuzhiyun 	       &priv->regs->spcr2);
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun 
bcmstb_spi_wait(struct bcmstb_spi_priv * priv)245*4882a593Smuzhiyun static int bcmstb_spi_wait(struct bcmstb_spi_priv *priv)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	u32 start_time = get_timer(0);
248*4882a593Smuzhiyun 	u32 status = readl(&priv->regs->mspi_status);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	while (!(status & 1)) {
251*4882a593Smuzhiyun 		if (get_timer(start_time) > HIF_MSPI_WAIT)
252*4882a593Smuzhiyun 			return -ETIMEDOUT;
253*4882a593Smuzhiyun 		status = readl(&priv->regs->mspi_status);
254*4882a593Smuzhiyun 	}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	writel(readl(&priv->regs->mspi_status) & ~1, &priv->regs->mspi_status);
257*4882a593Smuzhiyun 	bcmstb_spi_clear_interrupt(priv->hif_spi_intr2,
258*4882a593Smuzhiyun 				   HIF_SPI_INTR2_CPU_SET_MSPI_DONE_MASK);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun 	return 0;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
bcmstb_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)263*4882a593Smuzhiyun static int bcmstb_spi_xfer(struct udevice *dev, unsigned int bitlen,
264*4882a593Smuzhiyun 			   const void *dout, void *din, unsigned long flags)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	uint len = bitlen / 8;
267*4882a593Smuzhiyun 	uint tx_len = len;
268*4882a593Smuzhiyun 	uint rx_len = len;
269*4882a593Smuzhiyun 	const u8 *out_bytes = (u8 *)dout;
270*4882a593Smuzhiyun 	u8 *in_bytes = (u8 *)din;
271*4882a593Smuzhiyun 	struct udevice *bus = dev_get_parent(dev);
272*4882a593Smuzhiyun 	struct bcmstb_spi_priv *priv = dev_get_priv(bus);
273*4882a593Smuzhiyun 	struct bcmstb_hif_mspi_regs *regs = priv->regs;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	debug("spi_xfer: %d, t: 0x%p, r: 0x%p, f: %lx\n",
276*4882a593Smuzhiyun 	      len, dout, din, flags);
277*4882a593Smuzhiyun 	debug("spi_xfer: chip select: %x\n", readl(priv->cs_reg) & 0xff);
278*4882a593Smuzhiyun 	debug("spi_xfer: tx addr: 0x%p\n", &regs->txram[0]);
279*4882a593Smuzhiyun 	debug("spi_xfer: rx addr: 0x%p\n", &regs->rxram[0]);
280*4882a593Smuzhiyun 	debug("spi_xfer: cd addr: 0x%p\n", &regs->cdram[0]);
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	if (flags & SPI_XFER_END) {
283*4882a593Smuzhiyun 		debug("spi_xfer: clearing saved din address: 0x%p\n",
284*4882a593Smuzhiyun 		      priv->saved_din_addr);
285*4882a593Smuzhiyun 		priv->saved_din_addr = NULL;
286*4882a593Smuzhiyun 		priv->saved_cmd_len = 0;
287*4882a593Smuzhiyun 		memset(priv->saved_cmd, 0, NUM_CDRAM);
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	if (bitlen == 0)
291*4882a593Smuzhiyun 		return 0;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	if (bitlen % 8) {
294*4882a593Smuzhiyun 		printf("%s: Non-byte-aligned transfer\n", __func__);
295*4882a593Smuzhiyun 		return -EOPNOTSUPP;
296*4882a593Smuzhiyun 	}
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	if (flags & ~(SPI_XFER_BEGIN | SPI_XFER_END)) {
299*4882a593Smuzhiyun 		printf("%s: Unsupported flags: %lx\n", __func__, flags);
300*4882a593Smuzhiyun 		return -EOPNOTSUPP;
301*4882a593Smuzhiyun 	}
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	if (flags & SPI_XFER_BEGIN) {
304*4882a593Smuzhiyun 		priv->tx_slot = 0;
305*4882a593Smuzhiyun 		priv->rx_slot = 0;
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 		if (out_bytes && len > NUM_CDRAM) {
308*4882a593Smuzhiyun 			printf("%s: Unable to save transfer\n", __func__);
309*4882a593Smuzhiyun 			return -EOPNOTSUPP;
310*4882a593Smuzhiyun 		}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 		if (out_bytes && !(flags & SPI_XFER_END)) {
313*4882a593Smuzhiyun 			/*
314*4882a593Smuzhiyun 			 * This is the start of a transmit operation
315*4882a593Smuzhiyun 			 * that will need repeating if the calling
316*4882a593Smuzhiyun 			 * code polls for the result.  Save it for
317*4882a593Smuzhiyun 			 * subsequent transmission.
318*4882a593Smuzhiyun 			 */
319*4882a593Smuzhiyun 			debug("spi_xfer: saving command: %x, %d\n",
320*4882a593Smuzhiyun 			      out_bytes[0], len);
321*4882a593Smuzhiyun 			priv->saved_cmd_len = len;
322*4882a593Smuzhiyun 			memcpy(priv->saved_cmd, out_bytes, priv->saved_cmd_len);
323*4882a593Smuzhiyun 		}
324*4882a593Smuzhiyun 	}
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	if (!(flags & (SPI_XFER_BEGIN | SPI_XFER_END))) {
327*4882a593Smuzhiyun 		if (priv->saved_din_addr == din) {
328*4882a593Smuzhiyun 			/*
329*4882a593Smuzhiyun 			 * The caller is polling for status.  Repeat
330*4882a593Smuzhiyun 			 * the last transmission.
331*4882a593Smuzhiyun 			 */
332*4882a593Smuzhiyun 			int ret = 0;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 			debug("spi_xfer: Making recursive call\n");
335*4882a593Smuzhiyun 			ret = bcmstb_spi_xfer(dev, priv->saved_cmd_len * 8,
336*4882a593Smuzhiyun 					      priv->saved_cmd, NULL,
337*4882a593Smuzhiyun 					      SPI_XFER_BEGIN);
338*4882a593Smuzhiyun 			if (ret) {
339*4882a593Smuzhiyun 				printf("%s: Recursive call failed\n", __func__);
340*4882a593Smuzhiyun 				return ret;
341*4882a593Smuzhiyun 			}
342*4882a593Smuzhiyun 		} else {
343*4882a593Smuzhiyun 			debug("spi_xfer: saving din address: 0x%p\n", din);
344*4882a593Smuzhiyun 			priv->saved_din_addr = din;
345*4882a593Smuzhiyun 		}
346*4882a593Smuzhiyun 	}
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	while (rx_len > 0) {
349*4882a593Smuzhiyun 		priv->rx_slot = priv->tx_slot;
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 		while (priv->tx_slot < NUM_CDRAM && tx_len > 0) {
352*4882a593Smuzhiyun 			bcmstb_spi_hw_set_parms(priv);
353*4882a593Smuzhiyun 			debug("WR TXRAM[%d]: %02x\n", priv->tx_slot,
354*4882a593Smuzhiyun 			      out_bytes ? out_bytes[len - tx_len] : 0xff);
355*4882a593Smuzhiyun 			writel(out_bytes ? out_bytes[len - tx_len] : 0xff,
356*4882a593Smuzhiyun 			       &regs->txram[priv->tx_slot << 1]);
357*4882a593Smuzhiyun 			debug("WR CDRAM[%d]: %02x\n", priv->tx_slot, 0x8e);
358*4882a593Smuzhiyun 			writel(0x8e, &regs->cdram[priv->tx_slot]);
359*4882a593Smuzhiyun 			priv->tx_slot++;
360*4882a593Smuzhiyun 			tx_len--;
361*4882a593Smuzhiyun 			if (!in_bytes)
362*4882a593Smuzhiyun 				rx_len--;
363*4882a593Smuzhiyun 		}
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 		debug("spi_xfer: early return clauses: %d, %d, %d\n",
366*4882a593Smuzhiyun 		      len <= NUM_CDRAM,
367*4882a593Smuzhiyun 		      !in_bytes,
368*4882a593Smuzhiyun 		      (flags & (SPI_XFER_BEGIN |
369*4882a593Smuzhiyun 				SPI_XFER_END)) == SPI_XFER_BEGIN);
370*4882a593Smuzhiyun 		if (len <= NUM_CDRAM &&
371*4882a593Smuzhiyun 		    !in_bytes &&
372*4882a593Smuzhiyun 		    (flags & (SPI_XFER_BEGIN | SPI_XFER_END)) == SPI_XFER_BEGIN)
373*4882a593Smuzhiyun 			return 0;
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 		bcmstb_spi_submit(priv, tx_len == 0);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 		if (bcmstb_spi_wait(priv) == -ETIMEDOUT) {
378*4882a593Smuzhiyun 			printf("%s: Timed out\n", __func__);
379*4882a593Smuzhiyun 			return -ETIMEDOUT;
380*4882a593Smuzhiyun 		}
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 		priv->tx_slot %= NUM_CDRAM;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 		if (in_bytes) {
385*4882a593Smuzhiyun 			while (priv->rx_slot < NUM_CDRAM && rx_len > 0) {
386*4882a593Smuzhiyun 				in_bytes[len - rx_len] =
387*4882a593Smuzhiyun 					readl(&regs->rxram[(priv->rx_slot << 1)
388*4882a593Smuzhiyun 							   + 1])
389*4882a593Smuzhiyun 					& 0xff;
390*4882a593Smuzhiyun 				debug("RD RXRAM[%d]: %02x\n",
391*4882a593Smuzhiyun 				      priv->rx_slot, in_bytes[len - rx_len]);
392*4882a593Smuzhiyun 				priv->rx_slot++;
393*4882a593Smuzhiyun 				rx_len--;
394*4882a593Smuzhiyun 			}
395*4882a593Smuzhiyun 		}
396*4882a593Smuzhiyun 	}
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	if (flags & SPI_XFER_END) {
399*4882a593Smuzhiyun 		debug("WR WRITE_LOCK: %02x\n", 0);
400*4882a593Smuzhiyun 		writel((readl(&priv->regs->write_lock) &
401*4882a593Smuzhiyun 			~HIF_MSPI_WRITE_LOCK_WRITE_LOCK_MASK) | 0,
402*4882a593Smuzhiyun 		       &priv->regs->write_lock);
403*4882a593Smuzhiyun 		readl(&priv->regs->write_lock);
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	return 0;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
bcmstb_spi_set_speed(struct udevice * dev,uint speed)409*4882a593Smuzhiyun static int bcmstb_spi_set_speed(struct udevice *dev, uint speed)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	return 0;
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
bcmstb_spi_set_mode(struct udevice * dev,uint mode)414*4882a593Smuzhiyun static int bcmstb_spi_set_mode(struct udevice *dev, uint mode)
415*4882a593Smuzhiyun {
416*4882a593Smuzhiyun 	return 0;
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun static const struct dm_spi_ops bcmstb_spi_ops = {
420*4882a593Smuzhiyun 	.xfer		= bcmstb_spi_xfer,
421*4882a593Smuzhiyun 	.set_speed	= bcmstb_spi_set_speed,
422*4882a593Smuzhiyun 	.set_mode	= bcmstb_spi_set_mode,
423*4882a593Smuzhiyun };
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun static const struct udevice_id bcmstb_spi_id[] = {
426*4882a593Smuzhiyun 	{ .compatible = "brcm,spi-brcmstb" },
427*4882a593Smuzhiyun 	{ }
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun U_BOOT_DRIVER(bcmstb_spi) = {
431*4882a593Smuzhiyun 	.name				= "bcmstb_spi",
432*4882a593Smuzhiyun 	.id				= UCLASS_SPI,
433*4882a593Smuzhiyun 	.of_match			= bcmstb_spi_id,
434*4882a593Smuzhiyun 	.ops				= &bcmstb_spi_ops,
435*4882a593Smuzhiyun 	.ofdata_to_platdata		= bcmstb_spi_ofdata_to_platdata,
436*4882a593Smuzhiyun 	.probe				= bcmstb_spi_probe,
437*4882a593Smuzhiyun 	.platdata_auto_alloc_size	= sizeof(struct bcmstb_spi_platdata),
438*4882a593Smuzhiyun 	.priv_auto_alloc_size		= sizeof(struct bcmstb_spi_priv),
439*4882a593Smuzhiyun };
440