1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Derived from linux/drivers/spi/spi-bcm63xx.c:
5*4882a593Smuzhiyun * Copyright (C) 2009-2012 Florian Fainelli <florian@openwrt.org>
6*4882a593Smuzhiyun * Copyright (C) 2010 Tanguy Bouzeloc <tanguy.bouzeloc@efixo.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <clk.h>
13*4882a593Smuzhiyun #include <dm.h>
14*4882a593Smuzhiyun #include <spi.h>
15*4882a593Smuzhiyun #include <reset.h>
16*4882a593Smuzhiyun #include <wait_bit.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* BCM6348 SPI core */
22*4882a593Smuzhiyun #define SPI_6348_CLK 0x06
23*4882a593Smuzhiyun #define SPI_6348_CMD 0x00
24*4882a593Smuzhiyun #define SPI_6348_CTL 0x40
25*4882a593Smuzhiyun #define SPI_6348_CTL_SHIFT 6
26*4882a593Smuzhiyun #define SPI_6348_FILL 0x07
27*4882a593Smuzhiyun #define SPI_6348_IR_MASK 0x04
28*4882a593Smuzhiyun #define SPI_6348_IR_STAT 0x02
29*4882a593Smuzhiyun #define SPI_6348_RX 0x80
30*4882a593Smuzhiyun #define SPI_6348_RX_SIZE 0x3f
31*4882a593Smuzhiyun #define SPI_6348_TX 0x41
32*4882a593Smuzhiyun #define SPI_6348_TX_SIZE 0x3f
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* BCM6358 SPI core */
35*4882a593Smuzhiyun #define SPI_6358_CLK 0x706
36*4882a593Smuzhiyun #define SPI_6358_CMD 0x700
37*4882a593Smuzhiyun #define SPI_6358_CTL 0x000
38*4882a593Smuzhiyun #define SPI_6358_CTL_SHIFT 14
39*4882a593Smuzhiyun #define SPI_6358_FILL 0x707
40*4882a593Smuzhiyun #define SPI_6358_IR_MASK 0x702
41*4882a593Smuzhiyun #define SPI_6358_IR_STAT 0x704
42*4882a593Smuzhiyun #define SPI_6358_RX 0x400
43*4882a593Smuzhiyun #define SPI_6358_RX_SIZE 0x220
44*4882a593Smuzhiyun #define SPI_6358_TX 0x002
45*4882a593Smuzhiyun #define SPI_6358_TX_SIZE 0x21e
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* SPI Clock register */
48*4882a593Smuzhiyun #define SPI_CLK_SHIFT 0
49*4882a593Smuzhiyun #define SPI_CLK_20MHZ (0 << SPI_CLK_SHIFT)
50*4882a593Smuzhiyun #define SPI_CLK_0_391MHZ (1 << SPI_CLK_SHIFT)
51*4882a593Smuzhiyun #define SPI_CLK_0_781MHZ (2 << SPI_CLK_SHIFT)
52*4882a593Smuzhiyun #define SPI_CLK_1_563MHZ (3 << SPI_CLK_SHIFT)
53*4882a593Smuzhiyun #define SPI_CLK_3_125MHZ (4 << SPI_CLK_SHIFT)
54*4882a593Smuzhiyun #define SPI_CLK_6_250MHZ (5 << SPI_CLK_SHIFT)
55*4882a593Smuzhiyun #define SPI_CLK_12_50MHZ (6 << SPI_CLK_SHIFT)
56*4882a593Smuzhiyun #define SPI_CLK_25MHZ (7 << SPI_CLK_SHIFT)
57*4882a593Smuzhiyun #define SPI_CLK_MASK (7 << SPI_CLK_SHIFT)
58*4882a593Smuzhiyun #define SPI_CLK_SSOFF_SHIFT 3
59*4882a593Smuzhiyun #define SPI_CLK_SSOFF_2 (2 << SPI_CLK_SSOFF_SHIFT)
60*4882a593Smuzhiyun #define SPI_CLK_SSOFF_MASK (7 << SPI_CLK_SSOFF_SHIFT)
61*4882a593Smuzhiyun #define SPI_CLK_BSWAP_SHIFT 7
62*4882a593Smuzhiyun #define SPI_CLK_BSWAP_MASK (1 << SPI_CLK_BSWAP_SHIFT)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* SPI Command register */
65*4882a593Smuzhiyun #define SPI_CMD_OP_SHIFT 0
66*4882a593Smuzhiyun #define SPI_CMD_OP_START (0x3 << SPI_CMD_OP_SHIFT)
67*4882a593Smuzhiyun #define SPI_CMD_SLAVE_SHIFT 4
68*4882a593Smuzhiyun #define SPI_CMD_SLAVE_MASK (0xf << SPI_CMD_SLAVE_SHIFT)
69*4882a593Smuzhiyun #define SPI_CMD_PREPEND_SHIFT 8
70*4882a593Smuzhiyun #define SPI_CMD_PREPEND_BYTES 0xf
71*4882a593Smuzhiyun #define SPI_CMD_3WIRE_SHIFT 12
72*4882a593Smuzhiyun #define SPI_CMD_3WIRE_MASK (1 << SPI_CMD_3WIRE_SHIFT)
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* SPI Control register */
75*4882a593Smuzhiyun #define SPI_CTL_TYPE_FD_RW 0
76*4882a593Smuzhiyun #define SPI_CTL_TYPE_HD_W 1
77*4882a593Smuzhiyun #define SPI_CTL_TYPE_HD_R 2
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* SPI Interrupt registers */
80*4882a593Smuzhiyun #define SPI_IR_DONE_SHIFT 0
81*4882a593Smuzhiyun #define SPI_IR_DONE_MASK (1 << SPI_IR_DONE_SHIFT)
82*4882a593Smuzhiyun #define SPI_IR_RXOVER_SHIFT 1
83*4882a593Smuzhiyun #define SPI_IR_RXOVER_MASK (1 << SPI_IR_RXOVER_SHIFT)
84*4882a593Smuzhiyun #define SPI_IR_TXUNDER_SHIFT 2
85*4882a593Smuzhiyun #define SPI_IR_TXUNDER_MASK (1 << SPI_IR_TXUNDER_SHIFT)
86*4882a593Smuzhiyun #define SPI_IR_TXOVER_SHIFT 3
87*4882a593Smuzhiyun #define SPI_IR_TXOVER_MASK (1 << SPI_IR_TXOVER_SHIFT)
88*4882a593Smuzhiyun #define SPI_IR_RXUNDER_SHIFT 4
89*4882a593Smuzhiyun #define SPI_IR_RXUNDER_MASK (1 << SPI_IR_RXUNDER_SHIFT)
90*4882a593Smuzhiyun #define SPI_IR_CLEAR_MASK (SPI_IR_DONE_MASK |\
91*4882a593Smuzhiyun SPI_IR_RXOVER_MASK |\
92*4882a593Smuzhiyun SPI_IR_TXUNDER_MASK |\
93*4882a593Smuzhiyun SPI_IR_TXOVER_MASK |\
94*4882a593Smuzhiyun SPI_IR_RXUNDER_MASK)
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun enum bcm63xx_regs_spi {
97*4882a593Smuzhiyun SPI_CLK,
98*4882a593Smuzhiyun SPI_CMD,
99*4882a593Smuzhiyun SPI_CTL,
100*4882a593Smuzhiyun SPI_CTL_SHIFT,
101*4882a593Smuzhiyun SPI_FILL,
102*4882a593Smuzhiyun SPI_IR_MASK,
103*4882a593Smuzhiyun SPI_IR_STAT,
104*4882a593Smuzhiyun SPI_RX,
105*4882a593Smuzhiyun SPI_RX_SIZE,
106*4882a593Smuzhiyun SPI_TX,
107*4882a593Smuzhiyun SPI_TX_SIZE,
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun struct bcm63xx_spi_priv {
111*4882a593Smuzhiyun const unsigned long *regs;
112*4882a593Smuzhiyun void __iomem *base;
113*4882a593Smuzhiyun size_t tx_bytes;
114*4882a593Smuzhiyun uint8_t num_cs;
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun #define SPI_CLK_CNT 8
118*4882a593Smuzhiyun static const unsigned bcm63xx_spi_freq_table[SPI_CLK_CNT][2] = {
119*4882a593Smuzhiyun { 25000000, SPI_CLK_25MHZ },
120*4882a593Smuzhiyun { 20000000, SPI_CLK_20MHZ },
121*4882a593Smuzhiyun { 12500000, SPI_CLK_12_50MHZ },
122*4882a593Smuzhiyun { 6250000, SPI_CLK_6_250MHZ },
123*4882a593Smuzhiyun { 3125000, SPI_CLK_3_125MHZ },
124*4882a593Smuzhiyun { 1563000, SPI_CLK_1_563MHZ },
125*4882a593Smuzhiyun { 781000, SPI_CLK_0_781MHZ },
126*4882a593Smuzhiyun { 391000, SPI_CLK_0_391MHZ }
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
bcm63xx_spi_cs_info(struct udevice * bus,uint cs,struct spi_cs_info * info)129*4882a593Smuzhiyun static int bcm63xx_spi_cs_info(struct udevice *bus, uint cs,
130*4882a593Smuzhiyun struct spi_cs_info *info)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct bcm63xx_spi_priv *priv = dev_get_priv(bus);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun if (cs >= priv->num_cs) {
135*4882a593Smuzhiyun printf("no cs %u\n", cs);
136*4882a593Smuzhiyun return -ENODEV;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
bcm63xx_spi_set_mode(struct udevice * bus,uint mode)142*4882a593Smuzhiyun static int bcm63xx_spi_set_mode(struct udevice *bus, uint mode)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct bcm63xx_spi_priv *priv = dev_get_priv(bus);
145*4882a593Smuzhiyun const unsigned long *regs = priv->regs;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun if (mode & SPI_LSB_FIRST)
148*4882a593Smuzhiyun setbits_8(priv->base + regs[SPI_CLK], SPI_CLK_BSWAP_MASK);
149*4882a593Smuzhiyun else
150*4882a593Smuzhiyun clrbits_8(priv->base + regs[SPI_CLK], SPI_CLK_BSWAP_MASK);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
bcm63xx_spi_set_speed(struct udevice * bus,uint speed)155*4882a593Smuzhiyun static int bcm63xx_spi_set_speed(struct udevice *bus, uint speed)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct bcm63xx_spi_priv *priv = dev_get_priv(bus);
158*4882a593Smuzhiyun const unsigned long *regs = priv->regs;
159*4882a593Smuzhiyun uint8_t clk_cfg;
160*4882a593Smuzhiyun int i;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun /* default to lowest clock configuration */
163*4882a593Smuzhiyun clk_cfg = SPI_CLK_0_391MHZ;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* find the closest clock configuration */
166*4882a593Smuzhiyun for (i = 0; i < SPI_CLK_CNT; i++) {
167*4882a593Smuzhiyun if (speed >= bcm63xx_spi_freq_table[i][0]) {
168*4882a593Smuzhiyun clk_cfg = bcm63xx_spi_freq_table[i][1];
169*4882a593Smuzhiyun break;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* write clock configuration */
174*4882a593Smuzhiyun clrsetbits_8(priv->base + regs[SPI_CLK],
175*4882a593Smuzhiyun SPI_CLK_SSOFF_MASK | SPI_CLK_MASK,
176*4882a593Smuzhiyun clk_cfg | SPI_CLK_SSOFF_2);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun * BCM63xx SPI driver doesn't allow keeping CS active between transfers since
183*4882a593Smuzhiyun * they are HW controlled.
184*4882a593Smuzhiyun * However, it provides a mechanism to prepend write transfers prior to read
185*4882a593Smuzhiyun * transfers (with a maximum prepend of 15 bytes), which is usually enough for
186*4882a593Smuzhiyun * SPI-connected flashes since reading requires prepending a write transfer of
187*4882a593Smuzhiyun * 5 bytes.
188*4882a593Smuzhiyun *
189*4882a593Smuzhiyun * This implementation takes advantage of the prepend mechanism and combines
190*4882a593Smuzhiyun * multiple transfers into a single one where possible (single/multiple write
191*4882a593Smuzhiyun * transfer(s) followed by a final read/write transfer).
192*4882a593Smuzhiyun * However, it's not possible to buffer reads, which means that read transfers
193*4882a593Smuzhiyun * should always be done as the final ones.
194*4882a593Smuzhiyun * On the other hand, take into account that combining write transfers into
195*4882a593Smuzhiyun * a single one is just buffering and doesn't require prepend mechanism.
196*4882a593Smuzhiyun */
bcm63xx_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)197*4882a593Smuzhiyun static int bcm63xx_spi_xfer(struct udevice *dev, unsigned int bitlen,
198*4882a593Smuzhiyun const void *dout, void *din, unsigned long flags)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct bcm63xx_spi_priv *priv = dev_get_priv(dev->parent);
201*4882a593Smuzhiyun const unsigned long *regs = priv->regs;
202*4882a593Smuzhiyun size_t data_bytes = bitlen / 8;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun if (flags & SPI_XFER_BEGIN) {
205*4882a593Smuzhiyun /* clear prepends */
206*4882a593Smuzhiyun priv->tx_bytes = 0;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /* initialize hardware */
209*4882a593Smuzhiyun writeb_be(0, priv->base + regs[SPI_IR_MASK]);
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if (din) {
213*4882a593Smuzhiyun /* buffering reads not possible since cs is hw controlled */
214*4882a593Smuzhiyun if (!(flags & SPI_XFER_END)) {
215*4882a593Smuzhiyun printf("unable to buffer reads\n");
216*4882a593Smuzhiyun return -EINVAL;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* check rx size */
220*4882a593Smuzhiyun if (data_bytes > regs[SPI_RX_SIZE]) {
221*4882a593Smuzhiyun printf("max rx bytes exceeded\n");
222*4882a593Smuzhiyun return -EMSGSIZE;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (dout) {
227*4882a593Smuzhiyun /* check tx size */
228*4882a593Smuzhiyun if (priv->tx_bytes + data_bytes > regs[SPI_TX_SIZE]) {
229*4882a593Smuzhiyun printf("max tx bytes exceeded\n");
230*4882a593Smuzhiyun return -EMSGSIZE;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun /* copy tx data */
234*4882a593Smuzhiyun memcpy_toio(priv->base + regs[SPI_TX] + priv->tx_bytes,
235*4882a593Smuzhiyun dout, data_bytes);
236*4882a593Smuzhiyun priv->tx_bytes += data_bytes;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (flags & SPI_XFER_END) {
240*4882a593Smuzhiyun struct dm_spi_slave_platdata *plat =
241*4882a593Smuzhiyun dev_get_parent_platdata(dev);
242*4882a593Smuzhiyun uint16_t val, cmd;
243*4882a593Smuzhiyun int ret;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* determine control config */
246*4882a593Smuzhiyun if (dout && !din) {
247*4882a593Smuzhiyun /* buffered write transfers */
248*4882a593Smuzhiyun val = priv->tx_bytes;
249*4882a593Smuzhiyun val |= (SPI_CTL_TYPE_HD_W << regs[SPI_CTL_SHIFT]);
250*4882a593Smuzhiyun priv->tx_bytes = 0;
251*4882a593Smuzhiyun } else {
252*4882a593Smuzhiyun if (dout && din && (flags & SPI_XFER_ONCE)) {
253*4882a593Smuzhiyun /* full duplex read/write */
254*4882a593Smuzhiyun val = data_bytes;
255*4882a593Smuzhiyun val |= (SPI_CTL_TYPE_FD_RW <<
256*4882a593Smuzhiyun regs[SPI_CTL_SHIFT]);
257*4882a593Smuzhiyun priv->tx_bytes = 0;
258*4882a593Smuzhiyun } else {
259*4882a593Smuzhiyun /* prepended write transfer */
260*4882a593Smuzhiyun val = data_bytes;
261*4882a593Smuzhiyun val |= (SPI_CTL_TYPE_HD_R <<
262*4882a593Smuzhiyun regs[SPI_CTL_SHIFT]);
263*4882a593Smuzhiyun if (priv->tx_bytes > SPI_CMD_PREPEND_BYTES) {
264*4882a593Smuzhiyun printf("max prepend bytes exceeded\n");
265*4882a593Smuzhiyun return -EMSGSIZE;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (regs[SPI_CTL_SHIFT] >= 8)
271*4882a593Smuzhiyun writew_be(val, priv->base + regs[SPI_CTL]);
272*4882a593Smuzhiyun else
273*4882a593Smuzhiyun writeb_be(val, priv->base + regs[SPI_CTL]);
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* clear interrupts */
276*4882a593Smuzhiyun writeb_be(SPI_IR_CLEAR_MASK, priv->base + regs[SPI_IR_STAT]);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun /* issue the transfer */
279*4882a593Smuzhiyun cmd = SPI_CMD_OP_START;
280*4882a593Smuzhiyun cmd |= (plat->cs << SPI_CMD_SLAVE_SHIFT) & SPI_CMD_SLAVE_MASK;
281*4882a593Smuzhiyun cmd |= (priv->tx_bytes << SPI_CMD_PREPEND_SHIFT);
282*4882a593Smuzhiyun if (plat->mode & SPI_3WIRE)
283*4882a593Smuzhiyun cmd |= SPI_CMD_3WIRE_MASK;
284*4882a593Smuzhiyun writew_be(cmd, priv->base + regs[SPI_CMD]);
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun /* enable interrupts */
287*4882a593Smuzhiyun writeb_be(SPI_IR_DONE_MASK, priv->base + regs[SPI_IR_MASK]);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun ret = wait_for_bit_8(priv->base + regs[SPI_IR_STAT],
290*4882a593Smuzhiyun SPI_IR_DONE_MASK, true, 1000, false);
291*4882a593Smuzhiyun if (ret) {
292*4882a593Smuzhiyun printf("interrupt timeout\n");
293*4882a593Smuzhiyun return ret;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* copy rx data */
297*4882a593Smuzhiyun if (din)
298*4882a593Smuzhiyun memcpy_fromio(din, priv->base + regs[SPI_RX],
299*4882a593Smuzhiyun data_bytes);
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun return 0;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun static const struct dm_spi_ops bcm63xx_spi_ops = {
306*4882a593Smuzhiyun .cs_info = bcm63xx_spi_cs_info,
307*4882a593Smuzhiyun .set_mode = bcm63xx_spi_set_mode,
308*4882a593Smuzhiyun .set_speed = bcm63xx_spi_set_speed,
309*4882a593Smuzhiyun .xfer = bcm63xx_spi_xfer,
310*4882a593Smuzhiyun };
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun static const unsigned long bcm6348_spi_regs[] = {
313*4882a593Smuzhiyun [SPI_CLK] = SPI_6348_CLK,
314*4882a593Smuzhiyun [SPI_CMD] = SPI_6348_CMD,
315*4882a593Smuzhiyun [SPI_CTL] = SPI_6348_CTL,
316*4882a593Smuzhiyun [SPI_CTL_SHIFT] = SPI_6348_CTL_SHIFT,
317*4882a593Smuzhiyun [SPI_FILL] = SPI_6348_FILL,
318*4882a593Smuzhiyun [SPI_IR_MASK] = SPI_6348_IR_MASK,
319*4882a593Smuzhiyun [SPI_IR_STAT] = SPI_6348_IR_STAT,
320*4882a593Smuzhiyun [SPI_RX] = SPI_6348_RX,
321*4882a593Smuzhiyun [SPI_RX_SIZE] = SPI_6348_RX_SIZE,
322*4882a593Smuzhiyun [SPI_TX] = SPI_6348_TX,
323*4882a593Smuzhiyun [SPI_TX_SIZE] = SPI_6348_TX_SIZE,
324*4882a593Smuzhiyun };
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun static const unsigned long bcm6358_spi_regs[] = {
327*4882a593Smuzhiyun [SPI_CLK] = SPI_6358_CLK,
328*4882a593Smuzhiyun [SPI_CMD] = SPI_6358_CMD,
329*4882a593Smuzhiyun [SPI_CTL] = SPI_6358_CTL,
330*4882a593Smuzhiyun [SPI_CTL_SHIFT] = SPI_6358_CTL_SHIFT,
331*4882a593Smuzhiyun [SPI_FILL] = SPI_6358_FILL,
332*4882a593Smuzhiyun [SPI_IR_MASK] = SPI_6358_IR_MASK,
333*4882a593Smuzhiyun [SPI_IR_STAT] = SPI_6358_IR_STAT,
334*4882a593Smuzhiyun [SPI_RX] = SPI_6358_RX,
335*4882a593Smuzhiyun [SPI_RX_SIZE] = SPI_6358_RX_SIZE,
336*4882a593Smuzhiyun [SPI_TX] = SPI_6358_TX,
337*4882a593Smuzhiyun [SPI_TX_SIZE] = SPI_6358_TX_SIZE,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun static const struct udevice_id bcm63xx_spi_ids[] = {
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun .compatible = "brcm,bcm6348-spi",
343*4882a593Smuzhiyun .data = (ulong)&bcm6348_spi_regs,
344*4882a593Smuzhiyun }, {
345*4882a593Smuzhiyun .compatible = "brcm,bcm6358-spi",
346*4882a593Smuzhiyun .data = (ulong)&bcm6358_spi_regs,
347*4882a593Smuzhiyun }, { /* sentinel */ }
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun
bcm63xx_spi_child_pre_probe(struct udevice * dev)350*4882a593Smuzhiyun static int bcm63xx_spi_child_pre_probe(struct udevice *dev)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun struct bcm63xx_spi_priv *priv = dev_get_priv(dev->parent);
353*4882a593Smuzhiyun const unsigned long *regs = priv->regs;
354*4882a593Smuzhiyun struct spi_slave *slave = dev_get_parent_priv(dev);
355*4882a593Smuzhiyun struct dm_spi_slave_platdata *plat = dev_get_parent_platdata(dev);
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun /* check cs */
358*4882a593Smuzhiyun if (plat->cs >= priv->num_cs) {
359*4882a593Smuzhiyun printf("no cs %u\n", plat->cs);
360*4882a593Smuzhiyun return -ENODEV;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun
363*4882a593Smuzhiyun /* max read/write sizes */
364*4882a593Smuzhiyun slave->max_read_size = regs[SPI_RX_SIZE];
365*4882a593Smuzhiyun slave->max_write_size = regs[SPI_TX_SIZE];
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun return 0;
368*4882a593Smuzhiyun }
369*4882a593Smuzhiyun
bcm63xx_spi_probe(struct udevice * dev)370*4882a593Smuzhiyun static int bcm63xx_spi_probe(struct udevice *dev)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun struct bcm63xx_spi_priv *priv = dev_get_priv(dev);
373*4882a593Smuzhiyun const unsigned long *regs =
374*4882a593Smuzhiyun (const unsigned long *)dev_get_driver_data(dev);
375*4882a593Smuzhiyun struct reset_ctl rst_ctl;
376*4882a593Smuzhiyun struct clk clk;
377*4882a593Smuzhiyun fdt_addr_t addr;
378*4882a593Smuzhiyun fdt_size_t size;
379*4882a593Smuzhiyun int ret;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun addr = devfdt_get_addr_size_index(dev, 0, &size);
382*4882a593Smuzhiyun if (addr == FDT_ADDR_T_NONE)
383*4882a593Smuzhiyun return -EINVAL;
384*4882a593Smuzhiyun
385*4882a593Smuzhiyun priv->regs = regs;
386*4882a593Smuzhiyun priv->base = ioremap(addr, size);
387*4882a593Smuzhiyun priv->num_cs = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
388*4882a593Smuzhiyun "num-cs", 8);
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* enable clock */
391*4882a593Smuzhiyun ret = clk_get_by_index(dev, 0, &clk);
392*4882a593Smuzhiyun if (ret < 0)
393*4882a593Smuzhiyun return ret;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun ret = clk_enable(&clk);
396*4882a593Smuzhiyun if (ret < 0)
397*4882a593Smuzhiyun return ret;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun ret = clk_free(&clk);
400*4882a593Smuzhiyun if (ret < 0)
401*4882a593Smuzhiyun return ret;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun /* perform reset */
404*4882a593Smuzhiyun ret = reset_get_by_index(dev, 0, &rst_ctl);
405*4882a593Smuzhiyun if (ret < 0)
406*4882a593Smuzhiyun return ret;
407*4882a593Smuzhiyun
408*4882a593Smuzhiyun ret = reset_deassert(&rst_ctl);
409*4882a593Smuzhiyun if (ret < 0)
410*4882a593Smuzhiyun return ret;
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun ret = reset_free(&rst_ctl);
413*4882a593Smuzhiyun if (ret < 0)
414*4882a593Smuzhiyun return ret;
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun /* initialize hardware */
417*4882a593Smuzhiyun writeb_be(0, priv->base + regs[SPI_IR_MASK]);
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun /* set fill register */
420*4882a593Smuzhiyun writeb_be(0xff, priv->base + regs[SPI_FILL]);
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun return 0;
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun U_BOOT_DRIVER(bcm63xx_spi) = {
426*4882a593Smuzhiyun .name = "bcm63xx_spi",
427*4882a593Smuzhiyun .id = UCLASS_SPI,
428*4882a593Smuzhiyun .of_match = bcm63xx_spi_ids,
429*4882a593Smuzhiyun .ops = &bcm63xx_spi_ops,
430*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct bcm63xx_spi_priv),
431*4882a593Smuzhiyun .child_pre_probe = bcm63xx_spi_child_pre_probe,
432*4882a593Smuzhiyun .probe = bcm63xx_spi_probe,
433*4882a593Smuzhiyun };
434