1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com>
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Derived from linux/drivers/spi/spi-bcm63xx-hsspi.c:
5*4882a593Smuzhiyun * Copyright (C) 2000-2010 Broadcom Corporation
6*4882a593Smuzhiyun * Copyright (C) 2012-2013 Jonas Gorski <jogo@openwrt.org>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <clk.h>
13*4882a593Smuzhiyun #include <dm.h>
14*4882a593Smuzhiyun #include <spi.h>
15*4882a593Smuzhiyun #include <reset.h>
16*4882a593Smuzhiyun #include <wait_bit.h>
17*4882a593Smuzhiyun #include <asm/io.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define HSSPI_PP 0
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define SPI_MAX_SYNC_CLOCK 30000000
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* SPI Control register */
26*4882a593Smuzhiyun #define SPI_CTL_REG 0x000
27*4882a593Smuzhiyun #define SPI_CTL_CS_POL_SHIFT 0
28*4882a593Smuzhiyun #define SPI_CTL_CS_POL_MASK (0xff << SPI_CTL_CS_POL_SHIFT)
29*4882a593Smuzhiyun #define SPI_CTL_CLK_GATE_SHIFT 16
30*4882a593Smuzhiyun #define SPI_CTL_CLK_GATE_MASK (1 << SPI_CTL_CLK_GATE_SHIFT)
31*4882a593Smuzhiyun #define SPI_CTL_CLK_POL_SHIFT 17
32*4882a593Smuzhiyun #define SPI_CTL_CLK_POL_MASK (1 << SPI_CTL_CLK_POL_SHIFT)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /* SPI Interrupts registers */
35*4882a593Smuzhiyun #define SPI_IR_STAT_REG 0x008
36*4882a593Smuzhiyun #define SPI_IR_ST_MASK_REG 0x00c
37*4882a593Smuzhiyun #define SPI_IR_MASK_REG 0x010
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define SPI_IR_CLEAR_ALL 0xff001f1f
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /* SPI Ping-Pong Command registers */
42*4882a593Smuzhiyun #define SPI_CMD_REG (0x080 + (0x40 * (HSSPI_PP)) + 0x00)
43*4882a593Smuzhiyun #define SPI_CMD_OP_SHIFT 0
44*4882a593Smuzhiyun #define SPI_CMD_OP_START (0x1 << SPI_CMD_OP_SHIFT)
45*4882a593Smuzhiyun #define SPI_CMD_PFL_SHIFT 8
46*4882a593Smuzhiyun #define SPI_CMD_PFL_MASK (0x7 << SPI_CMD_PFL_SHIFT)
47*4882a593Smuzhiyun #define SPI_CMD_SLAVE_SHIFT 12
48*4882a593Smuzhiyun #define SPI_CMD_SLAVE_MASK (0x7 << SPI_CMD_SLAVE_SHIFT)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* SPI Ping-Pong Status registers */
51*4882a593Smuzhiyun #define SPI_STAT_REG (0x080 + (0x40 * (HSSPI_PP)) + 0x04)
52*4882a593Smuzhiyun #define SPI_STAT_SRCBUSY_SHIFT 1
53*4882a593Smuzhiyun #define SPI_STAT_SRCBUSY_MASK (1 << SPI_STAT_SRCBUSY_SHIFT)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /* SPI Profile Clock registers */
56*4882a593Smuzhiyun #define SPI_PFL_CLK_REG(x) (0x100 + (0x20 * (x)) + 0x00)
57*4882a593Smuzhiyun #define SPI_PFL_CLK_FREQ_SHIFT 0
58*4882a593Smuzhiyun #define SPI_PFL_CLK_FREQ_MASK (0x3fff << SPI_PFL_CLK_FREQ_SHIFT)
59*4882a593Smuzhiyun #define SPI_PFL_CLK_RSTLOOP_SHIFT 15
60*4882a593Smuzhiyun #define SPI_PFL_CLK_RSTLOOP_MASK (1 << SPI_PFL_CLK_RSTLOOP_SHIFT)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* SPI Profile Signal registers */
63*4882a593Smuzhiyun #define SPI_PFL_SIG_REG(x) (0x100 + (0x20 * (x)) + 0x04)
64*4882a593Smuzhiyun #define SPI_PFL_SIG_LATCHRIS_SHIFT 12
65*4882a593Smuzhiyun #define SPI_PFL_SIG_LATCHRIS_MASK (1 << SPI_PFL_SIG_LATCHRIS_SHIFT)
66*4882a593Smuzhiyun #define SPI_PFL_SIG_LAUNCHRIS_SHIFT 13
67*4882a593Smuzhiyun #define SPI_PFL_SIG_LAUNCHRIS_MASK (1 << SPI_PFL_SIG_LAUNCHRIS_SHIFT)
68*4882a593Smuzhiyun #define SPI_PFL_SIG_ASYNCIN_SHIFT 16
69*4882a593Smuzhiyun #define SPI_PFL_SIG_ASYNCIN_MASK (1 << SPI_PFL_SIG_ASYNCIN_SHIFT)
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /* SPI Profile Mode registers */
72*4882a593Smuzhiyun #define SPI_PFL_MODE_REG(x) (0x100 + (0x20 * (x)) + 0x08)
73*4882a593Smuzhiyun #define SPI_PFL_MODE_FILL_SHIFT 0
74*4882a593Smuzhiyun #define SPI_PFL_MODE_FILL_MASK (0xff << SPI_PFL_MODE_FILL_SHIFT)
75*4882a593Smuzhiyun #define SPI_PFL_MODE_MDRDSZ_SHIFT 16
76*4882a593Smuzhiyun #define SPI_PFL_MODE_MDRDSZ_MASK (1 << SPI_PFL_MODE_MDRDSZ_SHIFT)
77*4882a593Smuzhiyun #define SPI_PFL_MODE_MDWRSZ_SHIFT 18
78*4882a593Smuzhiyun #define SPI_PFL_MODE_MDWRSZ_MASK (1 << SPI_PFL_MODE_MDWRSZ_SHIFT)
79*4882a593Smuzhiyun #define SPI_PFL_MODE_3WIRE_SHIFT 20
80*4882a593Smuzhiyun #define SPI_PFL_MODE_3WIRE_MASK (1 << SPI_PFL_MODE_3WIRE_SHIFT)
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun /* SPI Ping-Pong FIFO registers */
83*4882a593Smuzhiyun #define HSSPI_FIFO_SIZE 0x200
84*4882a593Smuzhiyun #define HSSPI_FIFO_BASE (0x200 + \
85*4882a593Smuzhiyun (HSSPI_FIFO_SIZE * HSSPI_PP))
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* SPI Ping-Pong FIFO OP register */
88*4882a593Smuzhiyun #define HSSPI_FIFO_OP_SIZE 0x2
89*4882a593Smuzhiyun #define HSSPI_FIFO_OP_REG (HSSPI_FIFO_BASE + 0x00)
90*4882a593Smuzhiyun #define HSSPI_FIFO_OP_BYTES_SHIFT 0
91*4882a593Smuzhiyun #define HSSPI_FIFO_OP_BYTES_MASK (0x3ff << HSSPI_FIFO_OP_BYTES_SHIFT)
92*4882a593Smuzhiyun #define HSSPI_FIFO_OP_MBIT_SHIFT 11
93*4882a593Smuzhiyun #define HSSPI_FIFO_OP_MBIT_MASK (1 << HSSPI_FIFO_OP_MBIT_SHIFT)
94*4882a593Smuzhiyun #define HSSPI_FIFO_OP_CODE_SHIFT 13
95*4882a593Smuzhiyun #define HSSPI_FIFO_OP_READ_WRITE (1 << HSSPI_FIFO_OP_CODE_SHIFT)
96*4882a593Smuzhiyun #define HSSPI_FIFO_OP_CODE_W (2 << HSSPI_FIFO_OP_CODE_SHIFT)
97*4882a593Smuzhiyun #define HSSPI_FIFO_OP_CODE_R (3 << HSSPI_FIFO_OP_CODE_SHIFT)
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun struct bcm63xx_hsspi_priv {
100*4882a593Smuzhiyun void __iomem *regs;
101*4882a593Smuzhiyun ulong clk_rate;
102*4882a593Smuzhiyun uint8_t num_cs;
103*4882a593Smuzhiyun uint8_t cs_pols;
104*4882a593Smuzhiyun uint speed;
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
bcm63xx_hsspi_cs_info(struct udevice * bus,uint cs,struct spi_cs_info * info)107*4882a593Smuzhiyun static int bcm63xx_hsspi_cs_info(struct udevice *bus, uint cs,
108*4882a593Smuzhiyun struct spi_cs_info *info)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun struct bcm63xx_hsspi_priv *priv = dev_get_priv(bus);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (cs >= priv->num_cs) {
113*4882a593Smuzhiyun printf("no cs %u\n", cs);
114*4882a593Smuzhiyun return -ENODEV;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
bcm63xx_hsspi_set_mode(struct udevice * bus,uint mode)120*4882a593Smuzhiyun static int bcm63xx_hsspi_set_mode(struct udevice *bus, uint mode)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun struct bcm63xx_hsspi_priv *priv = dev_get_priv(bus);
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* clock polarity */
125*4882a593Smuzhiyun if (mode & SPI_CPOL)
126*4882a593Smuzhiyun setbits_be32(priv->regs + SPI_CTL_REG, SPI_CTL_CLK_POL_MASK);
127*4882a593Smuzhiyun else
128*4882a593Smuzhiyun clrbits_be32(priv->regs + SPI_CTL_REG, SPI_CTL_CLK_POL_MASK);
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun return 0;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
bcm63xx_hsspi_set_speed(struct udevice * bus,uint speed)133*4882a593Smuzhiyun static int bcm63xx_hsspi_set_speed(struct udevice *bus, uint speed)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun struct bcm63xx_hsspi_priv *priv = dev_get_priv(bus);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun priv->speed = speed;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return 0;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
bcm63xx_hsspi_activate_cs(struct bcm63xx_hsspi_priv * priv,struct dm_spi_slave_platdata * plat)142*4882a593Smuzhiyun static void bcm63xx_hsspi_activate_cs(struct bcm63xx_hsspi_priv *priv,
143*4882a593Smuzhiyun struct dm_spi_slave_platdata *plat)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun uint32_t clr, set;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* profile clock */
148*4882a593Smuzhiyun set = DIV_ROUND_UP(priv->clk_rate, priv->speed);
149*4882a593Smuzhiyun set = DIV_ROUND_UP(2048, set);
150*4882a593Smuzhiyun set &= SPI_PFL_CLK_FREQ_MASK;
151*4882a593Smuzhiyun set |= SPI_PFL_CLK_RSTLOOP_MASK;
152*4882a593Smuzhiyun writel_be(set, priv->regs + SPI_PFL_CLK_REG(plat->cs));
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* profile signal */
155*4882a593Smuzhiyun set = 0;
156*4882a593Smuzhiyun clr = SPI_PFL_SIG_LAUNCHRIS_MASK |
157*4882a593Smuzhiyun SPI_PFL_SIG_LATCHRIS_MASK |
158*4882a593Smuzhiyun SPI_PFL_SIG_ASYNCIN_MASK;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun /* latch/launch config */
161*4882a593Smuzhiyun if (plat->mode & SPI_CPHA)
162*4882a593Smuzhiyun set |= SPI_PFL_SIG_LAUNCHRIS_MASK;
163*4882a593Smuzhiyun else
164*4882a593Smuzhiyun set |= SPI_PFL_SIG_LATCHRIS_MASK;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* async clk */
167*4882a593Smuzhiyun if (priv->speed > SPI_MAX_SYNC_CLOCK)
168*4882a593Smuzhiyun set |= SPI_PFL_SIG_ASYNCIN_MASK;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun clrsetbits_be32(priv->regs + SPI_PFL_SIG_REG(plat->cs), clr, set);
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /* global control */
173*4882a593Smuzhiyun set = 0;
174*4882a593Smuzhiyun clr = 0;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* invert cs polarity */
177*4882a593Smuzhiyun if (priv->cs_pols & BIT(plat->cs))
178*4882a593Smuzhiyun clr |= BIT(plat->cs);
179*4882a593Smuzhiyun else
180*4882a593Smuzhiyun set |= BIT(plat->cs);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* invert dummy cs polarity */
183*4882a593Smuzhiyun if (priv->cs_pols & BIT(!plat->cs))
184*4882a593Smuzhiyun clr |= BIT(!plat->cs);
185*4882a593Smuzhiyun else
186*4882a593Smuzhiyun set |= BIT(!plat->cs);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun clrsetbits_be32(priv->regs + SPI_CTL_REG, clr, set);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun
bcm63xx_hsspi_deactivate_cs(struct bcm63xx_hsspi_priv * priv)191*4882a593Smuzhiyun static void bcm63xx_hsspi_deactivate_cs(struct bcm63xx_hsspi_priv *priv)
192*4882a593Smuzhiyun {
193*4882a593Smuzhiyun /* restore cs polarities */
194*4882a593Smuzhiyun clrsetbits_be32(priv->regs + SPI_CTL_REG, SPI_CTL_CS_POL_MASK,
195*4882a593Smuzhiyun priv->cs_pols);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun * BCM63xx HSSPI driver doesn't allow keeping CS active between transfers
200*4882a593Smuzhiyun * because they are controlled by HW.
201*4882a593Smuzhiyun * However, it provides a mechanism to prepend write transfers prior to read
202*4882a593Smuzhiyun * transfers (with a maximum prepend of 15 bytes), which is usually enough for
203*4882a593Smuzhiyun * SPI-connected flashes since reading requires prepending a write transfer of
204*4882a593Smuzhiyun * 5 bytes. On the other hand it also provides a way to invert each CS
205*4882a593Smuzhiyun * polarity, not only between transfers like the older BCM63xx SPI driver, but
206*4882a593Smuzhiyun * also the rest of the time.
207*4882a593Smuzhiyun *
208*4882a593Smuzhiyun * Instead of using the prepend mechanism, this implementation inverts the
209*4882a593Smuzhiyun * polarity of both the desired CS and another dummy CS when the bus is
210*4882a593Smuzhiyun * claimed. This way, the dummy CS is restored to its inactive value when
211*4882a593Smuzhiyun * transfers are issued and the desired CS is preserved in its active value
212*4882a593Smuzhiyun * all the time. This hack is also used in the upstream linux driver and
213*4882a593Smuzhiyun * allows keeping CS active between trasnfers even if the HW doesn't give
214*4882a593Smuzhiyun * this possibility.
215*4882a593Smuzhiyun */
bcm63xx_hsspi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)216*4882a593Smuzhiyun static int bcm63xx_hsspi_xfer(struct udevice *dev, unsigned int bitlen,
217*4882a593Smuzhiyun const void *dout, void *din, unsigned long flags)
218*4882a593Smuzhiyun {
219*4882a593Smuzhiyun struct bcm63xx_hsspi_priv *priv = dev_get_priv(dev->parent);
220*4882a593Smuzhiyun struct dm_spi_slave_platdata *plat = dev_get_parent_platdata(dev);
221*4882a593Smuzhiyun size_t data_bytes = bitlen / 8;
222*4882a593Smuzhiyun size_t step_size = HSSPI_FIFO_SIZE;
223*4882a593Smuzhiyun uint16_t opcode = 0;
224*4882a593Smuzhiyun uint32_t val;
225*4882a593Smuzhiyun const uint8_t *tx = dout;
226*4882a593Smuzhiyun uint8_t *rx = din;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun if (flags & SPI_XFER_BEGIN)
229*4882a593Smuzhiyun bcm63xx_hsspi_activate_cs(priv, plat);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* fifo operation */
232*4882a593Smuzhiyun if (tx && rx)
233*4882a593Smuzhiyun opcode = HSSPI_FIFO_OP_READ_WRITE;
234*4882a593Smuzhiyun else if (rx)
235*4882a593Smuzhiyun opcode = HSSPI_FIFO_OP_CODE_R;
236*4882a593Smuzhiyun else if (tx)
237*4882a593Smuzhiyun opcode = HSSPI_FIFO_OP_CODE_W;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun if (opcode != HSSPI_FIFO_OP_CODE_R)
240*4882a593Smuzhiyun step_size -= HSSPI_FIFO_OP_SIZE;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* dual mode */
243*4882a593Smuzhiyun if ((opcode == HSSPI_FIFO_OP_CODE_R && plat->mode == SPI_RX_DUAL) ||
244*4882a593Smuzhiyun (opcode == HSSPI_FIFO_OP_CODE_W && plat->mode == SPI_TX_DUAL))
245*4882a593Smuzhiyun opcode |= HSSPI_FIFO_OP_MBIT_MASK;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /* profile mode */
248*4882a593Smuzhiyun val = SPI_PFL_MODE_FILL_MASK |
249*4882a593Smuzhiyun SPI_PFL_MODE_MDRDSZ_MASK |
250*4882a593Smuzhiyun SPI_PFL_MODE_MDWRSZ_MASK;
251*4882a593Smuzhiyun if (plat->mode & SPI_3WIRE)
252*4882a593Smuzhiyun val |= SPI_PFL_MODE_3WIRE_MASK;
253*4882a593Smuzhiyun writel_be(val, priv->regs + SPI_PFL_MODE_REG(plat->cs));
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun /* transfer loop */
256*4882a593Smuzhiyun while (data_bytes > 0) {
257*4882a593Smuzhiyun size_t curr_step = min(step_size, data_bytes);
258*4882a593Smuzhiyun int ret;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* copy tx data */
261*4882a593Smuzhiyun if (tx) {
262*4882a593Smuzhiyun memcpy_toio(priv->regs + HSSPI_FIFO_BASE +
263*4882a593Smuzhiyun HSSPI_FIFO_OP_SIZE, tx, curr_step);
264*4882a593Smuzhiyun tx += curr_step;
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* set fifo operation */
268*4882a593Smuzhiyun writew_be(opcode | (curr_step & HSSPI_FIFO_OP_BYTES_MASK),
269*4882a593Smuzhiyun priv->regs + HSSPI_FIFO_OP_REG);
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* issue the transfer */
272*4882a593Smuzhiyun val = SPI_CMD_OP_START;
273*4882a593Smuzhiyun val |= (plat->cs << SPI_CMD_PFL_SHIFT) &
274*4882a593Smuzhiyun SPI_CMD_PFL_MASK;
275*4882a593Smuzhiyun val |= (!plat->cs << SPI_CMD_SLAVE_SHIFT) &
276*4882a593Smuzhiyun SPI_CMD_SLAVE_MASK;
277*4882a593Smuzhiyun writel_be(val, priv->regs + SPI_CMD_REG);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun /* wait for completion */
280*4882a593Smuzhiyun ret = wait_for_bit_be32(priv->regs + SPI_STAT_REG,
281*4882a593Smuzhiyun SPI_STAT_SRCBUSY_MASK, false,
282*4882a593Smuzhiyun 1000, false);
283*4882a593Smuzhiyun if (ret) {
284*4882a593Smuzhiyun printf("interrupt timeout\n");
285*4882a593Smuzhiyun return ret;
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun /* copy rx data */
289*4882a593Smuzhiyun if (rx) {
290*4882a593Smuzhiyun memcpy_fromio(rx, priv->regs + HSSPI_FIFO_BASE,
291*4882a593Smuzhiyun curr_step);
292*4882a593Smuzhiyun rx += curr_step;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun data_bytes -= curr_step;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (flags & SPI_XFER_END)
299*4882a593Smuzhiyun bcm63xx_hsspi_deactivate_cs(priv);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun static const struct dm_spi_ops bcm63xx_hsspi_ops = {
305*4882a593Smuzhiyun .cs_info = bcm63xx_hsspi_cs_info,
306*4882a593Smuzhiyun .set_mode = bcm63xx_hsspi_set_mode,
307*4882a593Smuzhiyun .set_speed = bcm63xx_hsspi_set_speed,
308*4882a593Smuzhiyun .xfer = bcm63xx_hsspi_xfer,
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun static const struct udevice_id bcm63xx_hsspi_ids[] = {
312*4882a593Smuzhiyun { .compatible = "brcm,bcm6328-hsspi", },
313*4882a593Smuzhiyun { /* sentinel */ }
314*4882a593Smuzhiyun };
315*4882a593Smuzhiyun
bcm63xx_hsspi_child_pre_probe(struct udevice * dev)316*4882a593Smuzhiyun static int bcm63xx_hsspi_child_pre_probe(struct udevice *dev)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct bcm63xx_hsspi_priv *priv = dev_get_priv(dev->parent);
319*4882a593Smuzhiyun struct dm_spi_slave_platdata *plat = dev_get_parent_platdata(dev);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* check cs */
322*4882a593Smuzhiyun if (plat->cs >= priv->num_cs) {
323*4882a593Smuzhiyun printf("no cs %u\n", plat->cs);
324*4882a593Smuzhiyun return -ENODEV;
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /* cs polarity */
328*4882a593Smuzhiyun if (plat->mode & SPI_CS_HIGH)
329*4882a593Smuzhiyun priv->cs_pols |= BIT(plat->cs);
330*4882a593Smuzhiyun else
331*4882a593Smuzhiyun priv->cs_pols &= ~BIT(plat->cs);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
bcm63xx_hsspi_probe(struct udevice * dev)336*4882a593Smuzhiyun static int bcm63xx_hsspi_probe(struct udevice *dev)
337*4882a593Smuzhiyun {
338*4882a593Smuzhiyun struct bcm63xx_hsspi_priv *priv = dev_get_priv(dev);
339*4882a593Smuzhiyun struct reset_ctl rst_ctl;
340*4882a593Smuzhiyun struct clk clk;
341*4882a593Smuzhiyun fdt_addr_t addr;
342*4882a593Smuzhiyun fdt_size_t size;
343*4882a593Smuzhiyun int ret;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun addr = devfdt_get_addr_size_index(dev, 0, &size);
346*4882a593Smuzhiyun if (addr == FDT_ADDR_T_NONE)
347*4882a593Smuzhiyun return -EINVAL;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun priv->regs = ioremap(addr, size);
350*4882a593Smuzhiyun priv->num_cs = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
351*4882a593Smuzhiyun "num-cs", 8);
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun /* enable clock */
354*4882a593Smuzhiyun ret = clk_get_by_name(dev, "hsspi", &clk);
355*4882a593Smuzhiyun if (ret < 0)
356*4882a593Smuzhiyun return ret;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun ret = clk_enable(&clk);
359*4882a593Smuzhiyun if (ret < 0)
360*4882a593Smuzhiyun return ret;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun ret = clk_free(&clk);
363*4882a593Smuzhiyun if (ret < 0)
364*4882a593Smuzhiyun return ret;
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* get clock rate */
367*4882a593Smuzhiyun ret = clk_get_by_name(dev, "pll", &clk);
368*4882a593Smuzhiyun if (ret < 0)
369*4882a593Smuzhiyun return ret;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun priv->clk_rate = clk_get_rate(&clk);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun ret = clk_free(&clk);
374*4882a593Smuzhiyun if (ret < 0)
375*4882a593Smuzhiyun return ret;
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /* perform reset */
378*4882a593Smuzhiyun ret = reset_get_by_index(dev, 0, &rst_ctl);
379*4882a593Smuzhiyun if (ret < 0)
380*4882a593Smuzhiyun return ret;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun ret = reset_deassert(&rst_ctl);
383*4882a593Smuzhiyun if (ret < 0)
384*4882a593Smuzhiyun return ret;
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun ret = reset_free(&rst_ctl);
387*4882a593Smuzhiyun if (ret < 0)
388*4882a593Smuzhiyun return ret;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /* initialize hardware */
391*4882a593Smuzhiyun writel_be(0, priv->regs + SPI_IR_MASK_REG);
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* clear pending interrupts */
394*4882a593Smuzhiyun writel_be(SPI_IR_CLEAR_ALL, priv->regs + SPI_IR_STAT_REG);
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun /* enable clk gate */
397*4882a593Smuzhiyun setbits_be32(priv->regs + SPI_CTL_REG, SPI_CTL_CLK_GATE_MASK);
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun /* read default cs polarities */
400*4882a593Smuzhiyun priv->cs_pols = readl_be(priv->regs + SPI_CTL_REG) &
401*4882a593Smuzhiyun SPI_CTL_CS_POL_MASK;
402*4882a593Smuzhiyun
403*4882a593Smuzhiyun return 0;
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun U_BOOT_DRIVER(bcm63xx_hsspi) = {
407*4882a593Smuzhiyun .name = "bcm63xx_hsspi",
408*4882a593Smuzhiyun .id = UCLASS_SPI,
409*4882a593Smuzhiyun .of_match = bcm63xx_hsspi_ids,
410*4882a593Smuzhiyun .ops = &bcm63xx_hsspi_ops,
411*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct bcm63xx_hsspi_priv),
412*4882a593Smuzhiyun .child_pre_probe = bcm63xx_hsspi_child_pre_probe,
413*4882a593Smuzhiyun .probe = bcm63xx_hsspi_probe,
414*4882a593Smuzhiyun };
415