1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2007 Atmel Corporation
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <clk.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <fdtdec.h>
10*4882a593Smuzhiyun #include <spi.h>
11*4882a593Smuzhiyun #include <malloc.h>
12*4882a593Smuzhiyun #include <wait_bit.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun #include <asm/arch/clk.h>
17*4882a593Smuzhiyun #include <asm/arch/hardware.h>
18*4882a593Smuzhiyun #ifdef CONFIG_DM_SPI
19*4882a593Smuzhiyun #include <asm/arch/at91_spi.h>
20*4882a593Smuzhiyun #endif
21*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
22*4882a593Smuzhiyun #include <asm/gpio.h>
23*4882a593Smuzhiyun #endif
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include "atmel_spi.h"
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #ifndef CONFIG_DM_SPI
30*4882a593Smuzhiyun
spi_has_wdrbt(struct atmel_spi_slave * slave)31*4882a593Smuzhiyun static int spi_has_wdrbt(struct atmel_spi_slave *slave)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun unsigned int ver;
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun ver = spi_readl(slave, VERSION);
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun return (ATMEL_SPI_VERSION_REV(ver) >= 0x210);
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun
spi_init()40*4882a593Smuzhiyun void spi_init()
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
spi_setup_slave(unsigned int bus,unsigned int cs,unsigned int max_hz,unsigned int mode)45*4882a593Smuzhiyun struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
46*4882a593Smuzhiyun unsigned int max_hz, unsigned int mode)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun struct atmel_spi_slave *as;
49*4882a593Smuzhiyun unsigned int scbr;
50*4882a593Smuzhiyun u32 csrx;
51*4882a593Smuzhiyun void *regs;
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun if (!spi_cs_is_valid(bus, cs))
54*4882a593Smuzhiyun return NULL;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun switch (bus) {
57*4882a593Smuzhiyun case 0:
58*4882a593Smuzhiyun regs = (void *)ATMEL_BASE_SPI0;
59*4882a593Smuzhiyun break;
60*4882a593Smuzhiyun #ifdef ATMEL_BASE_SPI1
61*4882a593Smuzhiyun case 1:
62*4882a593Smuzhiyun regs = (void *)ATMEL_BASE_SPI1;
63*4882a593Smuzhiyun break;
64*4882a593Smuzhiyun #endif
65*4882a593Smuzhiyun #ifdef ATMEL_BASE_SPI2
66*4882a593Smuzhiyun case 2:
67*4882a593Smuzhiyun regs = (void *)ATMEL_BASE_SPI2;
68*4882a593Smuzhiyun break;
69*4882a593Smuzhiyun #endif
70*4882a593Smuzhiyun #ifdef ATMEL_BASE_SPI3
71*4882a593Smuzhiyun case 3:
72*4882a593Smuzhiyun regs = (void *)ATMEL_BASE_SPI3;
73*4882a593Smuzhiyun break;
74*4882a593Smuzhiyun #endif
75*4882a593Smuzhiyun default:
76*4882a593Smuzhiyun return NULL;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun scbr = (get_spi_clk_rate(bus) + max_hz - 1) / max_hz;
81*4882a593Smuzhiyun if (scbr > ATMEL_SPI_CSRx_SCBR_MAX)
82*4882a593Smuzhiyun /* Too low max SCK rate */
83*4882a593Smuzhiyun return NULL;
84*4882a593Smuzhiyun if (scbr < 1)
85*4882a593Smuzhiyun scbr = 1;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun csrx = ATMEL_SPI_CSRx_SCBR(scbr);
88*4882a593Smuzhiyun csrx |= ATMEL_SPI_CSRx_BITS(ATMEL_SPI_BITS_8);
89*4882a593Smuzhiyun if (!(mode & SPI_CPHA))
90*4882a593Smuzhiyun csrx |= ATMEL_SPI_CSRx_NCPHA;
91*4882a593Smuzhiyun if (mode & SPI_CPOL)
92*4882a593Smuzhiyun csrx |= ATMEL_SPI_CSRx_CPOL;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun as = spi_alloc_slave(struct atmel_spi_slave, bus, cs);
95*4882a593Smuzhiyun if (!as)
96*4882a593Smuzhiyun return NULL;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun as->regs = regs;
99*4882a593Smuzhiyun as->mr = ATMEL_SPI_MR_MSTR | ATMEL_SPI_MR_MODFDIS
100*4882a593Smuzhiyun | ATMEL_SPI_MR_PCS(~(1 << cs) & 0xf);
101*4882a593Smuzhiyun if (spi_has_wdrbt(as))
102*4882a593Smuzhiyun as->mr |= ATMEL_SPI_MR_WDRBT;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun spi_writel(as, CSR(cs), csrx);
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun return &as->slave;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
spi_free_slave(struct spi_slave * slave)109*4882a593Smuzhiyun void spi_free_slave(struct spi_slave *slave)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun struct atmel_spi_slave *as = to_atmel_spi(slave);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun free(as);
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
spi_claim_bus(struct spi_slave * slave)116*4882a593Smuzhiyun int spi_claim_bus(struct spi_slave *slave)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun struct atmel_spi_slave *as = to_atmel_spi(slave);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun /* Enable the SPI hardware */
121*4882a593Smuzhiyun spi_writel(as, CR, ATMEL_SPI_CR_SPIEN);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * Select the slave. This should set SCK to the correct
125*4882a593Smuzhiyun * initial state, etc.
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun spi_writel(as, MR, as->mr);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun return 0;
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
spi_release_bus(struct spi_slave * slave)132*4882a593Smuzhiyun void spi_release_bus(struct spi_slave *slave)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun struct atmel_spi_slave *as = to_atmel_spi(slave);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun /* Disable the SPI hardware */
137*4882a593Smuzhiyun spi_writel(as, CR, ATMEL_SPI_CR_SPIDIS);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
spi_xfer(struct spi_slave * slave,unsigned int bitlen,const void * dout,void * din,unsigned long flags)140*4882a593Smuzhiyun int spi_xfer(struct spi_slave *slave, unsigned int bitlen,
141*4882a593Smuzhiyun const void *dout, void *din, unsigned long flags)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct atmel_spi_slave *as = to_atmel_spi(slave);
144*4882a593Smuzhiyun unsigned int len_tx;
145*4882a593Smuzhiyun unsigned int len_rx;
146*4882a593Smuzhiyun unsigned int len;
147*4882a593Smuzhiyun u32 status;
148*4882a593Smuzhiyun const u8 *txp = dout;
149*4882a593Smuzhiyun u8 *rxp = din;
150*4882a593Smuzhiyun u8 value;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun if (bitlen == 0)
153*4882a593Smuzhiyun /* Finish any previously submitted transfers */
154*4882a593Smuzhiyun goto out;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /*
157*4882a593Smuzhiyun * TODO: The controller can do non-multiple-of-8 bit
158*4882a593Smuzhiyun * transfers, but this driver currently doesn't support it.
159*4882a593Smuzhiyun *
160*4882a593Smuzhiyun * It's also not clear how such transfers are supposed to be
161*4882a593Smuzhiyun * represented as a stream of bytes...this is a limitation of
162*4882a593Smuzhiyun * the current SPI interface.
163*4882a593Smuzhiyun */
164*4882a593Smuzhiyun if (bitlen % 8) {
165*4882a593Smuzhiyun /* Errors always terminate an ongoing transfer */
166*4882a593Smuzhiyun flags |= SPI_XFER_END;
167*4882a593Smuzhiyun goto out;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun len = bitlen / 8;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun * The controller can do automatic CS control, but it is
174*4882a593Smuzhiyun * somewhat quirky, and it doesn't really buy us much anyway
175*4882a593Smuzhiyun * in the context of U-Boot.
176*4882a593Smuzhiyun */
177*4882a593Smuzhiyun if (flags & SPI_XFER_BEGIN) {
178*4882a593Smuzhiyun spi_cs_activate(slave);
179*4882a593Smuzhiyun /*
180*4882a593Smuzhiyun * sometimes the RDR is not empty when we get here,
181*4882a593Smuzhiyun * in theory that should not happen, but it DOES happen.
182*4882a593Smuzhiyun * Read it here to be on the safe side.
183*4882a593Smuzhiyun * That also clears the OVRES flag. Required if the
184*4882a593Smuzhiyun * following loop exits due to OVRES!
185*4882a593Smuzhiyun */
186*4882a593Smuzhiyun spi_readl(as, RDR);
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun for (len_tx = 0, len_rx = 0; len_rx < len; ) {
190*4882a593Smuzhiyun status = spi_readl(as, SR);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun if (status & ATMEL_SPI_SR_OVRES)
193*4882a593Smuzhiyun return -1;
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun if (len_tx < len && (status & ATMEL_SPI_SR_TDRE)) {
196*4882a593Smuzhiyun if (txp)
197*4882a593Smuzhiyun value = *txp++;
198*4882a593Smuzhiyun else
199*4882a593Smuzhiyun value = 0;
200*4882a593Smuzhiyun spi_writel(as, TDR, value);
201*4882a593Smuzhiyun len_tx++;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun if (status & ATMEL_SPI_SR_RDRF) {
204*4882a593Smuzhiyun value = spi_readl(as, RDR);
205*4882a593Smuzhiyun if (rxp)
206*4882a593Smuzhiyun *rxp++ = value;
207*4882a593Smuzhiyun len_rx++;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun out:
212*4882a593Smuzhiyun if (flags & SPI_XFER_END) {
213*4882a593Smuzhiyun /*
214*4882a593Smuzhiyun * Wait until the transfer is completely done before
215*4882a593Smuzhiyun * we deactivate CS.
216*4882a593Smuzhiyun */
217*4882a593Smuzhiyun do {
218*4882a593Smuzhiyun status = spi_readl(as, SR);
219*4882a593Smuzhiyun } while (!(status & ATMEL_SPI_SR_TXEMPTY));
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun spi_cs_deactivate(slave);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun return 0;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun #else
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun #define MAX_CS_COUNT 4
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun struct atmel_spi_platdata {
232*4882a593Smuzhiyun struct at91_spi *regs;
233*4882a593Smuzhiyun };
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun struct atmel_spi_priv {
236*4882a593Smuzhiyun unsigned int freq; /* Default frequency */
237*4882a593Smuzhiyun unsigned int mode;
238*4882a593Smuzhiyun ulong bus_clk_rate;
239*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
240*4882a593Smuzhiyun struct gpio_desc cs_gpios[MAX_CS_COUNT];
241*4882a593Smuzhiyun #endif
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun
atmel_spi_claim_bus(struct udevice * dev)244*4882a593Smuzhiyun static int atmel_spi_claim_bus(struct udevice *dev)
245*4882a593Smuzhiyun {
246*4882a593Smuzhiyun struct udevice *bus = dev_get_parent(dev);
247*4882a593Smuzhiyun struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
248*4882a593Smuzhiyun struct atmel_spi_priv *priv = dev_get_priv(bus);
249*4882a593Smuzhiyun struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
250*4882a593Smuzhiyun struct at91_spi *reg_base = bus_plat->regs;
251*4882a593Smuzhiyun u32 cs = slave_plat->cs;
252*4882a593Smuzhiyun u32 freq = priv->freq;
253*4882a593Smuzhiyun u32 scbr, csrx, mode;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun scbr = (priv->bus_clk_rate + freq - 1) / freq;
256*4882a593Smuzhiyun if (scbr > ATMEL_SPI_CSRx_SCBR_MAX)
257*4882a593Smuzhiyun return -EINVAL;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun if (scbr < 1)
260*4882a593Smuzhiyun scbr = 1;
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun csrx = ATMEL_SPI_CSRx_SCBR(scbr);
263*4882a593Smuzhiyun csrx |= ATMEL_SPI_CSRx_BITS(ATMEL_SPI_BITS_8);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun if (!(priv->mode & SPI_CPHA))
266*4882a593Smuzhiyun csrx |= ATMEL_SPI_CSRx_NCPHA;
267*4882a593Smuzhiyun if (priv->mode & SPI_CPOL)
268*4882a593Smuzhiyun csrx |= ATMEL_SPI_CSRx_CPOL;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun writel(csrx, ®_base->csr[cs]);
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun mode = ATMEL_SPI_MR_MSTR |
273*4882a593Smuzhiyun ATMEL_SPI_MR_MODFDIS |
274*4882a593Smuzhiyun ATMEL_SPI_MR_WDRBT |
275*4882a593Smuzhiyun ATMEL_SPI_MR_PCS(~(1 << cs));
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun writel(mode, ®_base->mr);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun writel(ATMEL_SPI_CR_SPIEN, ®_base->cr);
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun return 0;
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
atmel_spi_release_bus(struct udevice * dev)284*4882a593Smuzhiyun static int atmel_spi_release_bus(struct udevice *dev)
285*4882a593Smuzhiyun {
286*4882a593Smuzhiyun struct udevice *bus = dev_get_parent(dev);
287*4882a593Smuzhiyun struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun writel(ATMEL_SPI_CR_SPIDIS, &bus_plat->regs->cr);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
atmel_spi_cs_activate(struct udevice * dev)294*4882a593Smuzhiyun static void atmel_spi_cs_activate(struct udevice *dev)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
297*4882a593Smuzhiyun struct udevice *bus = dev_get_parent(dev);
298*4882a593Smuzhiyun struct atmel_spi_priv *priv = dev_get_priv(bus);
299*4882a593Smuzhiyun struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
300*4882a593Smuzhiyun u32 cs = slave_plat->cs;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun if (!dm_gpio_is_valid(&priv->cs_gpios[cs]))
303*4882a593Smuzhiyun return;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun dm_gpio_set_value(&priv->cs_gpios[cs], 0);
306*4882a593Smuzhiyun #endif
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
atmel_spi_cs_deactivate(struct udevice * dev)309*4882a593Smuzhiyun static void atmel_spi_cs_deactivate(struct udevice *dev)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
312*4882a593Smuzhiyun struct udevice *bus = dev_get_parent(dev);
313*4882a593Smuzhiyun struct atmel_spi_priv *priv = dev_get_priv(bus);
314*4882a593Smuzhiyun struct dm_spi_slave_platdata *slave_plat = dev_get_parent_platdata(dev);
315*4882a593Smuzhiyun u32 cs = slave_plat->cs;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (!dm_gpio_is_valid(&priv->cs_gpios[cs]))
318*4882a593Smuzhiyun return;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun dm_gpio_set_value(&priv->cs_gpios[cs], 1);
321*4882a593Smuzhiyun #endif
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
atmel_spi_xfer(struct udevice * dev,unsigned int bitlen,const void * dout,void * din,unsigned long flags)324*4882a593Smuzhiyun static int atmel_spi_xfer(struct udevice *dev, unsigned int bitlen,
325*4882a593Smuzhiyun const void *dout, void *din, unsigned long flags)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun struct udevice *bus = dev_get_parent(dev);
328*4882a593Smuzhiyun struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
329*4882a593Smuzhiyun struct at91_spi *reg_base = bus_plat->regs;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun u32 len_tx, len_rx, len;
332*4882a593Smuzhiyun u32 status;
333*4882a593Smuzhiyun const u8 *txp = dout;
334*4882a593Smuzhiyun u8 *rxp = din;
335*4882a593Smuzhiyun u8 value;
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun if (bitlen == 0)
338*4882a593Smuzhiyun goto out;
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun /*
341*4882a593Smuzhiyun * The controller can do non-multiple-of-8 bit
342*4882a593Smuzhiyun * transfers, but this driver currently doesn't support it.
343*4882a593Smuzhiyun *
344*4882a593Smuzhiyun * It's also not clear how such transfers are supposed to be
345*4882a593Smuzhiyun * represented as a stream of bytes...this is a limitation of
346*4882a593Smuzhiyun * the current SPI interface.
347*4882a593Smuzhiyun */
348*4882a593Smuzhiyun if (bitlen % 8) {
349*4882a593Smuzhiyun /* Errors always terminate an ongoing transfer */
350*4882a593Smuzhiyun flags |= SPI_XFER_END;
351*4882a593Smuzhiyun goto out;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun len = bitlen / 8;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /*
357*4882a593Smuzhiyun * The controller can do automatic CS control, but it is
358*4882a593Smuzhiyun * somewhat quirky, and it doesn't really buy us much anyway
359*4882a593Smuzhiyun * in the context of U-Boot.
360*4882a593Smuzhiyun */
361*4882a593Smuzhiyun if (flags & SPI_XFER_BEGIN) {
362*4882a593Smuzhiyun atmel_spi_cs_activate(dev);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun /*
365*4882a593Smuzhiyun * sometimes the RDR is not empty when we get here,
366*4882a593Smuzhiyun * in theory that should not happen, but it DOES happen.
367*4882a593Smuzhiyun * Read it here to be on the safe side.
368*4882a593Smuzhiyun * That also clears the OVRES flag. Required if the
369*4882a593Smuzhiyun * following loop exits due to OVRES!
370*4882a593Smuzhiyun */
371*4882a593Smuzhiyun readl(®_base->rdr);
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun for (len_tx = 0, len_rx = 0; len_rx < len; ) {
375*4882a593Smuzhiyun status = readl(®_base->sr);
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun if (status & ATMEL_SPI_SR_OVRES)
378*4882a593Smuzhiyun return -1;
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun if ((len_tx < len) && (status & ATMEL_SPI_SR_TDRE)) {
381*4882a593Smuzhiyun if (txp)
382*4882a593Smuzhiyun value = *txp++;
383*4882a593Smuzhiyun else
384*4882a593Smuzhiyun value = 0;
385*4882a593Smuzhiyun writel(value, ®_base->tdr);
386*4882a593Smuzhiyun len_tx++;
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun if (status & ATMEL_SPI_SR_RDRF) {
390*4882a593Smuzhiyun value = readl(®_base->rdr);
391*4882a593Smuzhiyun if (rxp)
392*4882a593Smuzhiyun *rxp++ = value;
393*4882a593Smuzhiyun len_rx++;
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun out:
398*4882a593Smuzhiyun if (flags & SPI_XFER_END) {
399*4882a593Smuzhiyun /*
400*4882a593Smuzhiyun * Wait until the transfer is completely done before
401*4882a593Smuzhiyun * we deactivate CS.
402*4882a593Smuzhiyun */
403*4882a593Smuzhiyun wait_for_bit_le32(®_base->sr,
404*4882a593Smuzhiyun ATMEL_SPI_SR_TXEMPTY, true, 1000, false);
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun atmel_spi_cs_deactivate(dev);
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun return 0;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun
atmel_spi_set_speed(struct udevice * bus,uint speed)412*4882a593Smuzhiyun static int atmel_spi_set_speed(struct udevice *bus, uint speed)
413*4882a593Smuzhiyun {
414*4882a593Smuzhiyun struct atmel_spi_priv *priv = dev_get_priv(bus);
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun priv->freq = speed;
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun return 0;
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun
atmel_spi_set_mode(struct udevice * bus,uint mode)421*4882a593Smuzhiyun static int atmel_spi_set_mode(struct udevice *bus, uint mode)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun struct atmel_spi_priv *priv = dev_get_priv(bus);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun priv->mode = mode;
426*4882a593Smuzhiyun
427*4882a593Smuzhiyun return 0;
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun
430*4882a593Smuzhiyun static const struct dm_spi_ops atmel_spi_ops = {
431*4882a593Smuzhiyun .claim_bus = atmel_spi_claim_bus,
432*4882a593Smuzhiyun .release_bus = atmel_spi_release_bus,
433*4882a593Smuzhiyun .xfer = atmel_spi_xfer,
434*4882a593Smuzhiyun .set_speed = atmel_spi_set_speed,
435*4882a593Smuzhiyun .set_mode = atmel_spi_set_mode,
436*4882a593Smuzhiyun /*
437*4882a593Smuzhiyun * cs_info is not needed, since we require all chip selects to be
438*4882a593Smuzhiyun * in the device tree explicitly
439*4882a593Smuzhiyun */
440*4882a593Smuzhiyun };
441*4882a593Smuzhiyun
atmel_spi_enable_clk(struct udevice * bus)442*4882a593Smuzhiyun static int atmel_spi_enable_clk(struct udevice *bus)
443*4882a593Smuzhiyun {
444*4882a593Smuzhiyun struct atmel_spi_priv *priv = dev_get_priv(bus);
445*4882a593Smuzhiyun struct clk clk;
446*4882a593Smuzhiyun ulong clk_rate;
447*4882a593Smuzhiyun int ret;
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun ret = clk_get_by_index(bus, 0, &clk);
450*4882a593Smuzhiyun if (ret)
451*4882a593Smuzhiyun return -EINVAL;
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun ret = clk_enable(&clk);
454*4882a593Smuzhiyun if (ret)
455*4882a593Smuzhiyun return ret;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun clk_rate = clk_get_rate(&clk);
458*4882a593Smuzhiyun if (!clk_rate)
459*4882a593Smuzhiyun return -EINVAL;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun priv->bus_clk_rate = clk_rate;
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun clk_free(&clk);
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun return 0;
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun
atmel_spi_probe(struct udevice * bus)468*4882a593Smuzhiyun static int atmel_spi_probe(struct udevice *bus)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun struct atmel_spi_platdata *bus_plat = dev_get_platdata(bus);
471*4882a593Smuzhiyun int ret;
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun ret = atmel_spi_enable_clk(bus);
474*4882a593Smuzhiyun if (ret)
475*4882a593Smuzhiyun return ret;
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun bus_plat->regs = (struct at91_spi *)devfdt_get_addr(bus);
478*4882a593Smuzhiyun
479*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
480*4882a593Smuzhiyun struct atmel_spi_priv *priv = dev_get_priv(bus);
481*4882a593Smuzhiyun int i;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun ret = gpio_request_list_by_name(bus, "cs-gpios", priv->cs_gpios,
484*4882a593Smuzhiyun ARRAY_SIZE(priv->cs_gpios), 0);
485*4882a593Smuzhiyun if (ret < 0) {
486*4882a593Smuzhiyun pr_err("Can't get %s gpios! Error: %d", bus->name, ret);
487*4882a593Smuzhiyun return ret;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
490*4882a593Smuzhiyun for(i = 0; i < ARRAY_SIZE(priv->cs_gpios); i++) {
491*4882a593Smuzhiyun if (!dm_gpio_is_valid(&priv->cs_gpios[i]))
492*4882a593Smuzhiyun continue;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun dm_gpio_set_dir_flags(&priv->cs_gpios[i],
495*4882a593Smuzhiyun GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun #endif
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun writel(ATMEL_SPI_CR_SWRST, &bus_plat->regs->cr);
500*4882a593Smuzhiyun
501*4882a593Smuzhiyun return 0;
502*4882a593Smuzhiyun }
503*4882a593Smuzhiyun
504*4882a593Smuzhiyun static const struct udevice_id atmel_spi_ids[] = {
505*4882a593Smuzhiyun { .compatible = "atmel,at91rm9200-spi" },
506*4882a593Smuzhiyun { }
507*4882a593Smuzhiyun };
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun U_BOOT_DRIVER(atmel_spi) = {
510*4882a593Smuzhiyun .name = "atmel_spi",
511*4882a593Smuzhiyun .id = UCLASS_SPI,
512*4882a593Smuzhiyun .of_match = atmel_spi_ids,
513*4882a593Smuzhiyun .ops = &atmel_spi_ops,
514*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct atmel_spi_platdata),
515*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct atmel_spi_priv),
516*4882a593Smuzhiyun .probe = atmel_spi_probe,
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun #endif
519