1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * TI serdes driver for keystone2.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2014
5*4882a593Smuzhiyun * Texas Instruments Incorporated, <www.ti.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <errno.h>
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <asm/ti-common/keystone_serdes.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define SERDES_CMU_REGS(x) (0x0000 + (0x0c00 * (x)))
15*4882a593Smuzhiyun #define SERDES_LANE_REGS(x) (0x0200 + (0x200 * (x)))
16*4882a593Smuzhiyun #define SERDES_COMLANE_REGS 0x0a00
17*4882a593Smuzhiyun #define SERDES_WIZ_REGS 0x1fc0
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define SERDES_CMU_REG_000(x) (SERDES_CMU_REGS(x) + 0x000)
20*4882a593Smuzhiyun #define SERDES_CMU_REG_010(x) (SERDES_CMU_REGS(x) + 0x010)
21*4882a593Smuzhiyun #define SERDES_COMLANE_REG_000 (SERDES_COMLANE_REGS + 0x000)
22*4882a593Smuzhiyun #define SERDES_LANE_REG_000(x) (SERDES_LANE_REGS(x) + 0x000)
23*4882a593Smuzhiyun #define SERDES_LANE_REG_028(x) (SERDES_LANE_REGS(x) + 0x028)
24*4882a593Smuzhiyun #define SERDES_LANE_CTL_STATUS_REG(x) (SERDES_WIZ_REGS + 0x0020 + (4 * (x)))
25*4882a593Smuzhiyun #define SERDES_PLL_CTL_REG (SERDES_WIZ_REGS + 0x0034)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define SERDES_RESET BIT(28)
28*4882a593Smuzhiyun #define SERDES_LANE_RESET BIT(29)
29*4882a593Smuzhiyun #define SERDES_LANE_LOOPBACK BIT(30)
30*4882a593Smuzhiyun #define SERDES_LANE_EN_VAL(x, y, z) (x[y] | (z << 26) | (z << 10))
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #define SERDES_CMU_CFG_NUM 5
33*4882a593Smuzhiyun #define SERDES_COMLANE_CFG_NUM 10
34*4882a593Smuzhiyun #define SERDES_LANE_CFG_NUM 10
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun struct serdes_cfg {
37*4882a593Smuzhiyun u32 ofs;
38*4882a593Smuzhiyun u32 val;
39*4882a593Smuzhiyun u32 mask;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun struct cfg_entry {
43*4882a593Smuzhiyun enum ks2_serdes_clock clk;
44*4882a593Smuzhiyun enum ks2_serdes_rate rate;
45*4882a593Smuzhiyun struct serdes_cfg cmu[SERDES_CMU_CFG_NUM];
46*4882a593Smuzhiyun struct serdes_cfg comlane[SERDES_COMLANE_CFG_NUM];
47*4882a593Smuzhiyun struct serdes_cfg lane[SERDES_LANE_CFG_NUM];
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* SERDES PHY lane enable configuration value, indexed by PHY interface */
51*4882a593Smuzhiyun static u32 serdes_cfg_lane_enable[] = {
52*4882a593Smuzhiyun 0xf000f0c0, /* SGMII */
53*4882a593Smuzhiyun 0xf0e9f038, /* PCSR */
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* SERDES PHY PLL enable configuration value, indexed by PHY interface */
57*4882a593Smuzhiyun static u32 serdes_cfg_pll_enable[] = {
58*4882a593Smuzhiyun 0xe0000000, /* SGMII */
59*4882a593Smuzhiyun 0xee000000, /* PCSR */
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /**
63*4882a593Smuzhiyun * Array to hold all possible serdes configurations.
64*4882a593Smuzhiyun * Combination for 5 clock settings and 6 baud rates.
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun static struct cfg_entry cfgs[] = {
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun .clk = SERDES_CLOCK_156P25M,
69*4882a593Smuzhiyun .rate = SERDES_RATE_5G,
70*4882a593Smuzhiyun .cmu = {
71*4882a593Smuzhiyun {0x0000, 0x00800000, 0xffff0000},
72*4882a593Smuzhiyun {0x0014, 0x00008282, 0x0000ffff},
73*4882a593Smuzhiyun {0x0060, 0x00142438, 0x00ffffff},
74*4882a593Smuzhiyun {0x0064, 0x00c3c700, 0x00ffff00},
75*4882a593Smuzhiyun {0x0078, 0x0000c000, 0x0000ff00}
76*4882a593Smuzhiyun },
77*4882a593Smuzhiyun .comlane = {
78*4882a593Smuzhiyun {0x0a00, 0x00000800, 0x0000ff00},
79*4882a593Smuzhiyun {0x0a08, 0x38a20000, 0xffff0000},
80*4882a593Smuzhiyun {0x0a30, 0x008a8a00, 0x00ffff00},
81*4882a593Smuzhiyun {0x0a84, 0x00000600, 0x0000ff00},
82*4882a593Smuzhiyun {0x0a94, 0x10000000, 0xff000000},
83*4882a593Smuzhiyun {0x0aa0, 0x81000000, 0xff000000},
84*4882a593Smuzhiyun {0x0abc, 0xff000000, 0xff000000},
85*4882a593Smuzhiyun {0x0ac0, 0x0000008b, 0x000000ff},
86*4882a593Smuzhiyun {0x0b08, 0x583f0000, 0xffff0000},
87*4882a593Smuzhiyun {0x0b0c, 0x0000004e, 0x000000ff}
88*4882a593Smuzhiyun },
89*4882a593Smuzhiyun .lane = {
90*4882a593Smuzhiyun {0x0004, 0x38000080, 0xff0000ff},
91*4882a593Smuzhiyun {0x0008, 0x00000000, 0x000000ff},
92*4882a593Smuzhiyun {0x000c, 0x02000000, 0xff000000},
93*4882a593Smuzhiyun {0x0010, 0x1b000000, 0xff000000},
94*4882a593Smuzhiyun {0x0014, 0x00006fb8, 0x0000ffff},
95*4882a593Smuzhiyun {0x0018, 0x758000e4, 0xffff00ff},
96*4882a593Smuzhiyun {0x00ac, 0x00004400, 0x0000ff00},
97*4882a593Smuzhiyun {0x002c, 0x00100800, 0x00ffff00},
98*4882a593Smuzhiyun {0x0080, 0x00820082, 0x00ff00ff},
99*4882a593Smuzhiyun {0x0084, 0x1d0f0385, 0xffffffff}
100*4882a593Smuzhiyun },
101*4882a593Smuzhiyun },
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
ks2_serdes_rmw(u32 addr,u32 value,u32 mask)104*4882a593Smuzhiyun static inline void ks2_serdes_rmw(u32 addr, u32 value, u32 mask)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun writel(((readl(addr) & (~mask)) | (value & mask)), addr);
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun
ks2_serdes_cfg_setup(u32 base,struct serdes_cfg * cfg,u32 size)109*4882a593Smuzhiyun static void ks2_serdes_cfg_setup(u32 base, struct serdes_cfg *cfg, u32 size)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun u32 i;
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun for (i = 0; i < size; i++)
114*4882a593Smuzhiyun ks2_serdes_rmw(base + cfg[i].ofs, cfg[i].val, cfg[i].mask);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
ks2_serdes_lane_config(u32 base,struct serdes_cfg * cfg_lane,u32 size,u32 lane)117*4882a593Smuzhiyun static void ks2_serdes_lane_config(u32 base, struct serdes_cfg *cfg_lane,
118*4882a593Smuzhiyun u32 size, u32 lane)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun u32 i;
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun for (i = 0; i < size; i++)
123*4882a593Smuzhiyun ks2_serdes_rmw(base + cfg_lane[i].ofs + SERDES_LANE_REGS(lane),
124*4882a593Smuzhiyun cfg_lane[i].val, cfg_lane[i].mask);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun
ks2_serdes_init_cfg(u32 base,struct cfg_entry * cfg,u32 num_lanes)127*4882a593Smuzhiyun static int ks2_serdes_init_cfg(u32 base, struct cfg_entry *cfg, u32 num_lanes)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun u32 i;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun ks2_serdes_cfg_setup(base, cfg->cmu, SERDES_CMU_CFG_NUM);
132*4882a593Smuzhiyun ks2_serdes_cfg_setup(base, cfg->comlane, SERDES_COMLANE_CFG_NUM);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun for (i = 0; i < num_lanes; i++)
135*4882a593Smuzhiyun ks2_serdes_lane_config(base, cfg->lane, SERDES_LANE_CFG_NUM, i);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun return 0;
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
ks2_serdes_cmu_comlane_enable(u32 base,struct ks2_serdes * serdes)140*4882a593Smuzhiyun static void ks2_serdes_cmu_comlane_enable(u32 base, struct ks2_serdes *serdes)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun /* Bring SerDes out of Reset */
143*4882a593Smuzhiyun ks2_serdes_rmw(base + SERDES_CMU_REG_010(0), 0x0, SERDES_RESET);
144*4882a593Smuzhiyun if (serdes->intf == SERDES_PHY_PCSR)
145*4882a593Smuzhiyun ks2_serdes_rmw(base + SERDES_CMU_REG_010(1), 0x0, SERDES_RESET);
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* Enable CMU and COMLANE */
148*4882a593Smuzhiyun ks2_serdes_rmw(base + SERDES_CMU_REG_000(0), 0x03, 0x000000ff);
149*4882a593Smuzhiyun if (serdes->intf == SERDES_PHY_PCSR)
150*4882a593Smuzhiyun ks2_serdes_rmw(base + SERDES_CMU_REG_000(1), 0x03, 0x000000ff);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun ks2_serdes_rmw(base + SERDES_COMLANE_REG_000, 0x5f, 0x000000ff);
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun
ks2_serdes_pll_enable(u32 base,struct ks2_serdes * serdes)155*4882a593Smuzhiyun static void ks2_serdes_pll_enable(u32 base, struct ks2_serdes *serdes)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun writel(serdes_cfg_pll_enable[serdes->intf],
158*4882a593Smuzhiyun base + SERDES_PLL_CTL_REG);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
ks2_serdes_lane_reset(u32 base,u32 reset,u32 lane)161*4882a593Smuzhiyun static void ks2_serdes_lane_reset(u32 base, u32 reset, u32 lane)
162*4882a593Smuzhiyun {
163*4882a593Smuzhiyun if (reset)
164*4882a593Smuzhiyun ks2_serdes_rmw(base + SERDES_LANE_REG_028(lane),
165*4882a593Smuzhiyun 0x1, SERDES_LANE_RESET);
166*4882a593Smuzhiyun else
167*4882a593Smuzhiyun ks2_serdes_rmw(base + SERDES_LANE_REG_028(lane),
168*4882a593Smuzhiyun 0x0, SERDES_LANE_RESET);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
ks2_serdes_lane_enable(u32 base,struct ks2_serdes * serdes,u32 lane)171*4882a593Smuzhiyun static void ks2_serdes_lane_enable(u32 base,
172*4882a593Smuzhiyun struct ks2_serdes *serdes, u32 lane)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun /* Bring lane out of reset */
175*4882a593Smuzhiyun ks2_serdes_lane_reset(base, 0, lane);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun writel(SERDES_LANE_EN_VAL(serdes_cfg_lane_enable, serdes->intf,
178*4882a593Smuzhiyun serdes->rate_mode),
179*4882a593Smuzhiyun base + SERDES_LANE_CTL_STATUS_REG(lane));
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun /* Set NES bit if Loopback Enabled */
182*4882a593Smuzhiyun if (serdes->loopback)
183*4882a593Smuzhiyun ks2_serdes_rmw(base + SERDES_LANE_REG_000(lane),
184*4882a593Smuzhiyun 0x1, SERDES_LANE_LOOPBACK);
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
ks2_serdes_init(u32 base,struct ks2_serdes * serdes,u32 num_lanes)187*4882a593Smuzhiyun int ks2_serdes_init(u32 base, struct ks2_serdes *serdes, u32 num_lanes)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun int i;
190*4882a593Smuzhiyun int ret = 0;
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(cfgs); i++)
193*4882a593Smuzhiyun if (serdes->clk == cfgs[i].clk && serdes->rate == cfgs[i].rate)
194*4882a593Smuzhiyun break;
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun if (i >= ARRAY_SIZE(cfgs)) {
197*4882a593Smuzhiyun puts("Cannot find keystone SerDes configuration");
198*4882a593Smuzhiyun return -EINVAL;
199*4882a593Smuzhiyun }
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun ks2_serdes_init_cfg(base, &cfgs[i], num_lanes);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun ks2_serdes_cmu_comlane_enable(base, serdes);
204*4882a593Smuzhiyun for (i = 0; i < num_lanes; i++)
205*4882a593Smuzhiyun ks2_serdes_lane_enable(base, serdes, i);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun ks2_serdes_pll_enable(base, serdes);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return ret;
210*4882a593Smuzhiyun }
211