xref: /OK3568_Linux_fs/u-boot/drivers/serial/serial_uniphier.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2012-2015 Panasonic Corporation
3*4882a593Smuzhiyun  * Copyright (C) 2015-2016 Socionext Inc.
4*4882a593Smuzhiyun  *   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/serial_reg.h>
13*4882a593Smuzhiyun #include <linux/sizes.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <serial.h>
16*4882a593Smuzhiyun #include <fdtdec.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /*
19*4882a593Smuzhiyun  * Note: Register map is slightly different from that of 16550.
20*4882a593Smuzhiyun  */
21*4882a593Smuzhiyun struct uniphier_serial {
22*4882a593Smuzhiyun 	u32 rx;			/* In:  Receive buffer */
23*4882a593Smuzhiyun #define tx rx			/* Out: Transmit buffer */
24*4882a593Smuzhiyun 	u32 ier;		/* Interrupt Enable Register */
25*4882a593Smuzhiyun 	u32 iir;		/* In: Interrupt ID Register */
26*4882a593Smuzhiyun 	u32 char_fcr;		/* Charactor / FIFO Control Register */
27*4882a593Smuzhiyun 	u32 lcr_mcr;		/* Line/Modem Control Register */
28*4882a593Smuzhiyun #define LCR_SHIFT	8
29*4882a593Smuzhiyun #define LCR_MASK	(0xff << (LCR_SHIFT))
30*4882a593Smuzhiyun 	u32 lsr;		/* In: Line Status Register */
31*4882a593Smuzhiyun 	u32 msr;		/* In: Modem Status Register */
32*4882a593Smuzhiyun 	u32 __rsv0;
33*4882a593Smuzhiyun 	u32 __rsv1;
34*4882a593Smuzhiyun 	u32 dlr;		/* Divisor Latch Register */
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun struct uniphier_serial_private_data {
38*4882a593Smuzhiyun 	struct uniphier_serial __iomem *membase;
39*4882a593Smuzhiyun 	unsigned int uartclk;
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define uniphier_serial_port(dev)	\
43*4882a593Smuzhiyun 	((struct uniphier_serial_private_data *)dev_get_priv(dev))->membase
44*4882a593Smuzhiyun 
uniphier_serial_setbrg(struct udevice * dev,int baudrate)45*4882a593Smuzhiyun static int uniphier_serial_setbrg(struct udevice *dev, int baudrate)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	struct uniphier_serial_private_data *priv = dev_get_priv(dev);
48*4882a593Smuzhiyun 	struct uniphier_serial __iomem *port = uniphier_serial_port(dev);
49*4882a593Smuzhiyun 	const unsigned int mode_x_div = 16;
50*4882a593Smuzhiyun 	unsigned int divisor;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	divisor = DIV_ROUND_CLOSEST(priv->uartclk, mode_x_div * baudrate);
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	writel(divisor, &port->dlr);
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	return 0;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
uniphier_serial_getc(struct udevice * dev)59*4882a593Smuzhiyun static int uniphier_serial_getc(struct udevice *dev)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	struct uniphier_serial __iomem *port = uniphier_serial_port(dev);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	if (!(readl(&port->lsr) & UART_LSR_DR))
64*4882a593Smuzhiyun 		return -EAGAIN;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	return readl(&port->rx);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
uniphier_serial_putc(struct udevice * dev,const char c)69*4882a593Smuzhiyun static int uniphier_serial_putc(struct udevice *dev, const char c)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	struct uniphier_serial __iomem *port = uniphier_serial_port(dev);
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	if (!(readl(&port->lsr) & UART_LSR_THRE))
74*4882a593Smuzhiyun 		return -EAGAIN;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	writel(c, &port->tx);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	return 0;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
uniphier_serial_pending(struct udevice * dev,bool input)81*4882a593Smuzhiyun static int uniphier_serial_pending(struct udevice *dev, bool input)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	struct uniphier_serial __iomem *port = uniphier_serial_port(dev);
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun 	if (input)
86*4882a593Smuzhiyun 		return readl(&port->lsr) & UART_LSR_DR;
87*4882a593Smuzhiyun 	else
88*4882a593Smuzhiyun 		return !(readl(&port->lsr) & UART_LSR_THRE);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
uniphier_serial_probe(struct udevice * dev)91*4882a593Smuzhiyun static int uniphier_serial_probe(struct udevice *dev)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	DECLARE_GLOBAL_DATA_PTR;
94*4882a593Smuzhiyun 	struct uniphier_serial_private_data *priv = dev_get_priv(dev);
95*4882a593Smuzhiyun 	struct uniphier_serial __iomem *port;
96*4882a593Smuzhiyun 	fdt_addr_t base;
97*4882a593Smuzhiyun 	u32 tmp;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	base = devfdt_get_addr(dev);
100*4882a593Smuzhiyun 	if (base == FDT_ADDR_T_NONE)
101*4882a593Smuzhiyun 		return -EINVAL;
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	port = devm_ioremap(dev, base, SZ_64);
104*4882a593Smuzhiyun 	if (!port)
105*4882a593Smuzhiyun 		return -ENOMEM;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	priv->membase = port;
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	priv->uartclk = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
110*4882a593Smuzhiyun 				       "clock-frequency", 0);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	tmp = readl(&port->lcr_mcr);
113*4882a593Smuzhiyun 	tmp &= ~LCR_MASK;
114*4882a593Smuzhiyun 	tmp |= UART_LCR_WLEN8 << LCR_SHIFT;
115*4882a593Smuzhiyun 	writel(tmp, &port->lcr_mcr);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	return 0;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static const struct udevice_id uniphier_uart_of_match[] = {
121*4882a593Smuzhiyun 	{ .compatible = "socionext,uniphier-uart" },
122*4882a593Smuzhiyun 	{ /* sentinel */ }
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun static const struct dm_serial_ops uniphier_serial_ops = {
126*4882a593Smuzhiyun 	.setbrg = uniphier_serial_setbrg,
127*4882a593Smuzhiyun 	.getc = uniphier_serial_getc,
128*4882a593Smuzhiyun 	.putc = uniphier_serial_putc,
129*4882a593Smuzhiyun 	.pending = uniphier_serial_pending,
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun U_BOOT_DRIVER(uniphier_serial) = {
133*4882a593Smuzhiyun 	.name = "uniphier-uart",
134*4882a593Smuzhiyun 	.id = UCLASS_SERIAL,
135*4882a593Smuzhiyun 	.of_match = uniphier_uart_of_match,
136*4882a593Smuzhiyun 	.probe = uniphier_serial_probe,
137*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct uniphier_serial_private_data),
138*4882a593Smuzhiyun 	.ops = &uniphier_serial_ops,
139*4882a593Smuzhiyun };
140