1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copy and modify from linux/drivers/serial/sh-sci.h
3*4882a593Smuzhiyun */
4*4882a593Smuzhiyun
5*4882a593Smuzhiyun #include <dm/platform_data/serial_sh.h>
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun struct uart_port {
8*4882a593Smuzhiyun unsigned long iobase; /* in/out[bwl] */
9*4882a593Smuzhiyun unsigned char *membase; /* read/write[bwl] */
10*4882a593Smuzhiyun unsigned long mapbase; /* for ioremap */
11*4882a593Smuzhiyun enum sh_serial_type type; /* port type */
12*4882a593Smuzhiyun enum sh_clk_mode clk_mode; /* clock mode */
13*4882a593Smuzhiyun };
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
16*4882a593Smuzhiyun #include <asm/regs306x.h>
17*4882a593Smuzhiyun #endif
18*4882a593Smuzhiyun #if defined(CONFIG_H8S2678)
19*4882a593Smuzhiyun #include <asm/regs267x.h>
20*4882a593Smuzhiyun #endif
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #if defined(CONFIG_CPU_SH7706) || \
23*4882a593Smuzhiyun defined(CONFIG_CPU_SH7707) || \
24*4882a593Smuzhiyun defined(CONFIG_CPU_SH7708) || \
25*4882a593Smuzhiyun defined(CONFIG_CPU_SH7709)
26*4882a593Smuzhiyun # define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
27*4882a593Smuzhiyun # define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
28*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
29*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7705)
30*4882a593Smuzhiyun # define SCIF0 0xA4400000
31*4882a593Smuzhiyun # define SCIF2 0xA4410000
32*4882a593Smuzhiyun # define SCSMR_Ir 0xA44A0000
33*4882a593Smuzhiyun # define IRDA_SCIF SCIF0
34*4882a593Smuzhiyun # define SCPCR 0xA4000116
35*4882a593Smuzhiyun # define SCPDR 0xA4000136
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Set the clock source,
38*4882a593Smuzhiyun * SCIF2 (0xA4410000) -> External clock, SCK pin used as clock input
39*4882a593Smuzhiyun * SCIF0 (0xA4400000) -> Internal clock, SCK pin as serial clock output
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun # define SCSCR_INIT(port) (port->mapbase == SCIF2) ? 0xF3 : 0xF0
42*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7720) || \
43*4882a593Smuzhiyun defined(CONFIG_CPU_SH7721) || \
44*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7367) || \
45*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7377) || \
46*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7372) || \
47*4882a593Smuzhiyun defined(CONFIG_SH73A0) || \
48*4882a593Smuzhiyun defined(CONFIG_R8A7740)
49*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x0030 /* TIE=0,RIE=0,TE=1,RE=1 */
50*4882a593Smuzhiyun # define PORT_PTCR 0xA405011EUL
51*4882a593Smuzhiyun # define PORT_PVCR 0xA4050122UL
52*4882a593Smuzhiyun # define SCIF_ORER 0x0200 /* overrun error bit */
53*4882a593Smuzhiyun #elif defined(CONFIG_SH_RTS7751R2D)
54*4882a593Smuzhiyun # define SCSPTR1 0xFFE0001C /* 8 bit SCIF */
55*4882a593Smuzhiyun # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
56*4882a593Smuzhiyun # define SCIF_ORER 0x0001 /* overrun error bit */
57*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
58*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7750) || \
59*4882a593Smuzhiyun defined(CONFIG_CPU_SH7750R) || \
60*4882a593Smuzhiyun defined(CONFIG_CPU_SH7750S) || \
61*4882a593Smuzhiyun defined(CONFIG_CPU_SH7091) || \
62*4882a593Smuzhiyun defined(CONFIG_CPU_SH7751) || \
63*4882a593Smuzhiyun defined(CONFIG_CPU_SH7751R)
64*4882a593Smuzhiyun # define SCSPTR1 0xffe0001c /* 8 bit SCI */
65*4882a593Smuzhiyun # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
66*4882a593Smuzhiyun # define SCIF_ORER 0x0001 /* overrun error bit */
67*4882a593Smuzhiyun # define SCSCR_INIT(port) (((port)->type == PORT_SCI) ? \
68*4882a593Smuzhiyun 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
69*4882a593Smuzhiyun 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */)
70*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7760)
71*4882a593Smuzhiyun # define SCSPTR0 0xfe600024 /* 16 bit SCIF */
72*4882a593Smuzhiyun # define SCSPTR1 0xfe610024 /* 16 bit SCIF */
73*4882a593Smuzhiyun # define SCSPTR2 0xfe620024 /* 16 bit SCIF */
74*4882a593Smuzhiyun # define SCIF_ORER 0x0001 /* overrun error bit */
75*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
76*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7710) || defined(CONFIG_CPU_SH7712)
77*4882a593Smuzhiyun # define SCSPTR0 0xA4400000 /* 16 bit SCIF */
78*4882a593Smuzhiyun # define SCIF_ORER 0x0001 /* overrun error bit */
79*4882a593Smuzhiyun # define PACR 0xa4050100
80*4882a593Smuzhiyun # define PBCR 0xa4050102
81*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x3B
82*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7343)
83*4882a593Smuzhiyun # define SCSPTR0 0xffe00010 /* 16 bit SCIF */
84*4882a593Smuzhiyun # define SCSPTR1 0xffe10010 /* 16 bit SCIF */
85*4882a593Smuzhiyun # define SCSPTR2 0xffe20010 /* 16 bit SCIF */
86*4882a593Smuzhiyun # define SCSPTR3 0xffe30010 /* 16 bit SCIF */
87*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x32 /* TIE=0,RIE=0,TE=1,RE=1,REIE=0,CKE=1 */
88*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7722)
89*4882a593Smuzhiyun # define PADR 0xA4050120
90*4882a593Smuzhiyun # undef PSDR
91*4882a593Smuzhiyun # define PSDR 0xA405013e
92*4882a593Smuzhiyun # define PWDR 0xA4050166
93*4882a593Smuzhiyun # define PSCR 0xA405011E
94*4882a593Smuzhiyun # define SCIF_ORER 0x0001 /* overrun error bit */
95*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
96*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7366)
97*4882a593Smuzhiyun # define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
98*4882a593Smuzhiyun # define SCSPTR0 SCPDR0
99*4882a593Smuzhiyun # define SCIF_ORER 0x0001 /* overrun error bit */
100*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
101*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7723)
102*4882a593Smuzhiyun # define SCSPTR0 0xa4050160
103*4882a593Smuzhiyun # define SCSPTR1 0xa405013e
104*4882a593Smuzhiyun # define SCSPTR2 0xa4050160
105*4882a593Smuzhiyun # define SCSPTR3 0xa405013e
106*4882a593Smuzhiyun # define SCSPTR4 0xa4050128
107*4882a593Smuzhiyun # define SCSPTR5 0xa4050128
108*4882a593Smuzhiyun # define SCIF_ORER 0x0001 /* overrun error bit */
109*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
110*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7724)
111*4882a593Smuzhiyun # define SCIF_ORER 0x0001 /* overrun error bit */
112*4882a593Smuzhiyun # define SCSCR_INIT(port) ((port)->type == PORT_SCIFA ? \
113*4882a593Smuzhiyun 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
114*4882a593Smuzhiyun 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */)
115*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7734)
116*4882a593Smuzhiyun # define SCSPTR0 0xFFE40020
117*4882a593Smuzhiyun # define SCSPTR1 0xFFE41020
118*4882a593Smuzhiyun # define SCSPTR2 0xFFE42020
119*4882a593Smuzhiyun # define SCSPTR3 0xFFE43020
120*4882a593Smuzhiyun # define SCSPTR4 0xFFE44020
121*4882a593Smuzhiyun # define SCSPTR5 0xFFE45020
122*4882a593Smuzhiyun # define SCIF_ORER 0x0001 /* overrun error bit */
123*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
124*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH4_202)
125*4882a593Smuzhiyun # define SCSPTR2 0xffe80020 /* 16 bit SCIF */
126*4882a593Smuzhiyun # define SCIF_ORER 0x0001 /* overrun error bit */
127*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
128*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH5_101) || defined(CONFIG_CPU_SH5_103)
129*4882a593Smuzhiyun # define SCIF_BASE_ADDR 0x01030000
130*4882a593Smuzhiyun # define SCIF_ADDR_SH5 (PHYS_PERIPHERAL_BLOCK+SCIF_BASE_ADDR)
131*4882a593Smuzhiyun # define SCIF_PTR2_OFFS 0x0000020
132*4882a593Smuzhiyun # define SCIF_LSR2_OFFS 0x0000024
133*4882a593Smuzhiyun # define SCSPTR\
134*4882a593Smuzhiyun ((port->mapbase)+SCIF_PTR2_OFFS) /* 16 bit SCIF */
135*4882a593Smuzhiyun # define SCLSR2\
136*4882a593Smuzhiyun ((port->mapbase)+SCIF_LSR2_OFFS) /* 16 bit SCIF */
137*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0, TE=1,RE=1,REIE=1 */
138*4882a593Smuzhiyun #elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
139*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
140*4882a593Smuzhiyun # define H8300_SCI_DR(ch) (*(volatile char *)(P1DR + h8300_sci_pins[ch].port))
141*4882a593Smuzhiyun #elif defined(CONFIG_H8S2678)
142*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
143*4882a593Smuzhiyun # define H8300_SCI_DR(ch) (*(volatile char *)(P1DR + h8300_sci_pins[ch].port))
144*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7757) || \
145*4882a593Smuzhiyun defined(CONFIG_CPU_SH7752) || \
146*4882a593Smuzhiyun defined(CONFIG_CPU_SH7753)
147*4882a593Smuzhiyun # define SCSPTR0 0xfe4b0020
148*4882a593Smuzhiyun # define SCSPTR1 0xfe4b0020
149*4882a593Smuzhiyun # define SCSPTR2 0xfe4b0020
150*4882a593Smuzhiyun # define SCIF_ORER 0x0001
151*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x38
152*4882a593Smuzhiyun # define SCIF_ONLY
153*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7763)
154*4882a593Smuzhiyun # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
155*4882a593Smuzhiyun # define SCSPTR1 0xffe08024 /* 16 bit SCIF */
156*4882a593Smuzhiyun # define SCSPTR2 0xffe10020 /* 16 bit SCIF/IRDA */
157*4882a593Smuzhiyun # define SCIF_ORER 0x0001 /* overrun error bit */
158*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
159*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7770)
160*4882a593Smuzhiyun # define SCSPTR0 0xff923020 /* 16 bit SCIF */
161*4882a593Smuzhiyun # define SCSPTR1 0xff924020 /* 16 bit SCIF */
162*4882a593Smuzhiyun # define SCSPTR2 0xff925020 /* 16 bit SCIF */
163*4882a593Smuzhiyun # define SCIF_ORER 0x0001 /* overrun error bit */
164*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x3c /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,cke=2 */
165*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7780)
166*4882a593Smuzhiyun # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
167*4882a593Smuzhiyun # define SCSPTR1 0xffe10024 /* 16 bit SCIF */
168*4882a593Smuzhiyun # define SCIF_ORER 0x0001 /* Overrun error bit */
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun #if defined(CONFIG_SH_SH2007)
171*4882a593Smuzhiyun /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,CKE1=0 */
172*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x38
173*4882a593Smuzhiyun #else
174*4882a593Smuzhiyun /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,CKE1=1 */
175*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x3a
176*4882a593Smuzhiyun #endif
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7785) || \
179*4882a593Smuzhiyun defined(CONFIG_CPU_SH7786)
180*4882a593Smuzhiyun # define SCSPTR0 0xffea0024 /* 16 bit SCIF */
181*4882a593Smuzhiyun # define SCSPTR1 0xffeb0024 /* 16 bit SCIF */
182*4882a593Smuzhiyun # define SCSPTR2 0xffec0024 /* 16 bit SCIF */
183*4882a593Smuzhiyun # define SCSPTR3 0xffed0024 /* 16 bit SCIF */
184*4882a593Smuzhiyun # define SCSPTR4 0xffee0024 /* 16 bit SCIF */
185*4882a593Smuzhiyun # define SCSPTR5 0xffef0024 /* 16 bit SCIF */
186*4882a593Smuzhiyun # define SCIF_ORER 0x0001 /* Overrun error bit */
187*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
188*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7201) || \
189*4882a593Smuzhiyun defined(CONFIG_CPU_SH7203) || \
190*4882a593Smuzhiyun defined(CONFIG_CPU_SH7206) || \
191*4882a593Smuzhiyun defined(CONFIG_CPU_SH7263) || \
192*4882a593Smuzhiyun defined(CONFIG_CPU_SH7264)
193*4882a593Smuzhiyun # define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
194*4882a593Smuzhiyun # define SCSPTR1 0xfffe8820 /* 16 bit SCIF */
195*4882a593Smuzhiyun # define SCSPTR2 0xfffe9020 /* 16 bit SCIF */
196*4882a593Smuzhiyun # define SCSPTR3 0xfffe9820 /* 16 bit SCIF */
197*4882a593Smuzhiyun # if defined(CONFIG_CPU_SH7201)
198*4882a593Smuzhiyun # define SCSPTR4 0xfffeA020 /* 16 bit SCIF */
199*4882a593Smuzhiyun # define SCSPTR5 0xfffeA820 /* 16 bit SCIF */
200*4882a593Smuzhiyun # define SCSPTR6 0xfffeB020 /* 16 bit SCIF */
201*4882a593Smuzhiyun # define SCSPTR7 0xfffeB820 /* 16 bit SCIF */
202*4882a593Smuzhiyun # endif
203*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
204*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7269)
205*4882a593Smuzhiyun # define SCSPTR0 0xe8007020 /* 16 bit SCIF */
206*4882a593Smuzhiyun # define SCSPTR1 0xe8007820 /* 16 bit SCIF */
207*4882a593Smuzhiyun # define SCSPTR2 0xe8008020 /* 16 bit SCIF */
208*4882a593Smuzhiyun # define SCSPTR3 0xe8008820 /* 16 bit SCIF */
209*4882a593Smuzhiyun # define SCSPTR4 0xe8009020 /* 16 bit SCIF */
210*4882a593Smuzhiyun # define SCSPTR5 0xe8009820 /* 16 bit SCIF */
211*4882a593Smuzhiyun # define SCSPTR6 0xe800a020 /* 16 bit SCIF */
212*4882a593Smuzhiyun # define SCSPTR7 0xe800a820 /* 16 bit SCIF */
213*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
214*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7619)
215*4882a593Smuzhiyun # define SCSPTR0 0xf8400020 /* 16 bit SCIF */
216*4882a593Smuzhiyun # define SCSPTR1 0xf8410020 /* 16 bit SCIF */
217*4882a593Smuzhiyun # define SCSPTR2 0xf8420020 /* 16 bit SCIF */
218*4882a593Smuzhiyun # define SCIF_ORER 0x0001 /* overrun error bit */
219*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
220*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SHX3)
221*4882a593Smuzhiyun # define SCSPTR0 0xffc30020 /* 16 bit SCIF */
222*4882a593Smuzhiyun # define SCSPTR1 0xffc40020 /* 16 bit SCIF */
223*4882a593Smuzhiyun # define SCSPTR2 0xffc50020 /* 16 bit SCIF */
224*4882a593Smuzhiyun # define SCSPTR3 0xffc60020 /* 16 bit SCIF */
225*4882a593Smuzhiyun # define SCIF_ORER 0x0001 /* Overrun error bit */
226*4882a593Smuzhiyun # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
227*4882a593Smuzhiyun #elif defined(CONFIG_R8A7790) || defined(CONFIG_R8A7791) || \
228*4882a593Smuzhiyun defined(CONFIG_R8A7792) || defined(CONFIG_R8A7793) || \
229*4882a593Smuzhiyun defined(CONFIG_R8A7794) || defined(CONFIG_R8A7795) || \
230*4882a593Smuzhiyun defined(CONFIG_R8A7796)
231*4882a593Smuzhiyun # if defined(CONFIG_SCIF_A)
232*4882a593Smuzhiyun # define SCIF_ORER 0x0200
233*4882a593Smuzhiyun # else
234*4882a593Smuzhiyun # define SCIF_ORER 0x0001
235*4882a593Smuzhiyun # endif
236*4882a593Smuzhiyun # define SCSCR_INIT(port) (port->clk_mode == EXT_CLK ? 0x32 : 0x30)
237*4882a593Smuzhiyun /* TIE=0,RIE=0,TE=1,RE=1,REIE=0, */
238*4882a593Smuzhiyun #else
239*4882a593Smuzhiyun # error CPU subtype not defined
240*4882a593Smuzhiyun #endif
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* SCSCR */
243*4882a593Smuzhiyun #define SCI_CTRL_FLAGS_TIE 0x80 /* all */
244*4882a593Smuzhiyun #define SCI_CTRL_FLAGS_RIE 0x40 /* all */
245*4882a593Smuzhiyun #define SCI_CTRL_FLAGS_TE 0x20 /* all */
246*4882a593Smuzhiyun #define SCI_CTRL_FLAGS_RE 0x10 /* all */
247*4882a593Smuzhiyun #if defined(CONFIG_CPU_SH7750) || \
248*4882a593Smuzhiyun defined(CONFIG_CPU_SH7091) || \
249*4882a593Smuzhiyun defined(CONFIG_CPU_SH7750R) || \
250*4882a593Smuzhiyun defined(CONFIG_CPU_SH7722) || \
251*4882a593Smuzhiyun defined(CONFIG_CPU_SH7734) || \
252*4882a593Smuzhiyun defined(CONFIG_CPU_SH7750S) || \
253*4882a593Smuzhiyun defined(CONFIG_CPU_SH7751) || \
254*4882a593Smuzhiyun defined(CONFIG_CPU_SH7751R) || \
255*4882a593Smuzhiyun defined(CONFIG_CPU_SH7763) || \
256*4882a593Smuzhiyun defined(CONFIG_CPU_SH7780) || \
257*4882a593Smuzhiyun defined(CONFIG_CPU_SH7785) || \
258*4882a593Smuzhiyun defined(CONFIG_CPU_SH7786) || \
259*4882a593Smuzhiyun defined(CONFIG_CPU_SHX3)
260*4882a593Smuzhiyun #define SCI_CTRL_FLAGS_REIE 0x08 /* 7750 SCIF */
261*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7724)
262*4882a593Smuzhiyun #define SCI_CTRL_FLAGS_REIE ((port)->type == PORT_SCIFA ? 0 : 8)
263*4882a593Smuzhiyun #else
264*4882a593Smuzhiyun #define SCI_CTRL_FLAGS_REIE 0
265*4882a593Smuzhiyun #endif
266*4882a593Smuzhiyun /* SCI_CTRL_FLAGS_MPIE 0x08 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
267*4882a593Smuzhiyun /* SCI_CTRL_FLAGS_TEIE 0x04 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
268*4882a593Smuzhiyun /* SCI_CTRL_FLAGS_CKE1 0x02 * all */
269*4882a593Smuzhiyun /* SCI_CTRL_FLAGS_CKE0 0x01 * 7707 SCI/SCIF, 7708 SCI, 7709 SCI/SCIF, 7750 SCI */
270*4882a593Smuzhiyun
271*4882a593Smuzhiyun /* SCxSR SCI */
272*4882a593Smuzhiyun #define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
273*4882a593Smuzhiyun #define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
274*4882a593Smuzhiyun #define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
275*4882a593Smuzhiyun #define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
276*4882a593Smuzhiyun #define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
277*4882a593Smuzhiyun #define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
278*4882a593Smuzhiyun /* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
279*4882a593Smuzhiyun /* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun #define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* SCxSR SCIF */
284*4882a593Smuzhiyun #define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
285*4882a593Smuzhiyun #define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
286*4882a593Smuzhiyun #define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
287*4882a593Smuzhiyun #define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
288*4882a593Smuzhiyun #define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
289*4882a593Smuzhiyun #define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
290*4882a593Smuzhiyun #define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
291*4882a593Smuzhiyun #define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun #if defined(CONFIG_CPU_SH7705) || \
294*4882a593Smuzhiyun defined(CONFIG_CPU_SH7720) || \
295*4882a593Smuzhiyun defined(CONFIG_CPU_SH7721) || \
296*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7367) || \
297*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7377) || \
298*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7372) || \
299*4882a593Smuzhiyun defined(CONFIG_SH73A0) || \
300*4882a593Smuzhiyun defined(CONFIG_R8A7740)
301*4882a593Smuzhiyun # define SCIF_ORER 0x0200
302*4882a593Smuzhiyun # define SCIF_ERRORS (SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
303*4882a593Smuzhiyun # define SCIF_RFDC_MASK 0x007f
304*4882a593Smuzhiyun # define SCIF_TXROOM_MAX 64
305*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7763)
306*4882a593Smuzhiyun # define SCIF_ERRORS (SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
307*4882a593Smuzhiyun # define SCIF_RFDC_MASK 0x007f
308*4882a593Smuzhiyun # define SCIF_TXROOM_MAX 64
309*4882a593Smuzhiyun /* SH7763 SCIF2 support */
310*4882a593Smuzhiyun # define SCIF2_RFDC_MASK 0x001f
311*4882a593Smuzhiyun # define SCIF2_TXROOM_MAX 16
312*4882a593Smuzhiyun #elif defined(CONFIG_R8A7790) || defined(CONFIG_R8A7791) || defined(CONFIG_R8A7792) || \
313*4882a593Smuzhiyun defined(CONFIG_R8A7793) || defined(CONFIG_R8A7794)
314*4882a593Smuzhiyun # define SCIF_ERRORS (SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
315*4882a593Smuzhiyun # if defined(CONFIG_SCIF_A)
316*4882a593Smuzhiyun # define SCIF_RFDC_MASK 0x007f
317*4882a593Smuzhiyun # else
318*4882a593Smuzhiyun # define SCIF_RFDC_MASK 0x001f
319*4882a593Smuzhiyun # endif
320*4882a593Smuzhiyun #else
321*4882a593Smuzhiyun # define SCIF_ERRORS (SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
322*4882a593Smuzhiyun # define SCIF_RFDC_MASK 0x001f
323*4882a593Smuzhiyun # define SCIF_TXROOM_MAX 16
324*4882a593Smuzhiyun #endif
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun #ifndef SCIF_ORER
327*4882a593Smuzhiyun #define SCIF_ORER 0x0000
328*4882a593Smuzhiyun #endif
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun #define SCxSR_TEND(port)\
331*4882a593Smuzhiyun (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
332*4882a593Smuzhiyun #define SCxSR_ERRORS(port)\
333*4882a593Smuzhiyun (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
334*4882a593Smuzhiyun #define SCxSR_RDxF(port)\
335*4882a593Smuzhiyun (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
336*4882a593Smuzhiyun #define SCxSR_TDxE(port)\
337*4882a593Smuzhiyun (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
338*4882a593Smuzhiyun #define SCxSR_FER(port)\
339*4882a593Smuzhiyun (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
340*4882a593Smuzhiyun #define SCxSR_PER(port)\
341*4882a593Smuzhiyun (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
342*4882a593Smuzhiyun #define SCxSR_BRK(port)\
343*4882a593Smuzhiyun ((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
344*4882a593Smuzhiyun #define SCxSR_ORER(port)\
345*4882a593Smuzhiyun (((port)->type == PORT_SCI) ? SCI_ORER : SCIF_ORER)
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun #if defined(CONFIG_CPU_SH7705) || \
348*4882a593Smuzhiyun defined(CONFIG_CPU_SH7720) || \
349*4882a593Smuzhiyun defined(CONFIG_CPU_SH7721) || \
350*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7367) || \
351*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7377) || \
352*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7372) || \
353*4882a593Smuzhiyun defined(CONFIG_SH73A0) || \
354*4882a593Smuzhiyun defined(CONFIG_R8A7740)
355*4882a593Smuzhiyun # define SCxSR_RDxF_CLEAR(port) (sci_in(port, SCxSR) & 0xfffc)
356*4882a593Smuzhiyun # define SCxSR_ERROR_CLEAR(port) (sci_in(port, SCxSR) & 0xfd73)
357*4882a593Smuzhiyun # define SCxSR_TDxE_CLEAR(port) (sci_in(port, SCxSR) & 0xffdf)
358*4882a593Smuzhiyun # define SCxSR_BREAK_CLEAR(port) (sci_in(port, SCxSR) & 0xffe3)
359*4882a593Smuzhiyun #else
360*4882a593Smuzhiyun # define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
361*4882a593Smuzhiyun # define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
362*4882a593Smuzhiyun # define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
363*4882a593Smuzhiyun # define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
364*4882a593Smuzhiyun #endif
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun /* SCFCR */
367*4882a593Smuzhiyun #define SCFCR_RFRST 0x0002
368*4882a593Smuzhiyun #define SCFCR_TFRST 0x0004
369*4882a593Smuzhiyun #define SCFCR_TCRST 0x4000
370*4882a593Smuzhiyun #define SCFCR_MCE 0x0008
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun #define SCI_MAJOR 204
373*4882a593Smuzhiyun #define SCI_MINOR_START 8
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* Generic serial flags */
376*4882a593Smuzhiyun #define SCI_RX_THROTTLE 0x0000001
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun #define SCI_MAGIC 0xbabeface
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun /*
381*4882a593Smuzhiyun * Events are used to schedule things to happen at timer-interrupt
382*4882a593Smuzhiyun * time, instead of at rs interrupt time.
383*4882a593Smuzhiyun */
384*4882a593Smuzhiyun #define SCI_EVENT_WRITE_WAKEUP 0
385*4882a593Smuzhiyun
386*4882a593Smuzhiyun #define SCI_IN(size, offset)\
387*4882a593Smuzhiyun if ((size) == 8) {\
388*4882a593Smuzhiyun return readb(port->membase + (offset));\
389*4882a593Smuzhiyun } else {\
390*4882a593Smuzhiyun return readw(port->membase + (offset));\
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun #define SCI_OUT(size, offset, value)\
393*4882a593Smuzhiyun if ((size) == 8) {\
394*4882a593Smuzhiyun writeb(value, port->membase + (offset));\
395*4882a593Smuzhiyun } else if ((size) == 16) {\
396*4882a593Smuzhiyun writew(value, port->membase + (offset));\
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun #define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
400*4882a593Smuzhiyun static inline unsigned int sci_##name##_in(struct uart_port *port) {\
401*4882a593Smuzhiyun if (port->type == PORT_SCIF || port->type == PORT_SCIFB) {\
402*4882a593Smuzhiyun SCI_IN(scif_size, scif_offset)\
403*4882a593Smuzhiyun } else { /* PORT_SCI or PORT_SCIFA */\
404*4882a593Smuzhiyun SCI_IN(sci_size, sci_offset);\
405*4882a593Smuzhiyun }\
406*4882a593Smuzhiyun }\
407*4882a593Smuzhiyun static inline void sci_##name##_out(struct uart_port *port,\
408*4882a593Smuzhiyun unsigned int value) {\
409*4882a593Smuzhiyun if (port->type == PORT_SCIF || port->type == PORT_SCIFB) {\
410*4882a593Smuzhiyun SCI_OUT(scif_size, scif_offset, value)\
411*4882a593Smuzhiyun } else { /* PORT_SCI or PORT_SCIFA */\
412*4882a593Smuzhiyun SCI_OUT(sci_size, sci_offset, value);\
413*4882a593Smuzhiyun }\
414*4882a593Smuzhiyun }
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun #ifdef CONFIG_H8300
417*4882a593Smuzhiyun /* h8300 don't have SCIF */
418*4882a593Smuzhiyun #define CPU_SCIF_FNS(name) \
419*4882a593Smuzhiyun static inline unsigned int sci_##name##_in(struct uart_port *port) {\
420*4882a593Smuzhiyun return 0;\
421*4882a593Smuzhiyun }\
422*4882a593Smuzhiyun static inline void sci_##name##_out(struct uart_port *port,\
423*4882a593Smuzhiyun unsigned int value) {\
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun #else
426*4882a593Smuzhiyun #define CPU_SCIF_FNS(name, scif_offset, scif_size) \
427*4882a593Smuzhiyun static inline unsigned int sci_##name##_in(struct uart_port *port) {\
428*4882a593Smuzhiyun SCI_IN(scif_size, scif_offset);\
429*4882a593Smuzhiyun }\
430*4882a593Smuzhiyun static inline void sci_##name##_out(struct uart_port *port,\
431*4882a593Smuzhiyun unsigned int value) {\
432*4882a593Smuzhiyun SCI_OUT(scif_size, scif_offset, value);\
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun #endif
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun #define CPU_SCI_FNS(name, sci_offset, sci_size)\
437*4882a593Smuzhiyun static inline unsigned int sci_##name##_in(struct uart_port *port) {\
438*4882a593Smuzhiyun SCI_IN(sci_size, sci_offset);\
439*4882a593Smuzhiyun }\
440*4882a593Smuzhiyun static inline void sci_##name##_out(struct uart_port *port,\
441*4882a593Smuzhiyun unsigned int value) {\
442*4882a593Smuzhiyun SCI_OUT(sci_size, sci_offset, value);\
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun #if defined(CONFIG_CPU_SH3) || \
446*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7367) || \
447*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7377) || \
448*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7372) || \
449*4882a593Smuzhiyun defined(CONFIG_SH73A0) || \
450*4882a593Smuzhiyun defined(CONFIG_R8A7740)
451*4882a593Smuzhiyun #if defined(CONFIG_CPU_SH7710) || defined(CONFIG_CPU_SH7712)
452*4882a593Smuzhiyun #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size,\
453*4882a593Smuzhiyun sh4_sci_offset, sh4_sci_size, \
454*4882a593Smuzhiyun sh3_scif_offset, sh3_scif_size, \
455*4882a593Smuzhiyun sh4_scif_offset, sh4_scif_size, \
456*4882a593Smuzhiyun h8_sci_offset, h8_sci_size) \
457*4882a593Smuzhiyun CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size,\
458*4882a593Smuzhiyun sh4_scif_offset, sh4_scif_size)
459*4882a593Smuzhiyun #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size,\
460*4882a593Smuzhiyun sh4_scif_offset, sh4_scif_size) \
461*4882a593Smuzhiyun CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
462*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7705) || \
463*4882a593Smuzhiyun defined(CONFIG_CPU_SH7720) || \
464*4882a593Smuzhiyun defined(CONFIG_CPU_SH7721) || \
465*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7367) || \
466*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7377) || \
467*4882a593Smuzhiyun defined(CONFIG_SH73A0)
468*4882a593Smuzhiyun #define SCIF_FNS(name, scif_offset, scif_size) \
469*4882a593Smuzhiyun CPU_SCIF_FNS(name, scif_offset, scif_size)
470*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_SH7372) || \
471*4882a593Smuzhiyun defined(CONFIG_R8A7740)
472*4882a593Smuzhiyun #define SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size,\
473*4882a593Smuzhiyun sh4_scifb_offset, sh4_scifb_size) \
474*4882a593Smuzhiyun CPU_SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size,\
475*4882a593Smuzhiyun sh4_scifb_offset, sh4_scifb_size)
476*4882a593Smuzhiyun #define SCIF_FNS(name, scif_offset, scif_size) \
477*4882a593Smuzhiyun CPU_SCIF_FNS(name, scif_offset, scif_size)
478*4882a593Smuzhiyun #else
479*4882a593Smuzhiyun #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size,\
480*4882a593Smuzhiyun sh4_sci_offset, sh4_sci_size, \
481*4882a593Smuzhiyun sh3_scif_offset, sh3_scif_size,\
482*4882a593Smuzhiyun sh4_scif_offset, sh4_scif_size, \
483*4882a593Smuzhiyun h8_sci_offset, h8_sci_size) \
484*4882a593Smuzhiyun CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size,\
485*4882a593Smuzhiyun sh3_scif_offset, sh3_scif_size)
486*4882a593Smuzhiyun #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size,\
487*4882a593Smuzhiyun sh4_scif_offset, sh4_scif_size) \
488*4882a593Smuzhiyun CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
489*4882a593Smuzhiyun #endif
490*4882a593Smuzhiyun #elif defined(__H8300H__) || defined(__H8300S__)
491*4882a593Smuzhiyun #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size,\
492*4882a593Smuzhiyun sh4_sci_offset, sh4_sci_size, \
493*4882a593Smuzhiyun sh3_scif_offset, sh3_scif_size,\
494*4882a593Smuzhiyun sh4_scif_offset, sh4_scif_size, \
495*4882a593Smuzhiyun h8_sci_offset, h8_sci_size) \
496*4882a593Smuzhiyun CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
497*4882a593Smuzhiyun #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size,\
498*4882a593Smuzhiyun sh4_scif_offset, sh4_scif_size) \
499*4882a593Smuzhiyun CPU_SCIF_FNS(name)
500*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7723) || defined(CONFIG_CPU_SH7724)
501*4882a593Smuzhiyun #define SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size,\
502*4882a593Smuzhiyun sh4_scif_offset, sh4_scif_size) \
503*4882a593Smuzhiyun CPU_SCIx_FNS(name, sh4_scifa_offset, sh4_scifa_size,\
504*4882a593Smuzhiyun sh4_scif_offset, sh4_scif_size)
505*4882a593Smuzhiyun #define SCIF_FNS(name, sh4_scif_offset, sh4_scif_size) \
506*4882a593Smuzhiyun CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
507*4882a593Smuzhiyun #else
508*4882a593Smuzhiyun #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size,\
509*4882a593Smuzhiyun sh4_sci_offset, sh4_sci_size, \
510*4882a593Smuzhiyun sh3_scif_offset, sh3_scif_size,\
511*4882a593Smuzhiyun sh4_scif_offset, sh4_scif_size, \
512*4882a593Smuzhiyun h8_sci_offset, h8_sci_size) \
513*4882a593Smuzhiyun CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size,\
514*4882a593Smuzhiyun sh4_scif_offset, sh4_scif_size)
515*4882a593Smuzhiyun #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, \
516*4882a593Smuzhiyun sh4_scif_offset, sh4_scif_size) \
517*4882a593Smuzhiyun CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
518*4882a593Smuzhiyun #endif
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun #if defined(CONFIG_CPU_SH7705) || \
521*4882a593Smuzhiyun defined(CONFIG_CPU_SH7720) || \
522*4882a593Smuzhiyun defined(CONFIG_CPU_SH7721) || \
523*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7367) || \
524*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7377) || \
525*4882a593Smuzhiyun defined(CONFIG_SH73A0)
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun SCIF_FNS(SCSMR, 0x00, 16)
528*4882a593Smuzhiyun SCIF_FNS(SCBRR, 0x04, 8)
529*4882a593Smuzhiyun SCIF_FNS(SCSCR, 0x08, 16)
530*4882a593Smuzhiyun SCIF_FNS(SCTDSR, 0x0c, 8)
531*4882a593Smuzhiyun SCIF_FNS(SCFER, 0x10, 16)
532*4882a593Smuzhiyun SCIF_FNS(SCxSR, 0x14, 16)
533*4882a593Smuzhiyun SCIF_FNS(SCFCR, 0x18, 16)
534*4882a593Smuzhiyun SCIF_FNS(SCFDR, 0x1c, 16)
535*4882a593Smuzhiyun SCIF_FNS(SCxTDR, 0x20, 8)
536*4882a593Smuzhiyun SCIF_FNS(SCxRDR, 0x24, 8)
537*4882a593Smuzhiyun SCIF_FNS(SCLSR, 0x00, 0)
538*4882a593Smuzhiyun SCIF_FNS(DL, 0x00, 0) /* dummy */
539*4882a593Smuzhiyun #elif defined(CONFIG_ARCH_SH7372) || \
540*4882a593Smuzhiyun defined(CONFIG_R8A7740)
541*4882a593Smuzhiyun SCIF_FNS(SCSMR, 0x00, 16)
542*4882a593Smuzhiyun SCIF_FNS(SCBRR, 0x04, 8)
543*4882a593Smuzhiyun SCIF_FNS(SCSCR, 0x08, 16)
544*4882a593Smuzhiyun SCIF_FNS(SCTDSR, 0x0c, 16)
545*4882a593Smuzhiyun SCIF_FNS(SCFER, 0x10, 16)
546*4882a593Smuzhiyun SCIF_FNS(SCxSR, 0x14, 16)
547*4882a593Smuzhiyun SCIF_FNS(SCFCR, 0x18, 16)
548*4882a593Smuzhiyun SCIF_FNS(SCFDR, 0x1c, 16)
549*4882a593Smuzhiyun SCIF_FNS(SCTFDR, 0x38, 16)
550*4882a593Smuzhiyun SCIF_FNS(SCRFDR, 0x3c, 16)
551*4882a593Smuzhiyun SCIx_FNS(SCxTDR, 0x20, 8, 0x40, 8)
552*4882a593Smuzhiyun SCIx_FNS(SCxRDR, 0x24, 8, 0x60, 8)
553*4882a593Smuzhiyun SCIF_FNS(SCLSR, 0x00, 0)
554*4882a593Smuzhiyun SCIF_FNS(DL, 0x00, 0) /* dummy */
555*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7723) ||\
556*4882a593Smuzhiyun defined(CONFIG_CPU_SH7724)
557*4882a593Smuzhiyun SCIx_FNS(SCSMR, 0x00, 16, 0x00, 16)
558*4882a593Smuzhiyun SCIx_FNS(SCBRR, 0x04, 8, 0x04, 8)
559*4882a593Smuzhiyun SCIx_FNS(SCSCR, 0x08, 16, 0x08, 16)
560*4882a593Smuzhiyun SCIx_FNS(SCxTDR, 0x20, 8, 0x0c, 8)
561*4882a593Smuzhiyun SCIx_FNS(SCxSR, 0x14, 16, 0x10, 16)
562*4882a593Smuzhiyun SCIx_FNS(SCxRDR, 0x24, 8, 0x14, 8)
563*4882a593Smuzhiyun SCIx_FNS(SCSPTR, 0, 0, 0, 0)
564*4882a593Smuzhiyun SCIF_FNS(SCTDSR, 0x0c, 8)
565*4882a593Smuzhiyun SCIF_FNS(SCFER, 0x10, 16)
566*4882a593Smuzhiyun SCIF_FNS(SCFCR, 0x18, 16)
567*4882a593Smuzhiyun SCIF_FNS(SCFDR, 0x1c, 16)
568*4882a593Smuzhiyun SCIF_FNS(SCLSR, 0x24, 16)
569*4882a593Smuzhiyun SCIF_FNS(DL, 0x00, 0) /* dummy */
570*4882a593Smuzhiyun #elif defined(CONFIG_R8A7790) || defined(CONFIG_R8A7791) || defined(CONFIG_R8A7792) || \
571*4882a593Smuzhiyun defined(CONFIG_R8A7793) || defined(CONFIG_R8A7794)
572*4882a593Smuzhiyun /* SCIFA and SCIF register offsets and size */
573*4882a593Smuzhiyun SCIx_FNS(SCSMR, 0, 0, 0x00, 16, 0, 0, 0x00, 16, 0, 0)
574*4882a593Smuzhiyun SCIx_FNS(SCBRR, 0, 0, 0x04, 8, 0, 0, 0x04, 8, 0, 0)
575*4882a593Smuzhiyun SCIx_FNS(SCSCR, 0, 0, 0x08, 16, 0, 0, 0x08, 16, 0, 0)
576*4882a593Smuzhiyun SCIx_FNS(SCxTDR, 0, 0, 0x20, 8, 0, 0, 0x0C, 8, 0, 0)
577*4882a593Smuzhiyun SCIx_FNS(SCxSR, 0, 0, 0x14, 16, 0, 0, 0x10, 16, 0, 0)
578*4882a593Smuzhiyun SCIx_FNS(SCxRDR, 0, 0, 0x24, 8, 0, 0, 0x14, 8, 0, 0)
579*4882a593Smuzhiyun SCIF_FNS(SCFCR, 0, 0, 0x18, 16)
580*4882a593Smuzhiyun SCIF_FNS(SCFDR, 0, 0, 0x1C, 16)
581*4882a593Smuzhiyun SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
582*4882a593Smuzhiyun SCIF_FNS(DL, 0, 0, 0x30, 16)
583*4882a593Smuzhiyun SCIF_FNS(CKS, 0, 0, 0x34, 16)
584*4882a593Smuzhiyun #if defined(CONFIG_SCIF_A)
585*4882a593Smuzhiyun SCIF_FNS(SCLSR, 0, 0, 0x14, 16)
586*4882a593Smuzhiyun #else
587*4882a593Smuzhiyun SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
588*4882a593Smuzhiyun #endif
589*4882a593Smuzhiyun #else
590*4882a593Smuzhiyun /* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
591*4882a593Smuzhiyun /* name off sz off sz off sz off sz off sz*/
592*4882a593Smuzhiyun SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
593*4882a593Smuzhiyun SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
594*4882a593Smuzhiyun SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
595*4882a593Smuzhiyun SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
596*4882a593Smuzhiyun SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
597*4882a593Smuzhiyun SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
598*4882a593Smuzhiyun SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
599*4882a593Smuzhiyun #if defined(CONFIG_CPU_SH7760) || \
600*4882a593Smuzhiyun defined(CONFIG_CPU_SH7780) || \
601*4882a593Smuzhiyun defined(CONFIG_CPU_SH7785) || \
602*4882a593Smuzhiyun defined(CONFIG_CPU_SH7786)
603*4882a593Smuzhiyun SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
604*4882a593Smuzhiyun SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
605*4882a593Smuzhiyun SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
606*4882a593Smuzhiyun SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
607*4882a593Smuzhiyun SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
608*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7763)
609*4882a593Smuzhiyun SCIF_FNS(SCFDR, 0, 0, 0x1C, 16)
610*4882a593Smuzhiyun SCIF_FNS(SCSPTR2, 0, 0, 0x20, 16)
611*4882a593Smuzhiyun SCIF_FNS(SCLSR2, 0, 0, 0x24, 16)
612*4882a593Smuzhiyun SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
613*4882a593Smuzhiyun SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
614*4882a593Smuzhiyun SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
615*4882a593Smuzhiyun SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
616*4882a593Smuzhiyun #else
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
619*4882a593Smuzhiyun #if defined(CONFIG_CPU_SH7722)
620*4882a593Smuzhiyun SCIF_FNS(SCSPTR, 0, 0, 0, 0)
621*4882a593Smuzhiyun #else
622*4882a593Smuzhiyun SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
623*4882a593Smuzhiyun #endif
624*4882a593Smuzhiyun SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
625*4882a593Smuzhiyun #endif
626*4882a593Smuzhiyun SCIF_FNS(DL, 0, 0, 0x0, 0) /* dummy */
627*4882a593Smuzhiyun #endif
628*4882a593Smuzhiyun #define sci_in(port, reg) sci_##reg##_in(port)
629*4882a593Smuzhiyun #define sci_out(port, reg, value) sci_##reg##_out(port, value)
630*4882a593Smuzhiyun
631*4882a593Smuzhiyun /* H8/300 series SCI pins assignment */
632*4882a593Smuzhiyun #if defined(__H8300H__) || defined(__H8300S__)
633*4882a593Smuzhiyun static const struct __attribute__((packed)) {
634*4882a593Smuzhiyun int port; /* GPIO port no */
635*4882a593Smuzhiyun unsigned short rx, tx; /* GPIO bit no */
636*4882a593Smuzhiyun } h8300_sci_pins[] = {
637*4882a593Smuzhiyun #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
638*4882a593Smuzhiyun { /* SCI0 */
639*4882a593Smuzhiyun .port = H8300_GPIO_P9,
640*4882a593Smuzhiyun .rx = H8300_GPIO_B2,
641*4882a593Smuzhiyun .tx = H8300_GPIO_B0,
642*4882a593Smuzhiyun },
643*4882a593Smuzhiyun { /* SCI1 */
644*4882a593Smuzhiyun .port = H8300_GPIO_P9,
645*4882a593Smuzhiyun .rx = H8300_GPIO_B3,
646*4882a593Smuzhiyun .tx = H8300_GPIO_B1,
647*4882a593Smuzhiyun },
648*4882a593Smuzhiyun { /* SCI2 */
649*4882a593Smuzhiyun .port = H8300_GPIO_PB,
650*4882a593Smuzhiyun .rx = H8300_GPIO_B7,
651*4882a593Smuzhiyun .tx = H8300_GPIO_B6,
652*4882a593Smuzhiyun }
653*4882a593Smuzhiyun #elif defined(CONFIG_H8S2678)
654*4882a593Smuzhiyun { /* SCI0 */
655*4882a593Smuzhiyun .port = H8300_GPIO_P3,
656*4882a593Smuzhiyun .rx = H8300_GPIO_B2,
657*4882a593Smuzhiyun .tx = H8300_GPIO_B0,
658*4882a593Smuzhiyun },
659*4882a593Smuzhiyun { /* SCI1 */
660*4882a593Smuzhiyun .port = H8300_GPIO_P3,
661*4882a593Smuzhiyun .rx = H8300_GPIO_B3,
662*4882a593Smuzhiyun .tx = H8300_GPIO_B1,
663*4882a593Smuzhiyun },
664*4882a593Smuzhiyun { /* SCI2 */
665*4882a593Smuzhiyun .port = H8300_GPIO_P5,
666*4882a593Smuzhiyun .rx = H8300_GPIO_B1,
667*4882a593Smuzhiyun .tx = H8300_GPIO_B0,
668*4882a593Smuzhiyun }
669*4882a593Smuzhiyun #endif
670*4882a593Smuzhiyun };
671*4882a593Smuzhiyun #endif
672*4882a593Smuzhiyun
673*4882a593Smuzhiyun #if defined(CONFIG_CPU_SH7706) || \
674*4882a593Smuzhiyun defined(CONFIG_CPU_SH7707) || \
675*4882a593Smuzhiyun defined(CONFIG_CPU_SH7708) || \
676*4882a593Smuzhiyun defined(CONFIG_CPU_SH7709)
sci_rxd_in(struct uart_port * port)677*4882a593Smuzhiyun static inline int sci_rxd_in(struct uart_port *port)
678*4882a593Smuzhiyun {
679*4882a593Smuzhiyun if (port->mapbase == 0xfffffe80)
680*4882a593Smuzhiyun return __raw_readb(SCPDR)&0x01 ? 1 : 0; /* SCI */
681*4882a593Smuzhiyun return 1;
682*4882a593Smuzhiyun }
683*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7750) || \
684*4882a593Smuzhiyun defined(CONFIG_CPU_SH7751) || \
685*4882a593Smuzhiyun defined(CONFIG_CPU_SH7751R) || \
686*4882a593Smuzhiyun defined(CONFIG_CPU_SH7750R) || \
687*4882a593Smuzhiyun defined(CONFIG_CPU_SH7750S) || \
688*4882a593Smuzhiyun defined(CONFIG_CPU_SH7091)
sci_rxd_in(struct uart_port * port)689*4882a593Smuzhiyun static inline int sci_rxd_in(struct uart_port *port)
690*4882a593Smuzhiyun {
691*4882a593Smuzhiyun if (port->mapbase == 0xffe00000)
692*4882a593Smuzhiyun return __raw_readb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
693*4882a593Smuzhiyun return 1;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun #elif defined(__H8300H__) || defined(__H8300S__)
sci_rxd_in(struct uart_port * port)696*4882a593Smuzhiyun static inline int sci_rxd_in(struct uart_port *port)
697*4882a593Smuzhiyun {
698*4882a593Smuzhiyun int ch = (port->mapbase - SMR0) >> 3;
699*4882a593Smuzhiyun return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
700*4882a593Smuzhiyun }
701*4882a593Smuzhiyun #else /* default case for non-SCI processors */
sci_rxd_in(struct uart_port * port)702*4882a593Smuzhiyun static inline int sci_rxd_in(struct uart_port *port)
703*4882a593Smuzhiyun {
704*4882a593Smuzhiyun return 1;
705*4882a593Smuzhiyun }
706*4882a593Smuzhiyun #endif
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun /*
709*4882a593Smuzhiyun * Values for the BitRate Register (SCBRR)
710*4882a593Smuzhiyun *
711*4882a593Smuzhiyun * The values are actually divisors for a frequency which can
712*4882a593Smuzhiyun * be internal to the SH3 (14.7456MHz) or derived from an external
713*4882a593Smuzhiyun * clock source. This driver assumes the internal clock is used;
714*4882a593Smuzhiyun * to support using an external clock source, config options or
715*4882a593Smuzhiyun * possibly command-line options would need to be added.
716*4882a593Smuzhiyun *
717*4882a593Smuzhiyun * Also, to support speeds below 2400 (why?) the lower 2 bits of
718*4882a593Smuzhiyun * the SCSMR register would also need to be set to non-zero values.
719*4882a593Smuzhiyun *
720*4882a593Smuzhiyun * -- Greg Banks 27Feb2000
721*4882a593Smuzhiyun *
722*4882a593Smuzhiyun * Answer: The SCBRR register is only eight bits, and the value in
723*4882a593Smuzhiyun * it gets larger with lower baud rates. At around 2400 (depending on
724*4882a593Smuzhiyun * the peripherial module clock) you run out of bits. However the
725*4882a593Smuzhiyun * lower two bits of SCSMR allow the module clock to be divided down,
726*4882a593Smuzhiyun * scaling the value which is needed in SCBRR.
727*4882a593Smuzhiyun *
728*4882a593Smuzhiyun * -- Stuart Menefy - 23 May 2000
729*4882a593Smuzhiyun *
730*4882a593Smuzhiyun * I meant, why would anyone bother with bitrates below 2400.
731*4882a593Smuzhiyun *
732*4882a593Smuzhiyun * -- Greg Banks - 7Jul2000
733*4882a593Smuzhiyun *
734*4882a593Smuzhiyun * You "speedist"! How will I use my 110bps ASR-33 teletype with paper
735*4882a593Smuzhiyun * tape reader as a console!
736*4882a593Smuzhiyun *
737*4882a593Smuzhiyun * -- Mitch Davis - 15 Jul 2000
738*4882a593Smuzhiyun */
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun #if (defined(CONFIG_CPU_SH7780) || \
741*4882a593Smuzhiyun defined(CONFIG_CPU_SH7785) || \
742*4882a593Smuzhiyun defined(CONFIG_CPU_SH7786)) && \
743*4882a593Smuzhiyun !defined(CONFIG_SH_SH2007)
744*4882a593Smuzhiyun #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(16*bps)-1)
745*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7705) || \
746*4882a593Smuzhiyun defined(CONFIG_CPU_SH7720) || \
747*4882a593Smuzhiyun defined(CONFIG_CPU_SH7721) || \
748*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7367) || \
749*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7377) || \
750*4882a593Smuzhiyun defined(CONFIG_ARCH_SH7372) || \
751*4882a593Smuzhiyun defined(CONFIG_SH73A0) || \
752*4882a593Smuzhiyun defined(CONFIG_R8A7740)
753*4882a593Smuzhiyun #define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(32*bps)-1)
754*4882a593Smuzhiyun #elif defined(CONFIG_CPU_SH7723) ||\
755*4882a593Smuzhiyun defined(CONFIG_CPU_SH7724)
scbrr_calc(struct uart_port * port,int bps,int clk)756*4882a593Smuzhiyun static inline int scbrr_calc(struct uart_port *port, int bps, int clk)
757*4882a593Smuzhiyun {
758*4882a593Smuzhiyun if (port->type == PORT_SCIF)
759*4882a593Smuzhiyun return (clk+16*bps)/(32*bps)-1;
760*4882a593Smuzhiyun else
761*4882a593Smuzhiyun return ((clk*2)+16*bps)/(16*bps)-1;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun #define SCBRR_VALUE(bps, clk) scbrr_calc(port, bps, clk)
764*4882a593Smuzhiyun #elif defined(__H8300H__) || defined(__H8300S__)
765*4882a593Smuzhiyun #define SCBRR_VALUE(bps, clk) (((clk*1000/32)/bps)-1)
766*4882a593Smuzhiyun #elif defined(CONFIG_R8A7790) || defined(CONFIG_R8A7791) || defined(CONFIG_R8A7792) || \
767*4882a593Smuzhiyun defined(CONFIG_R8A7793) || defined(CONFIG_R8A7794)
768*4882a593Smuzhiyun #define DL_VALUE(bps, clk) (clk / bps / 16) /* External Clock */
769*4882a593Smuzhiyun #if defined(CONFIG_SCIF_A)
770*4882a593Smuzhiyun #define SCBRR_VALUE(bps, clk) (clk / bps / 16 - 1) /* Internal Clock */
771*4882a593Smuzhiyun #else
772*4882a593Smuzhiyun #define SCBRR_VALUE(bps, clk) (clk / bps / 32 - 1) /* Internal Clock */
773*4882a593Smuzhiyun #endif
774*4882a593Smuzhiyun #else /* Generic SH */
775*4882a593Smuzhiyun #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(32*bps)-1)
776*4882a593Smuzhiyun #endif
777*4882a593Smuzhiyun
778*4882a593Smuzhiyun #ifndef DL_VALUE
779*4882a593Smuzhiyun #define DL_VALUE(bps, clk) 0
780*4882a593Smuzhiyun #endif
781