1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * (C) Copyright 2003, 2004 3*4882a593Smuzhiyun * ARM Ltd. 4*4882a593Smuzhiyun * Philippe Robin, <philippe.robin@arm.com> 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun /* 10*4882a593Smuzhiyun * ARM PrimeCell UART's (PL010 & PL011) 11*4882a593Smuzhiyun * ------------------------------------ 12*4882a593Smuzhiyun * 13*4882a593Smuzhiyun * Definitions common to both PL010 & PL011 14*4882a593Smuzhiyun * 15*4882a593Smuzhiyun */ 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 18*4882a593Smuzhiyun /* 19*4882a593Smuzhiyun * We can use a combined structure for PL010 and PL011, because they overlap 20*4882a593Smuzhiyun * only in common registers. 21*4882a593Smuzhiyun */ 22*4882a593Smuzhiyun struct pl01x_regs { 23*4882a593Smuzhiyun u32 dr; /* 0x00 Data register */ 24*4882a593Smuzhiyun u32 ecr; /* 0x04 Error clear register (Write) */ 25*4882a593Smuzhiyun u32 pl010_lcrh; /* 0x08 Line control register, high byte */ 26*4882a593Smuzhiyun u32 pl010_lcrm; /* 0x0C Line control register, middle byte */ 27*4882a593Smuzhiyun u32 pl010_lcrl; /* 0x10 Line control register, low byte */ 28*4882a593Smuzhiyun u32 pl010_cr; /* 0x14 Control register */ 29*4882a593Smuzhiyun u32 fr; /* 0x18 Flag register (Read only) */ 30*4882a593Smuzhiyun #ifdef CONFIG_PL011_SERIAL_RLCR 31*4882a593Smuzhiyun u32 pl011_rlcr; /* 0x1c Receive line control register */ 32*4882a593Smuzhiyun #else 33*4882a593Smuzhiyun u32 reserved; 34*4882a593Smuzhiyun #endif 35*4882a593Smuzhiyun u32 ilpr; /* 0x20 IrDA low-power counter register */ 36*4882a593Smuzhiyun u32 pl011_ibrd; /* 0x24 Integer baud rate register */ 37*4882a593Smuzhiyun u32 pl011_fbrd; /* 0x28 Fractional baud rate register */ 38*4882a593Smuzhiyun u32 pl011_lcrh; /* 0x2C Line control register */ 39*4882a593Smuzhiyun u32 pl011_cr; /* 0x30 Control register */ 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun #endif 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define UART_PL01x_RSR_OE 0x08 44*4882a593Smuzhiyun #define UART_PL01x_RSR_BE 0x04 45*4882a593Smuzhiyun #define UART_PL01x_RSR_PE 0x02 46*4882a593Smuzhiyun #define UART_PL01x_RSR_FE 0x01 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun #define UART_PL01x_FR_TXFE 0x80 49*4882a593Smuzhiyun #define UART_PL01x_FR_RXFF 0x40 50*4882a593Smuzhiyun #define UART_PL01x_FR_TXFF 0x20 51*4882a593Smuzhiyun #define UART_PL01x_FR_RXFE 0x10 52*4882a593Smuzhiyun #define UART_PL01x_FR_BUSY 0x08 53*4882a593Smuzhiyun #define UART_PL01x_FR_TMSK (UART_PL01x_FR_TXFF + UART_PL01x_FR_BUSY) 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun /* 56*4882a593Smuzhiyun * PL010 definitions 57*4882a593Smuzhiyun * 58*4882a593Smuzhiyun */ 59*4882a593Smuzhiyun #define UART_PL010_CR_LPE (1 << 7) 60*4882a593Smuzhiyun #define UART_PL010_CR_RTIE (1 << 6) 61*4882a593Smuzhiyun #define UART_PL010_CR_TIE (1 << 5) 62*4882a593Smuzhiyun #define UART_PL010_CR_RIE (1 << 4) 63*4882a593Smuzhiyun #define UART_PL010_CR_MSIE (1 << 3) 64*4882a593Smuzhiyun #define UART_PL010_CR_IIRLP (1 << 2) 65*4882a593Smuzhiyun #define UART_PL010_CR_SIREN (1 << 1) 66*4882a593Smuzhiyun #define UART_PL010_CR_UARTEN (1 << 0) 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun #define UART_PL010_LCRH_WLEN_8 (3 << 5) 69*4882a593Smuzhiyun #define UART_PL010_LCRH_WLEN_7 (2 << 5) 70*4882a593Smuzhiyun #define UART_PL010_LCRH_WLEN_6 (1 << 5) 71*4882a593Smuzhiyun #define UART_PL010_LCRH_WLEN_5 (0 << 5) 72*4882a593Smuzhiyun #define UART_PL010_LCRH_FEN (1 << 4) 73*4882a593Smuzhiyun #define UART_PL010_LCRH_STP2 (1 << 3) 74*4882a593Smuzhiyun #define UART_PL010_LCRH_EPS (1 << 2) 75*4882a593Smuzhiyun #define UART_PL010_LCRH_PEN (1 << 1) 76*4882a593Smuzhiyun #define UART_PL010_LCRH_BRK (1 << 0) 77*4882a593Smuzhiyun 78*4882a593Smuzhiyun 79*4882a593Smuzhiyun #define UART_PL010_BAUD_460800 1 80*4882a593Smuzhiyun #define UART_PL010_BAUD_230400 3 81*4882a593Smuzhiyun #define UART_PL010_BAUD_115200 7 82*4882a593Smuzhiyun #define UART_PL010_BAUD_57600 15 83*4882a593Smuzhiyun #define UART_PL010_BAUD_38400 23 84*4882a593Smuzhiyun #define UART_PL010_BAUD_19200 47 85*4882a593Smuzhiyun #define UART_PL010_BAUD_14400 63 86*4882a593Smuzhiyun #define UART_PL010_BAUD_9600 95 87*4882a593Smuzhiyun #define UART_PL010_BAUD_4800 191 88*4882a593Smuzhiyun #define UART_PL010_BAUD_2400 383 89*4882a593Smuzhiyun #define UART_PL010_BAUD_1200 767 90*4882a593Smuzhiyun /* 91*4882a593Smuzhiyun * PL011 definitions 92*4882a593Smuzhiyun * 93*4882a593Smuzhiyun */ 94*4882a593Smuzhiyun #define UART_PL011_LCRH_SPS (1 << 7) 95*4882a593Smuzhiyun #define UART_PL011_LCRH_WLEN_8 (3 << 5) 96*4882a593Smuzhiyun #define UART_PL011_LCRH_WLEN_7 (2 << 5) 97*4882a593Smuzhiyun #define UART_PL011_LCRH_WLEN_6 (1 << 5) 98*4882a593Smuzhiyun #define UART_PL011_LCRH_WLEN_5 (0 << 5) 99*4882a593Smuzhiyun #define UART_PL011_LCRH_FEN (1 << 4) 100*4882a593Smuzhiyun #define UART_PL011_LCRH_STP2 (1 << 3) 101*4882a593Smuzhiyun #define UART_PL011_LCRH_EPS (1 << 2) 102*4882a593Smuzhiyun #define UART_PL011_LCRH_PEN (1 << 1) 103*4882a593Smuzhiyun #define UART_PL011_LCRH_BRK (1 << 0) 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define UART_PL011_CR_CTSEN (1 << 15) 106*4882a593Smuzhiyun #define UART_PL011_CR_RTSEN (1 << 14) 107*4882a593Smuzhiyun #define UART_PL011_CR_OUT2 (1 << 13) 108*4882a593Smuzhiyun #define UART_PL011_CR_OUT1 (1 << 12) 109*4882a593Smuzhiyun #define UART_PL011_CR_RTS (1 << 11) 110*4882a593Smuzhiyun #define UART_PL011_CR_DTR (1 << 10) 111*4882a593Smuzhiyun #define UART_PL011_CR_RXE (1 << 9) 112*4882a593Smuzhiyun #define UART_PL011_CR_TXE (1 << 8) 113*4882a593Smuzhiyun #define UART_PL011_CR_LPE (1 << 7) 114*4882a593Smuzhiyun #define UART_PL011_CR_IIRLP (1 << 2) 115*4882a593Smuzhiyun #define UART_PL011_CR_SIREN (1 << 1) 116*4882a593Smuzhiyun #define UART_PL011_CR_UARTEN (1 << 0) 117*4882a593Smuzhiyun 118*4882a593Smuzhiyun #define UART_PL011_IMSC_OEIM (1 << 10) 119*4882a593Smuzhiyun #define UART_PL011_IMSC_BEIM (1 << 9) 120*4882a593Smuzhiyun #define UART_PL011_IMSC_PEIM (1 << 8) 121*4882a593Smuzhiyun #define UART_PL011_IMSC_FEIM (1 << 7) 122*4882a593Smuzhiyun #define UART_PL011_IMSC_RTIM (1 << 6) 123*4882a593Smuzhiyun #define UART_PL011_IMSC_TXIM (1 << 5) 124*4882a593Smuzhiyun #define UART_PL011_IMSC_RXIM (1 << 4) 125*4882a593Smuzhiyun #define UART_PL011_IMSC_DSRMIM (1 << 3) 126*4882a593Smuzhiyun #define UART_PL011_IMSC_DCDMIM (1 << 2) 127*4882a593Smuzhiyun #define UART_PL011_IMSC_CTSMIM (1 << 1) 128*4882a593Smuzhiyun #define UART_PL011_IMSC_RIMIM (1 << 0) 129