1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2000
3*4882a593Smuzhiyun * Rob Taylor, Flying Pig Systems. robt@flyingpig.com.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * (C) Copyright 2004
6*4882a593Smuzhiyun * ARM Ltd.
7*4882a593Smuzhiyun * Philippe Robin, <philippe.robin@arm.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun /* Simple U-Boot driver for the PrimeCell PL010/PL011 UARTs */
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <common.h>
15*4882a593Smuzhiyun #include <dm.h>
16*4882a593Smuzhiyun #include <errno.h>
17*4882a593Smuzhiyun #include <watchdog.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <serial.h>
20*4882a593Smuzhiyun #include <dm/platform_data/serial_pl01x.h>
21*4882a593Smuzhiyun #include <linux/compiler.h>
22*4882a593Smuzhiyun #include "serial_pl01x_internal.h"
23*4882a593Smuzhiyun #include <fdtdec.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #ifndef CONFIG_DM_SERIAL
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static volatile unsigned char *const port[] = CONFIG_PL01x_PORTS;
30*4882a593Smuzhiyun static enum pl01x_type pl01x_type __attribute__ ((section(".data")));
31*4882a593Smuzhiyun static struct pl01x_regs *base_regs __attribute__ ((section(".data")));
32*4882a593Smuzhiyun #define NUM_PORTS (sizeof(port)/sizeof(port[0]))
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #endif
35*4882a593Smuzhiyun
pl01x_putc(struct pl01x_regs * regs,char c)36*4882a593Smuzhiyun static int pl01x_putc(struct pl01x_regs *regs, char c)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun /* Wait until there is space in the FIFO */
39*4882a593Smuzhiyun if (readl(®s->fr) & UART_PL01x_FR_TXFF)
40*4882a593Smuzhiyun return -EAGAIN;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* Send the character */
43*4882a593Smuzhiyun writel(c, ®s->dr);
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun return 0;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun
pl01x_getc(struct pl01x_regs * regs)48*4882a593Smuzhiyun static int pl01x_getc(struct pl01x_regs *regs)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun unsigned int data;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* Wait until there is data in the FIFO */
53*4882a593Smuzhiyun if (readl(®s->fr) & UART_PL01x_FR_RXFE)
54*4882a593Smuzhiyun return -EAGAIN;
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun data = readl(®s->dr);
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* Check for an error flag */
59*4882a593Smuzhiyun if (data & 0xFFFFFF00) {
60*4882a593Smuzhiyun /* Clear the error */
61*4882a593Smuzhiyun writel(0xFFFFFFFF, ®s->ecr);
62*4882a593Smuzhiyun return -1;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun return (int) data;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
pl01x_tstc(struct pl01x_regs * regs)68*4882a593Smuzhiyun static int pl01x_tstc(struct pl01x_regs *regs)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun WATCHDOG_RESET();
71*4882a593Smuzhiyun return !(readl(®s->fr) & UART_PL01x_FR_RXFE);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
pl01x_generic_serial_init(struct pl01x_regs * regs,enum pl01x_type type)74*4882a593Smuzhiyun static int pl01x_generic_serial_init(struct pl01x_regs *regs,
75*4882a593Smuzhiyun enum pl01x_type type)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun switch (type) {
78*4882a593Smuzhiyun case TYPE_PL010:
79*4882a593Smuzhiyun /* disable everything */
80*4882a593Smuzhiyun writel(0, ®s->pl010_cr);
81*4882a593Smuzhiyun break;
82*4882a593Smuzhiyun case TYPE_PL011:
83*4882a593Smuzhiyun /* disable everything */
84*4882a593Smuzhiyun writel(0, ®s->pl011_cr);
85*4882a593Smuzhiyun break;
86*4882a593Smuzhiyun default:
87*4882a593Smuzhiyun return -EINVAL;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return 0;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
pl011_set_line_control(struct pl01x_regs * regs)93*4882a593Smuzhiyun static int pl011_set_line_control(struct pl01x_regs *regs)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun unsigned int lcr;
96*4882a593Smuzhiyun /*
97*4882a593Smuzhiyun * Internal update of baud rate register require line
98*4882a593Smuzhiyun * control register write
99*4882a593Smuzhiyun */
100*4882a593Smuzhiyun lcr = UART_PL011_LCRH_WLEN_8 | UART_PL011_LCRH_FEN;
101*4882a593Smuzhiyun writel(lcr, ®s->pl011_lcrh);
102*4882a593Smuzhiyun return 0;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
pl01x_generic_setbrg(struct pl01x_regs * regs,enum pl01x_type type,int clock,int baudrate)105*4882a593Smuzhiyun static int pl01x_generic_setbrg(struct pl01x_regs *regs, enum pl01x_type type,
106*4882a593Smuzhiyun int clock, int baudrate)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun switch (type) {
109*4882a593Smuzhiyun case TYPE_PL010: {
110*4882a593Smuzhiyun unsigned int divisor;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* disable everything */
113*4882a593Smuzhiyun writel(0, ®s->pl010_cr);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun switch (baudrate) {
116*4882a593Smuzhiyun case 9600:
117*4882a593Smuzhiyun divisor = UART_PL010_BAUD_9600;
118*4882a593Smuzhiyun break;
119*4882a593Smuzhiyun case 19200:
120*4882a593Smuzhiyun divisor = UART_PL010_BAUD_19200;
121*4882a593Smuzhiyun break;
122*4882a593Smuzhiyun case 38400:
123*4882a593Smuzhiyun divisor = UART_PL010_BAUD_38400;
124*4882a593Smuzhiyun break;
125*4882a593Smuzhiyun case 57600:
126*4882a593Smuzhiyun divisor = UART_PL010_BAUD_57600;
127*4882a593Smuzhiyun break;
128*4882a593Smuzhiyun case 115200:
129*4882a593Smuzhiyun divisor = UART_PL010_BAUD_115200;
130*4882a593Smuzhiyun break;
131*4882a593Smuzhiyun default:
132*4882a593Smuzhiyun divisor = UART_PL010_BAUD_38400;
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun
135*4882a593Smuzhiyun writel((divisor & 0xf00) >> 8, ®s->pl010_lcrm);
136*4882a593Smuzhiyun writel(divisor & 0xff, ®s->pl010_lcrl);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /*
139*4882a593Smuzhiyun * Set line control for the PL010 to be 8 bits, 1 stop bit,
140*4882a593Smuzhiyun * no parity, fifo enabled
141*4882a593Smuzhiyun */
142*4882a593Smuzhiyun writel(UART_PL010_LCRH_WLEN_8 | UART_PL010_LCRH_FEN,
143*4882a593Smuzhiyun ®s->pl010_lcrh);
144*4882a593Smuzhiyun /* Finally, enable the UART */
145*4882a593Smuzhiyun writel(UART_PL010_CR_UARTEN, ®s->pl010_cr);
146*4882a593Smuzhiyun break;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun case TYPE_PL011: {
149*4882a593Smuzhiyun unsigned int temp;
150*4882a593Smuzhiyun unsigned int divider;
151*4882a593Smuzhiyun unsigned int remainder;
152*4882a593Smuzhiyun unsigned int fraction;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /*
155*4882a593Smuzhiyun * Set baud rate
156*4882a593Smuzhiyun *
157*4882a593Smuzhiyun * IBRD = UART_CLK / (16 * BAUD_RATE)
158*4882a593Smuzhiyun * FBRD = RND((64 * MOD(UART_CLK,(16 * BAUD_RATE)))
159*4882a593Smuzhiyun * / (16 * BAUD_RATE))
160*4882a593Smuzhiyun */
161*4882a593Smuzhiyun temp = 16 * baudrate;
162*4882a593Smuzhiyun divider = clock / temp;
163*4882a593Smuzhiyun remainder = clock % temp;
164*4882a593Smuzhiyun temp = (8 * remainder) / baudrate;
165*4882a593Smuzhiyun fraction = (temp >> 1) + (temp & 1);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun writel(divider, ®s->pl011_ibrd);
168*4882a593Smuzhiyun writel(fraction, ®s->pl011_fbrd);
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun pl011_set_line_control(regs);
171*4882a593Smuzhiyun /* Finally, enable the UART */
172*4882a593Smuzhiyun writel(UART_PL011_CR_UARTEN | UART_PL011_CR_TXE |
173*4882a593Smuzhiyun UART_PL011_CR_RXE | UART_PL011_CR_RTS, ®s->pl011_cr);
174*4882a593Smuzhiyun break;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun default:
177*4882a593Smuzhiyun return -EINVAL;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun #ifndef CONFIG_DM_SERIAL
pl01x_serial_init_baud(int baudrate)184*4882a593Smuzhiyun static void pl01x_serial_init_baud(int baudrate)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun int clock = 0;
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun #if defined(CONFIG_PL010_SERIAL)
189*4882a593Smuzhiyun pl01x_type = TYPE_PL010;
190*4882a593Smuzhiyun #elif defined(CONFIG_PL011_SERIAL)
191*4882a593Smuzhiyun pl01x_type = TYPE_PL011;
192*4882a593Smuzhiyun clock = CONFIG_PL011_CLOCK;
193*4882a593Smuzhiyun #endif
194*4882a593Smuzhiyun base_regs = (struct pl01x_regs *)port[CONFIG_CONS_INDEX];
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun pl01x_generic_serial_init(base_regs, pl01x_type);
197*4882a593Smuzhiyun pl01x_generic_setbrg(base_regs, pl01x_type, clock, baudrate);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun * Integrator AP has two UARTs, we use the first one, at 38400-8-N-1
202*4882a593Smuzhiyun * Integrator CP has two UARTs, use the first one, at 38400-8-N-1
203*4882a593Smuzhiyun * Versatile PB has four UARTs.
204*4882a593Smuzhiyun */
pl01x_serial_init(void)205*4882a593Smuzhiyun int pl01x_serial_init(void)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun pl01x_serial_init_baud(CONFIG_BAUDRATE);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
pl01x_serial_putc(const char c)212*4882a593Smuzhiyun static void pl01x_serial_putc(const char c)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun if (c == '\n')
215*4882a593Smuzhiyun while (pl01x_putc(base_regs, '\r') == -EAGAIN);
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun while (pl01x_putc(base_regs, c) == -EAGAIN);
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
pl01x_serial_getc(void)220*4882a593Smuzhiyun static int pl01x_serial_getc(void)
221*4882a593Smuzhiyun {
222*4882a593Smuzhiyun while (1) {
223*4882a593Smuzhiyun int ch = pl01x_getc(base_regs);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (ch == -EAGAIN) {
226*4882a593Smuzhiyun WATCHDOG_RESET();
227*4882a593Smuzhiyun continue;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun return ch;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
pl01x_serial_tstc(void)234*4882a593Smuzhiyun static int pl01x_serial_tstc(void)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun return pl01x_tstc(base_regs);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
pl01x_serial_setbrg(void)239*4882a593Smuzhiyun static void pl01x_serial_setbrg(void)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun /*
242*4882a593Smuzhiyun * Flush FIFO and wait for non-busy before changing baudrate to avoid
243*4882a593Smuzhiyun * crap in console
244*4882a593Smuzhiyun */
245*4882a593Smuzhiyun while (!(readl(&base_regs->fr) & UART_PL01x_FR_TXFE))
246*4882a593Smuzhiyun WATCHDOG_RESET();
247*4882a593Smuzhiyun while (readl(&base_regs->fr) & UART_PL01x_FR_BUSY)
248*4882a593Smuzhiyun WATCHDOG_RESET();
249*4882a593Smuzhiyun pl01x_serial_init_baud(gd->baudrate);
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static struct serial_device pl01x_serial_drv = {
253*4882a593Smuzhiyun .name = "pl01x_serial",
254*4882a593Smuzhiyun .start = pl01x_serial_init,
255*4882a593Smuzhiyun .stop = NULL,
256*4882a593Smuzhiyun .setbrg = pl01x_serial_setbrg,
257*4882a593Smuzhiyun .putc = pl01x_serial_putc,
258*4882a593Smuzhiyun .puts = default_serial_puts,
259*4882a593Smuzhiyun .getc = pl01x_serial_getc,
260*4882a593Smuzhiyun .tstc = pl01x_serial_tstc,
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
pl01x_serial_initialize(void)263*4882a593Smuzhiyun void pl01x_serial_initialize(void)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun serial_register(&pl01x_serial_drv);
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
default_serial_console(void)268*4882a593Smuzhiyun __weak struct serial_device *default_serial_console(void)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun return &pl01x_serial_drv;
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun #endif /* nCONFIG_DM_SERIAL */
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun #ifdef CONFIG_DM_SERIAL
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun struct pl01x_priv {
278*4882a593Smuzhiyun struct pl01x_regs *regs;
279*4882a593Smuzhiyun enum pl01x_type type;
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun
pl01x_serial_setbrg(struct udevice * dev,int baudrate)282*4882a593Smuzhiyun static int pl01x_serial_setbrg(struct udevice *dev, int baudrate)
283*4882a593Smuzhiyun {
284*4882a593Smuzhiyun struct pl01x_serial_platdata *plat = dev_get_platdata(dev);
285*4882a593Smuzhiyun struct pl01x_priv *priv = dev_get_priv(dev);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun if (!plat->skip_init) {
288*4882a593Smuzhiyun pl01x_generic_setbrg(priv->regs, priv->type, plat->clock,
289*4882a593Smuzhiyun baudrate);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun return 0;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
pl01x_serial_probe(struct udevice * dev)295*4882a593Smuzhiyun static int pl01x_serial_probe(struct udevice *dev)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun struct pl01x_serial_platdata *plat = dev_get_platdata(dev);
298*4882a593Smuzhiyun struct pl01x_priv *priv = dev_get_priv(dev);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun priv->regs = (struct pl01x_regs *)plat->base;
301*4882a593Smuzhiyun priv->type = plat->type;
302*4882a593Smuzhiyun if (!plat->skip_init)
303*4882a593Smuzhiyun return pl01x_generic_serial_init(priv->regs, priv->type);
304*4882a593Smuzhiyun else
305*4882a593Smuzhiyun return 0;
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
pl01x_serial_getc(struct udevice * dev)308*4882a593Smuzhiyun static int pl01x_serial_getc(struct udevice *dev)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun struct pl01x_priv *priv = dev_get_priv(dev);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun return pl01x_getc(priv->regs);
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
pl01x_serial_putc(struct udevice * dev,const char ch)315*4882a593Smuzhiyun static int pl01x_serial_putc(struct udevice *dev, const char ch)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun struct pl01x_priv *priv = dev_get_priv(dev);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun return pl01x_putc(priv->regs, ch);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
pl01x_serial_pending(struct udevice * dev,bool input)322*4882a593Smuzhiyun static int pl01x_serial_pending(struct udevice *dev, bool input)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun struct pl01x_priv *priv = dev_get_priv(dev);
325*4882a593Smuzhiyun unsigned int fr = readl(&priv->regs->fr);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun if (input)
328*4882a593Smuzhiyun return pl01x_tstc(priv->regs);
329*4882a593Smuzhiyun else
330*4882a593Smuzhiyun return fr & UART_PL01x_FR_TXFF ? 0 : 1;
331*4882a593Smuzhiyun }
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun static const struct dm_serial_ops pl01x_serial_ops = {
334*4882a593Smuzhiyun .putc = pl01x_serial_putc,
335*4882a593Smuzhiyun .pending = pl01x_serial_pending,
336*4882a593Smuzhiyun .getc = pl01x_serial_getc,
337*4882a593Smuzhiyun .setbrg = pl01x_serial_setbrg,
338*4882a593Smuzhiyun };
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_CONTROL)
341*4882a593Smuzhiyun static const struct udevice_id pl01x_serial_id[] ={
342*4882a593Smuzhiyun {.compatible = "arm,pl011", .data = TYPE_PL011},
343*4882a593Smuzhiyun {.compatible = "arm,pl010", .data = TYPE_PL010},
344*4882a593Smuzhiyun {}
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun
pl01x_serial_ofdata_to_platdata(struct udevice * dev)347*4882a593Smuzhiyun static int pl01x_serial_ofdata_to_platdata(struct udevice *dev)
348*4882a593Smuzhiyun {
349*4882a593Smuzhiyun struct pl01x_serial_platdata *plat = dev_get_platdata(dev);
350*4882a593Smuzhiyun fdt_addr_t addr;
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun addr = devfdt_get_addr(dev);
353*4882a593Smuzhiyun if (addr == FDT_ADDR_T_NONE)
354*4882a593Smuzhiyun return -EINVAL;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun plat->base = addr;
357*4882a593Smuzhiyun plat->clock = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev), "clock",
358*4882a593Smuzhiyun 1);
359*4882a593Smuzhiyun plat->type = dev_get_driver_data(dev);
360*4882a593Smuzhiyun plat->skip_init = fdtdec_get_bool(gd->fdt_blob, dev_of_offset(dev),
361*4882a593Smuzhiyun "skip-init");
362*4882a593Smuzhiyun return 0;
363*4882a593Smuzhiyun }
364*4882a593Smuzhiyun #endif
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun U_BOOT_DRIVER(serial_pl01x) = {
367*4882a593Smuzhiyun .name = "serial_pl01x",
368*4882a593Smuzhiyun .id = UCLASS_SERIAL,
369*4882a593Smuzhiyun .of_match = of_match_ptr(pl01x_serial_id),
370*4882a593Smuzhiyun .ofdata_to_platdata = of_match_ptr(pl01x_serial_ofdata_to_platdata),
371*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct pl01x_serial_platdata),
372*4882a593Smuzhiyun .probe = pl01x_serial_probe,
373*4882a593Smuzhiyun .ops = &pl01x_serial_ops,
374*4882a593Smuzhiyun .flags = DM_FLAG_PRE_RELOC,
375*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct pl01x_priv),
376*4882a593Smuzhiyun };
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun #endif
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun #if defined(CONFIG_DEBUG_UART_PL010) || defined(CONFIG_DEBUG_UART_PL011)
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun #include <debug_uart.h>
383*4882a593Smuzhiyun
_debug_uart_init(void)384*4882a593Smuzhiyun static void _debug_uart_init(void)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun #ifndef CONFIG_DEBUG_UART_SKIP_INIT
387*4882a593Smuzhiyun struct pl01x_regs *regs = (struct pl01x_regs *)CONFIG_DEBUG_UART_BASE;
388*4882a593Smuzhiyun enum pl01x_type type = CONFIG_IS_ENABLED(DEBUG_UART_PL011) ?
389*4882a593Smuzhiyun TYPE_PL011 : TYPE_PL010;
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun pl01x_generic_serial_init(regs, type);
392*4882a593Smuzhiyun pl01x_generic_setbrg(regs, type,
393*4882a593Smuzhiyun CONFIG_DEBUG_UART_CLOCK, CONFIG_BAUDRATE);
394*4882a593Smuzhiyun #endif
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun
_debug_uart_putc(int ch)397*4882a593Smuzhiyun static inline void _debug_uart_putc(int ch)
398*4882a593Smuzhiyun {
399*4882a593Smuzhiyun struct pl01x_regs *regs = (struct pl01x_regs *)CONFIG_DEBUG_UART_BASE;
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun pl01x_putc(regs, ch);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun DEBUG_UART_FUNCS
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun #endif
407