xref: /OK3568_Linux_fs/u-boot/drivers/serial/serial_mxc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (c) 2007 Sascha Hauer <s.hauer@pengutronix.de>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <errno.h>
10*4882a593Smuzhiyun #include <watchdog.h>
11*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
12*4882a593Smuzhiyun #include <asm/arch/clock.h>
13*4882a593Smuzhiyun #include <dm/platform_data/serial_mxc.h>
14*4882a593Smuzhiyun #include <serial.h>
15*4882a593Smuzhiyun #include <linux/compiler.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* UART Control Register Bit Fields.*/
18*4882a593Smuzhiyun #define URXD_CHARRDY	(1<<15)
19*4882a593Smuzhiyun #define URXD_ERR	(1<<14)
20*4882a593Smuzhiyun #define URXD_OVRRUN	(1<<13)
21*4882a593Smuzhiyun #define URXD_FRMERR	(1<<12)
22*4882a593Smuzhiyun #define URXD_BRK	(1<<11)
23*4882a593Smuzhiyun #define URXD_PRERR	(1<<10)
24*4882a593Smuzhiyun #define URXD_RX_DATA	(0xFF)
25*4882a593Smuzhiyun #define UCR1_ADEN	(1<<15) /* Auto dectect interrupt */
26*4882a593Smuzhiyun #define UCR1_ADBR	(1<<14) /* Auto detect baud rate */
27*4882a593Smuzhiyun #define UCR1_TRDYEN	(1<<13) /* Transmitter ready interrupt enable */
28*4882a593Smuzhiyun #define UCR1_IDEN	(1<<12) /* Idle condition interrupt */
29*4882a593Smuzhiyun #define UCR1_RRDYEN	(1<<9)	/* Recv ready interrupt enable */
30*4882a593Smuzhiyun #define UCR1_RDMAEN	(1<<8)	/* Recv ready DMA enable */
31*4882a593Smuzhiyun #define UCR1_IREN	(1<<7)	/* Infrared interface enable */
32*4882a593Smuzhiyun #define UCR1_TXMPTYEN	(1<<6)	/* Transimitter empty interrupt enable */
33*4882a593Smuzhiyun #define UCR1_RTSDEN	(1<<5)	/* RTS delta interrupt enable */
34*4882a593Smuzhiyun #define UCR1_SNDBRK	(1<<4)	/* Send break */
35*4882a593Smuzhiyun #define UCR1_TDMAEN	(1<<3)	/* Transmitter ready DMA enable */
36*4882a593Smuzhiyun #define UCR1_UARTCLKEN	(1<<2)	/* UART clock enabled */
37*4882a593Smuzhiyun #define UCR1_DOZE	(1<<1)	/* Doze */
38*4882a593Smuzhiyun #define UCR1_UARTEN	(1<<0)	/* UART enabled */
39*4882a593Smuzhiyun #define UCR2_ESCI	(1<<15) /* Escape seq interrupt enable */
40*4882a593Smuzhiyun #define UCR2_IRTS	(1<<14) /* Ignore RTS pin */
41*4882a593Smuzhiyun #define UCR2_CTSC	(1<<13) /* CTS pin control */
42*4882a593Smuzhiyun #define UCR2_CTS	(1<<12) /* Clear to send */
43*4882a593Smuzhiyun #define UCR2_ESCEN	(1<<11) /* Escape enable */
44*4882a593Smuzhiyun #define UCR2_PREN	(1<<8)  /* Parity enable */
45*4882a593Smuzhiyun #define UCR2_PROE	(1<<7)  /* Parity odd/even */
46*4882a593Smuzhiyun #define UCR2_STPB	(1<<6)	/* Stop */
47*4882a593Smuzhiyun #define UCR2_WS		(1<<5)	/* Word size */
48*4882a593Smuzhiyun #define UCR2_RTSEN	(1<<4)	/* Request to send interrupt enable */
49*4882a593Smuzhiyun #define UCR2_TXEN	(1<<2)	/* Transmitter enabled */
50*4882a593Smuzhiyun #define UCR2_RXEN	(1<<1)	/* Receiver enabled */
51*4882a593Smuzhiyun #define UCR2_SRST	(1<<0)	/* SW reset */
52*4882a593Smuzhiyun #define UCR3_DTREN	(1<<13) /* DTR interrupt enable */
53*4882a593Smuzhiyun #define UCR3_PARERREN	(1<<12) /* Parity enable */
54*4882a593Smuzhiyun #define UCR3_FRAERREN	(1<<11) /* Frame error interrupt enable */
55*4882a593Smuzhiyun #define UCR3_DSR	(1<<10) /* Data set ready */
56*4882a593Smuzhiyun #define UCR3_DCD	(1<<9)  /* Data carrier detect */
57*4882a593Smuzhiyun #define UCR3_RI		(1<<8)  /* Ring indicator */
58*4882a593Smuzhiyun #define UCR3_ADNIMP	(1<<7)  /* Autobaud Detection Not Improved */
59*4882a593Smuzhiyun #define UCR3_RXDSEN	(1<<6)  /* Receive status interrupt enable */
60*4882a593Smuzhiyun #define UCR3_AIRINTEN	(1<<5)  /* Async IR wake interrupt enable */
61*4882a593Smuzhiyun #define UCR3_AWAKEN	(1<<4)  /* Async wake interrupt enable */
62*4882a593Smuzhiyun #define UCR3_REF25	(1<<3)  /* Ref freq 25 MHz */
63*4882a593Smuzhiyun #define UCR3_REF30	(1<<2)  /* Ref Freq 30 MHz */
64*4882a593Smuzhiyun #define UCR3_INVT	(1<<1)  /* Inverted Infrared transmission */
65*4882a593Smuzhiyun #define UCR3_BPEN	(1<<0)  /* Preset registers enable */
66*4882a593Smuzhiyun #define UCR4_CTSTL_32	(32<<10) /* CTS trigger level (32 chars) */
67*4882a593Smuzhiyun #define UCR4_INVR	(1<<9)  /* Inverted infrared reception */
68*4882a593Smuzhiyun #define UCR4_ENIRI	(1<<8)  /* Serial infrared interrupt enable */
69*4882a593Smuzhiyun #define UCR4_WKEN	(1<<7)  /* Wake interrupt enable */
70*4882a593Smuzhiyun #define UCR4_REF16	(1<<6)  /* Ref freq 16 MHz */
71*4882a593Smuzhiyun #define UCR4_IRSC	(1<<5)  /* IR special case */
72*4882a593Smuzhiyun #define UCR4_TCEN	(1<<3)  /* Transmit complete interrupt enable */
73*4882a593Smuzhiyun #define UCR4_BKEN	(1<<2)  /* Break condition interrupt enable */
74*4882a593Smuzhiyun #define UCR4_OREN	(1<<1)  /* Receiver overrun interrupt enable */
75*4882a593Smuzhiyun #define UCR4_DREN	(1<<0)  /* Recv data ready interrupt enable */
76*4882a593Smuzhiyun #define UFCR_RXTL_SHF	0       /* Receiver trigger level shift */
77*4882a593Smuzhiyun #define UFCR_RFDIV	(7<<7)  /* Reference freq divider mask */
78*4882a593Smuzhiyun #define UFCR_RFDIV_SHF	7	/* Reference freq divider shift */
79*4882a593Smuzhiyun #define RFDIV		4	/* divide input clock by 2 */
80*4882a593Smuzhiyun #define UFCR_DCEDTE	(1<<6)  /* DTE mode select */
81*4882a593Smuzhiyun #define UFCR_TXTL_SHF	10      /* Transmitter trigger level shift */
82*4882a593Smuzhiyun #define USR1_PARITYERR	(1<<15) /* Parity error interrupt flag */
83*4882a593Smuzhiyun #define USR1_RTSS	(1<<14) /* RTS pin status */
84*4882a593Smuzhiyun #define USR1_TRDY	(1<<13) /* Transmitter ready interrupt/dma flag */
85*4882a593Smuzhiyun #define USR1_RTSD	(1<<12) /* RTS delta */
86*4882a593Smuzhiyun #define USR1_ESCF	(1<<11) /* Escape seq interrupt flag */
87*4882a593Smuzhiyun #define USR1_FRAMERR	(1<<10) /* Frame error interrupt flag */
88*4882a593Smuzhiyun #define USR1_RRDY	(1<<9)	/* Receiver ready interrupt/dma flag */
89*4882a593Smuzhiyun #define USR1_TIMEOUT	(1<<7)	/* Receive timeout interrupt status */
90*4882a593Smuzhiyun #define USR1_RXDS	(1<<6)	/* Receiver idle interrupt flag */
91*4882a593Smuzhiyun #define USR1_AIRINT	(1<<5)	/* Async IR wake interrupt flag */
92*4882a593Smuzhiyun #define USR1_AWAKE	(1<<4)	/* Aysnc wake interrupt flag */
93*4882a593Smuzhiyun #define USR2_ADET	(1<<15) /* Auto baud rate detect complete */
94*4882a593Smuzhiyun #define USR2_TXFE	(1<<14) /* Transmit buffer FIFO empty */
95*4882a593Smuzhiyun #define USR2_DTRF	(1<<13) /* DTR edge interrupt flag */
96*4882a593Smuzhiyun #define USR2_IDLE	(1<<12) /* Idle condition */
97*4882a593Smuzhiyun #define USR2_IRINT	(1<<8)	/* Serial infrared interrupt flag */
98*4882a593Smuzhiyun #define USR2_WAKE	(1<<7)	/* Wake */
99*4882a593Smuzhiyun #define USR2_RTSF	(1<<4)	/* RTS edge interrupt flag */
100*4882a593Smuzhiyun #define USR2_TXDC	(1<<3)	/* Transmitter complete */
101*4882a593Smuzhiyun #define USR2_BRCD	(1<<2)	/* Break condition */
102*4882a593Smuzhiyun #define USR2_ORE	(1<<1)	/* Overrun error */
103*4882a593Smuzhiyun #define USR2_RDR	(1<<0)	/* Recv data ready */
104*4882a593Smuzhiyun #define UTS_FRCPERR	(1<<13) /* Force parity error */
105*4882a593Smuzhiyun #define UTS_LOOP	(1<<12) /* Loop tx and rx */
106*4882a593Smuzhiyun #define UTS_TXEMPTY	(1<<6)	/* TxFIFO empty */
107*4882a593Smuzhiyun #define UTS_RXEMPTY	(1<<5)	/* RxFIFO empty */
108*4882a593Smuzhiyun #define UTS_TXFULL	(1<<4)	/* TxFIFO full */
109*4882a593Smuzhiyun #define UTS_RXFULL	(1<<3)	/* RxFIFO full */
110*4882a593Smuzhiyun #define UTS_SOFTRS	(1<<0)	/* Software reset */
111*4882a593Smuzhiyun #define TXTL		2  /* reset default */
112*4882a593Smuzhiyun #define RXTL		1  /* reset default */
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun struct mxc_uart {
117*4882a593Smuzhiyun 	u32 rxd;
118*4882a593Smuzhiyun 	u32 spare0[15];
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	u32 txd;
121*4882a593Smuzhiyun 	u32 spare1[15];
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	u32 cr1;
124*4882a593Smuzhiyun 	u32 cr2;
125*4882a593Smuzhiyun 	u32 cr3;
126*4882a593Smuzhiyun 	u32 cr4;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	u32 fcr;
129*4882a593Smuzhiyun 	u32 sr1;
130*4882a593Smuzhiyun 	u32 sr2;
131*4882a593Smuzhiyun 	u32 esc;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	u32 tim;
134*4882a593Smuzhiyun 	u32 bir;
135*4882a593Smuzhiyun 	u32 bmr;
136*4882a593Smuzhiyun 	u32 brc;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	u32 onems;
139*4882a593Smuzhiyun 	u32 ts;
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
_mxc_serial_init(struct mxc_uart * base)142*4882a593Smuzhiyun static void _mxc_serial_init(struct mxc_uart *base)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	writel(0, &base->cr1);
145*4882a593Smuzhiyun 	writel(0, &base->cr2);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	while (!(readl(&base->cr2) & UCR2_SRST));
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	writel(0x704 | UCR3_ADNIMP, &base->cr3);
150*4882a593Smuzhiyun 	writel(0x8000, &base->cr4);
151*4882a593Smuzhiyun 	writel(0x2b, &base->esc);
152*4882a593Smuzhiyun 	writel(0, &base->tim);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	writel(0, &base->ts);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
_mxc_serial_setbrg(struct mxc_uart * base,unsigned long clk,unsigned long baudrate,bool use_dte)157*4882a593Smuzhiyun static void _mxc_serial_setbrg(struct mxc_uart *base, unsigned long clk,
158*4882a593Smuzhiyun 			       unsigned long baudrate, bool use_dte)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	u32 tmp;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	tmp = RFDIV << UFCR_RFDIV_SHF;
163*4882a593Smuzhiyun 	if (use_dte)
164*4882a593Smuzhiyun 		tmp |= UFCR_DCEDTE;
165*4882a593Smuzhiyun 	else
166*4882a593Smuzhiyun 		tmp |= (TXTL << UFCR_TXTL_SHF) | (RXTL << UFCR_RXTL_SHF);
167*4882a593Smuzhiyun 	writel(tmp, &base->fcr);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	writel(0xf, &base->bir);
170*4882a593Smuzhiyun 	writel(clk / (2 * baudrate), &base->bmr);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	writel(UCR2_WS | UCR2_IRTS | UCR2_RXEN | UCR2_TXEN | UCR2_SRST,
173*4882a593Smuzhiyun 	       &base->cr2);
174*4882a593Smuzhiyun 	writel(UCR1_UARTEN, &base->cr1);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #ifndef CONFIG_DM_SERIAL
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #ifndef CONFIG_MXC_UART_BASE
180*4882a593Smuzhiyun #error "define CONFIG_MXC_UART_BASE to use the MXC UART driver"
181*4882a593Smuzhiyun #endif
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun #define mxc_base	((struct mxc_uart *)CONFIG_MXC_UART_BASE)
184*4882a593Smuzhiyun 
mxc_serial_setbrg(void)185*4882a593Smuzhiyun static void mxc_serial_setbrg(void)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	u32 clk = imx_get_uartclk();
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	if (!gd->baudrate)
190*4882a593Smuzhiyun 		gd->baudrate = CONFIG_BAUDRATE;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	_mxc_serial_setbrg(mxc_base, clk, gd->baudrate, false);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
mxc_serial_getc(void)195*4882a593Smuzhiyun static int mxc_serial_getc(void)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun 	while (readl(&mxc_base->ts) & UTS_RXEMPTY)
198*4882a593Smuzhiyun 		WATCHDOG_RESET();
199*4882a593Smuzhiyun 	return (readl(&mxc_base->rxd) & URXD_RX_DATA); /* mask out status from upper word */
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
mxc_serial_putc(const char c)202*4882a593Smuzhiyun static void mxc_serial_putc(const char c)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	/* If \n, also do \r */
205*4882a593Smuzhiyun 	if (c == '\n')
206*4882a593Smuzhiyun 		serial_putc('\r');
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	writel(c, &mxc_base->txd);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/* wait for transmitter to be ready */
211*4882a593Smuzhiyun 	while (!(readl(&mxc_base->ts) & UTS_TXEMPTY))
212*4882a593Smuzhiyun 		WATCHDOG_RESET();
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /* Test whether a character is in the RX buffer */
mxc_serial_tstc(void)216*4882a593Smuzhiyun static int mxc_serial_tstc(void)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	/* If receive fifo is empty, return false */
219*4882a593Smuzhiyun 	if (readl(&mxc_base->ts) & UTS_RXEMPTY)
220*4882a593Smuzhiyun 		return 0;
221*4882a593Smuzhiyun 	return 1;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /*
225*4882a593Smuzhiyun  * Initialise the serial port with the given baudrate. The settings
226*4882a593Smuzhiyun  * are always 8 data bits, no parity, 1 stop bit, no start bits.
227*4882a593Smuzhiyun  */
mxc_serial_init(void)228*4882a593Smuzhiyun static int mxc_serial_init(void)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	_mxc_serial_init(mxc_base);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	serial_setbrg();
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	return 0;
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun static struct serial_device mxc_serial_drv = {
238*4882a593Smuzhiyun 	.name	= "mxc_serial",
239*4882a593Smuzhiyun 	.start	= mxc_serial_init,
240*4882a593Smuzhiyun 	.stop	= NULL,
241*4882a593Smuzhiyun 	.setbrg	= mxc_serial_setbrg,
242*4882a593Smuzhiyun 	.putc	= mxc_serial_putc,
243*4882a593Smuzhiyun 	.puts	= default_serial_puts,
244*4882a593Smuzhiyun 	.getc	= mxc_serial_getc,
245*4882a593Smuzhiyun 	.tstc	= mxc_serial_tstc,
246*4882a593Smuzhiyun };
247*4882a593Smuzhiyun 
mxc_serial_initialize(void)248*4882a593Smuzhiyun void mxc_serial_initialize(void)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	serial_register(&mxc_serial_drv);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
default_serial_console(void)253*4882a593Smuzhiyun __weak struct serial_device *default_serial_console(void)
254*4882a593Smuzhiyun {
255*4882a593Smuzhiyun 	return &mxc_serial_drv;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun #endif
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #ifdef CONFIG_DM_SERIAL
260*4882a593Smuzhiyun 
mxc_serial_setbrg(struct udevice * dev,int baudrate)261*4882a593Smuzhiyun int mxc_serial_setbrg(struct udevice *dev, int baudrate)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	struct mxc_serial_platdata *plat = dev->platdata;
264*4882a593Smuzhiyun 	u32 clk = imx_get_uartclk();
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	_mxc_serial_setbrg(plat->reg, clk, baudrate, plat->use_dte);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	return 0;
269*4882a593Smuzhiyun }
270*4882a593Smuzhiyun 
mxc_serial_probe(struct udevice * dev)271*4882a593Smuzhiyun static int mxc_serial_probe(struct udevice *dev)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	struct mxc_serial_platdata *plat = dev->platdata;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	_mxc_serial_init(plat->reg);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	return 0;
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
mxc_serial_getc(struct udevice * dev)280*4882a593Smuzhiyun static int mxc_serial_getc(struct udevice *dev)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	struct mxc_serial_platdata *plat = dev->platdata;
283*4882a593Smuzhiyun 	struct mxc_uart *const uart = plat->reg;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	if (readl(&uart->ts) & UTS_RXEMPTY)
286*4882a593Smuzhiyun 		return -EAGAIN;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	return readl(&uart->rxd) & URXD_RX_DATA;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun 
mxc_serial_putc(struct udevice * dev,const char ch)291*4882a593Smuzhiyun static int mxc_serial_putc(struct udevice *dev, const char ch)
292*4882a593Smuzhiyun {
293*4882a593Smuzhiyun 	struct mxc_serial_platdata *plat = dev->platdata;
294*4882a593Smuzhiyun 	struct mxc_uart *const uart = plat->reg;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	if (!(readl(&uart->ts) & UTS_TXEMPTY))
297*4882a593Smuzhiyun 		return -EAGAIN;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	writel(ch, &uart->txd);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	return 0;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun 
mxc_serial_pending(struct udevice * dev,bool input)304*4882a593Smuzhiyun static int mxc_serial_pending(struct udevice *dev, bool input)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun 	struct mxc_serial_platdata *plat = dev->platdata;
307*4882a593Smuzhiyun 	struct mxc_uart *const uart = plat->reg;
308*4882a593Smuzhiyun 	uint32_t sr2 = readl(&uart->sr2);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if (input)
311*4882a593Smuzhiyun 		return sr2 & USR2_RDR ? 1 : 0;
312*4882a593Smuzhiyun 	else
313*4882a593Smuzhiyun 		return sr2 & USR2_TXDC ? 0 : 1;
314*4882a593Smuzhiyun }
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun static const struct dm_serial_ops mxc_serial_ops = {
317*4882a593Smuzhiyun 	.putc = mxc_serial_putc,
318*4882a593Smuzhiyun 	.pending = mxc_serial_pending,
319*4882a593Smuzhiyun 	.getc = mxc_serial_getc,
320*4882a593Smuzhiyun 	.setbrg = mxc_serial_setbrg,
321*4882a593Smuzhiyun };
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_CONTROL)
mxc_serial_ofdata_to_platdata(struct udevice * dev)324*4882a593Smuzhiyun static int mxc_serial_ofdata_to_platdata(struct udevice *dev)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun 	struct mxc_serial_platdata *plat = dev->platdata;
327*4882a593Smuzhiyun 	fdt_addr_t addr;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	addr = devfdt_get_addr(dev);
330*4882a593Smuzhiyun 	if (addr == FDT_ADDR_T_NONE)
331*4882a593Smuzhiyun 		return -EINVAL;
332*4882a593Smuzhiyun 
333*4882a593Smuzhiyun 	plat->reg = (struct mxc_uart *)addr;
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 	plat->use_dte = fdtdec_get_bool(gd->fdt_blob, dev_of_offset(dev),
336*4882a593Smuzhiyun 					"fsl,dte-mode");
337*4882a593Smuzhiyun 	return 0;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun static const struct udevice_id mxc_serial_ids[] = {
341*4882a593Smuzhiyun 	{ .compatible = "fsl,imx6ul-uart" },
342*4882a593Smuzhiyun 	{ .compatible = "fsl,imx7d-uart" },
343*4882a593Smuzhiyun 	{ }
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun #endif
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun U_BOOT_DRIVER(serial_mxc) = {
348*4882a593Smuzhiyun 	.name	= "serial_mxc",
349*4882a593Smuzhiyun 	.id	= UCLASS_SERIAL,
350*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_CONTROL)
351*4882a593Smuzhiyun 	.of_match = mxc_serial_ids,
352*4882a593Smuzhiyun 	.ofdata_to_platdata = mxc_serial_ofdata_to_platdata,
353*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct mxc_serial_platdata),
354*4882a593Smuzhiyun #endif
355*4882a593Smuzhiyun 	.probe = mxc_serial_probe,
356*4882a593Smuzhiyun 	.ops	= &mxc_serial_ops,
357*4882a593Smuzhiyun 	.flags = DM_FLAG_PRE_RELOC,
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun #endif
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART_MXC
362*4882a593Smuzhiyun #include <debug_uart.h>
363*4882a593Smuzhiyun 
_debug_uart_init(void)364*4882a593Smuzhiyun static inline void _debug_uart_init(void)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	struct mxc_uart *base = (struct mxc_uart *)CONFIG_DEBUG_UART_BASE;
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	_mxc_serial_init(base);
369*4882a593Smuzhiyun 	_mxc_serial_setbrg(base, CONFIG_DEBUG_UART_CLOCK,
370*4882a593Smuzhiyun 			   CONFIG_BAUDRATE, false);
371*4882a593Smuzhiyun }
372*4882a593Smuzhiyun 
_debug_uart_putc(int ch)373*4882a593Smuzhiyun static inline void _debug_uart_putc(int ch)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun 	struct mxc_uart *base = (struct mxc_uart *)CONFIG_DEBUG_UART_BASE;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	while (!(readl(&base->ts) & UTS_TXEMPTY))
378*4882a593Smuzhiyun 		WATCHDOG_RESET();
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	writel(ch, &base->txd);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun DEBUG_UART_FUNCS
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun #endif
386