xref: /OK3568_Linux_fs/u-boot/drivers/serial/serial_mvebu_a3700.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016 Stefan Roese <sr@denx.de>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <serial.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun struct mvebu_platdata {
13*4882a593Smuzhiyun 	void __iomem *base;
14*4882a593Smuzhiyun };
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun  * Register offset
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun #define UART_RX_REG		0x00
20*4882a593Smuzhiyun #define UART_TX_REG		0x04
21*4882a593Smuzhiyun #define UART_CTRL_REG		0x08
22*4882a593Smuzhiyun #define UART_STATUS_REG		0x0c
23*4882a593Smuzhiyun #define UART_BAUD_REG		0x10
24*4882a593Smuzhiyun #define UART_POSSR_REG		0x14
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define UART_STATUS_RX_RDY	0x10
27*4882a593Smuzhiyun #define UART_STATUS_TXFIFO_FULL	0x800
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define UART_CTRL_RXFIFO_RESET	0x4000
30*4882a593Smuzhiyun #define UART_CTRL_TXFIFO_RESET	0x8000
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define CONFIG_UART_BASE_CLOCK	25804800
33*4882a593Smuzhiyun 
mvebu_serial_putc(struct udevice * dev,const char ch)34*4882a593Smuzhiyun static int mvebu_serial_putc(struct udevice *dev, const char ch)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	struct mvebu_platdata *plat = dev_get_platdata(dev);
37*4882a593Smuzhiyun 	void __iomem *base = plat->base;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	while (readl(base + UART_STATUS_REG) & UART_STATUS_TXFIFO_FULL)
40*4882a593Smuzhiyun 		;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	writel(ch, base + UART_TX_REG);
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	return 0;
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun 
mvebu_serial_getc(struct udevice * dev)47*4882a593Smuzhiyun static int mvebu_serial_getc(struct udevice *dev)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	struct mvebu_platdata *plat = dev_get_platdata(dev);
50*4882a593Smuzhiyun 	void __iomem *base = plat->base;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	while (!(readl(base + UART_STATUS_REG) & UART_STATUS_RX_RDY))
53*4882a593Smuzhiyun 		;
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	return readl(base + UART_RX_REG) & 0xff;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
mvebu_serial_pending(struct udevice * dev,bool input)58*4882a593Smuzhiyun static int mvebu_serial_pending(struct udevice *dev, bool input)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	struct mvebu_platdata *plat = dev_get_platdata(dev);
61*4882a593Smuzhiyun 	void __iomem *base = plat->base;
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	if (readl(base + UART_STATUS_REG) & UART_STATUS_RX_RDY)
64*4882a593Smuzhiyun 		return 1;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	return 0;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
mvebu_serial_setbrg(struct udevice * dev,int baudrate)69*4882a593Smuzhiyun static int mvebu_serial_setbrg(struct udevice *dev, int baudrate)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	struct mvebu_platdata *plat = dev_get_platdata(dev);
72*4882a593Smuzhiyun 	void __iomem *base = plat->base;
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	/*
75*4882a593Smuzhiyun 	 * Calculate divider
76*4882a593Smuzhiyun 	 * baudrate = clock / 16 / divider
77*4882a593Smuzhiyun 	 */
78*4882a593Smuzhiyun 	writel(CONFIG_UART_BASE_CLOCK / baudrate / 16, base + UART_BAUD_REG);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/*
81*4882a593Smuzhiyun 	 * Set Programmable Oversampling Stack to 0,
82*4882a593Smuzhiyun 	 * UART defaults to 16x scheme
83*4882a593Smuzhiyun 	 */
84*4882a593Smuzhiyun 	writel(0, base + UART_POSSR_REG);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
mvebu_serial_probe(struct udevice * dev)89*4882a593Smuzhiyun static int mvebu_serial_probe(struct udevice *dev)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct mvebu_platdata *plat = dev_get_platdata(dev);
92*4882a593Smuzhiyun 	void __iomem *base = plat->base;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	/* reset FIFOs */
95*4882a593Smuzhiyun 	writel(UART_CTRL_RXFIFO_RESET | UART_CTRL_TXFIFO_RESET,
96*4882a593Smuzhiyun 	       base + UART_CTRL_REG);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* No Parity, 1 Stop */
99*4882a593Smuzhiyun 	writel(0, base + UART_CTRL_REG);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	return 0;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
mvebu_serial_ofdata_to_platdata(struct udevice * dev)104*4882a593Smuzhiyun static int mvebu_serial_ofdata_to_platdata(struct udevice *dev)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun 	struct mvebu_platdata *plat = dev_get_platdata(dev);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	plat->base = devfdt_get_addr_ptr(dev);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	return 0;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun static const struct dm_serial_ops mvebu_serial_ops = {
114*4882a593Smuzhiyun 	.putc = mvebu_serial_putc,
115*4882a593Smuzhiyun 	.pending = mvebu_serial_pending,
116*4882a593Smuzhiyun 	.getc = mvebu_serial_getc,
117*4882a593Smuzhiyun 	.setbrg = mvebu_serial_setbrg,
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun static const struct udevice_id mvebu_serial_ids[] = {
121*4882a593Smuzhiyun 	{ .compatible = "marvell,armada-3700-uart" },
122*4882a593Smuzhiyun 	{ }
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun U_BOOT_DRIVER(serial_mvebu) = {
126*4882a593Smuzhiyun 	.name	= "serial_mvebu",
127*4882a593Smuzhiyun 	.id	= UCLASS_SERIAL,
128*4882a593Smuzhiyun 	.of_match = mvebu_serial_ids,
129*4882a593Smuzhiyun 	.ofdata_to_platdata = mvebu_serial_ofdata_to_platdata,
130*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct mvebu_platdata),
131*4882a593Smuzhiyun 	.probe	= mvebu_serial_probe,
132*4882a593Smuzhiyun 	.ops	= &mvebu_serial_ops,
133*4882a593Smuzhiyun 	.flags	= DM_FLAG_PRE_RELOC,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_MVEBU_A3700_UART
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #include <debug_uart.h>
139*4882a593Smuzhiyun 
_debug_uart_init(void)140*4882a593Smuzhiyun static inline void _debug_uart_init(void)
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun 	void __iomem *base = (void __iomem *)CONFIG_DEBUG_UART_BASE;
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	/* reset FIFOs */
145*4882a593Smuzhiyun 	writel(UART_CTRL_RXFIFO_RESET | UART_CTRL_TXFIFO_RESET,
146*4882a593Smuzhiyun 	       base + UART_CTRL_REG);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* No Parity, 1 Stop */
149*4882a593Smuzhiyun 	writel(0, base + UART_CTRL_REG);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/*
152*4882a593Smuzhiyun 	 * Calculate divider
153*4882a593Smuzhiyun 	 * baudrate = clock / 16 / divider
154*4882a593Smuzhiyun 	 */
155*4882a593Smuzhiyun 	writel(CONFIG_UART_BASE_CLOCK / 115200 / 16, base + UART_BAUD_REG);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/*
158*4882a593Smuzhiyun 	 * Set Programmable Oversampling Stack to 0,
159*4882a593Smuzhiyun 	 * UART defaults to 16x scheme
160*4882a593Smuzhiyun 	 */
161*4882a593Smuzhiyun 	writel(0, base + UART_POSSR_REG);
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun 
_debug_uart_putc(int ch)164*4882a593Smuzhiyun static inline void _debug_uart_putc(int ch)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun 	void __iomem *base = (void __iomem *)CONFIG_DEBUG_UART_BASE;
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	while (readl(base + UART_STATUS_REG) & UART_STATUS_TXFIFO_FULL)
169*4882a593Smuzhiyun 		;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	writel(ch, base + UART_TX_REG);
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun DEBUG_UART_FUNCS
175*4882a593Smuzhiyun #endif
176