1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Qualcomm UART driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * UART will work in Data Mover mode.
7*4882a593Smuzhiyun * Based on Linux driver.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <clk.h>
14*4882a593Smuzhiyun #include <dm.h>
15*4882a593Smuzhiyun #include <errno.h>
16*4882a593Smuzhiyun #include <serial.h>
17*4882a593Smuzhiyun #include <watchdog.h>
18*4882a593Smuzhiyun #include <asm/io.h>
19*4882a593Smuzhiyun #include <linux/compiler.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* Serial registers - this driver works in uartdm mode*/
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #define UARTDM_DMRX 0x34 /* Max RX transfer length */
24*4882a593Smuzhiyun #define UARTDM_NCF_TX 0x40 /* Number of chars to TX */
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define UARTDM_RXFS 0x50 /* RX channel status register */
27*4882a593Smuzhiyun #define UARTDM_RXFS_BUF_SHIFT 0x7 /* Number of bytes in the packing buffer */
28*4882a593Smuzhiyun #define UARTDM_RXFS_BUF_MASK 0x7
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define UARTDM_SR 0xA4 /* Status register */
31*4882a593Smuzhiyun #define UARTDM_SR_RX_READY (1 << 0) /* Word is the receiver FIFO */
32*4882a593Smuzhiyun #define UARTDM_SR_TX_EMPTY (1 << 3) /* Transmitter underrun */
33*4882a593Smuzhiyun #define UARTDM_SR_UART_OVERRUN (1 << 4) /* Receive overrun */
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #define UARTDM_CR 0xA8 /* Command register */
36*4882a593Smuzhiyun #define UARTDM_CR_CMD_RESET_ERR (3 << 4) /* Clear overrun error */
37*4882a593Smuzhiyun #define UARTDM_CR_CMD_RESET_STALE_INT (8 << 4) /* Clears stale irq */
38*4882a593Smuzhiyun #define UARTDM_CR_CMD_RESET_TX_READY (3 << 8) /* Clears TX Ready irq*/
39*4882a593Smuzhiyun #define UARTDM_CR_CMD_FORCE_STALE (4 << 8) /* Causes stale event */
40*4882a593Smuzhiyun #define UARTDM_CR_CMD_STALE_EVENT_DISABLE (6 << 8) /* Disable stale event */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define UARTDM_IMR 0xB0 /* Interrupt mask register */
43*4882a593Smuzhiyun #define UARTDM_ISR 0xB4 /* Interrupt status register */
44*4882a593Smuzhiyun #define UARTDM_ISR_TX_READY 0x80 /* TX FIFO empty */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define UARTDM_TF 0x100 /* UART Transmit FIFO register */
47*4882a593Smuzhiyun #define UARTDM_RF 0x140 /* UART Receive FIFO register */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun struct msm_serial_data {
53*4882a593Smuzhiyun phys_addr_t base;
54*4882a593Smuzhiyun unsigned chars_cnt; /* number of buffered chars */
55*4882a593Smuzhiyun uint32_t chars_buf; /* buffered chars */
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
msm_serial_fetch(struct udevice * dev)58*4882a593Smuzhiyun static int msm_serial_fetch(struct udevice *dev)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun struct msm_serial_data *priv = dev_get_priv(dev);
61*4882a593Smuzhiyun unsigned sr;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun if (priv->chars_cnt)
64*4882a593Smuzhiyun return priv->chars_cnt;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* Clear error in case of buffer overrun */
67*4882a593Smuzhiyun if (readl(priv->base + UARTDM_SR) & UARTDM_SR_UART_OVERRUN)
68*4882a593Smuzhiyun writel(UARTDM_CR_CMD_RESET_ERR, priv->base + UARTDM_CR);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /* We need to fetch new character */
71*4882a593Smuzhiyun sr = readl(priv->base + UARTDM_SR);
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun if (sr & UARTDM_SR_RX_READY) {
74*4882a593Smuzhiyun /* There are at least 4 bytes in fifo */
75*4882a593Smuzhiyun priv->chars_buf = readl(priv->base + UARTDM_RF);
76*4882a593Smuzhiyun priv->chars_cnt = 4;
77*4882a593Smuzhiyun } else {
78*4882a593Smuzhiyun /* Check if there is anything in fifo */
79*4882a593Smuzhiyun priv->chars_cnt = readl(priv->base + UARTDM_RXFS);
80*4882a593Smuzhiyun /* Extract number of characters in UART packing buffer*/
81*4882a593Smuzhiyun priv->chars_cnt = (priv->chars_cnt >>
82*4882a593Smuzhiyun UARTDM_RXFS_BUF_SHIFT) &
83*4882a593Smuzhiyun UARTDM_RXFS_BUF_MASK;
84*4882a593Smuzhiyun if (!priv->chars_cnt)
85*4882a593Smuzhiyun return 0;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun /* There is at least one charcter, move it to fifo */
88*4882a593Smuzhiyun writel(UARTDM_CR_CMD_FORCE_STALE,
89*4882a593Smuzhiyun priv->base + UARTDM_CR);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun priv->chars_buf = readl(priv->base + UARTDM_RF);
92*4882a593Smuzhiyun writel(UARTDM_CR_CMD_RESET_STALE_INT,
93*4882a593Smuzhiyun priv->base + UARTDM_CR);
94*4882a593Smuzhiyun writel(0x7, priv->base + UARTDM_DMRX);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun return priv->chars_cnt;
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
msm_serial_getc(struct udevice * dev)100*4882a593Smuzhiyun static int msm_serial_getc(struct udevice *dev)
101*4882a593Smuzhiyun {
102*4882a593Smuzhiyun struct msm_serial_data *priv = dev_get_priv(dev);
103*4882a593Smuzhiyun char c;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun if (!msm_serial_fetch(dev))
106*4882a593Smuzhiyun return -EAGAIN;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun c = priv->chars_buf & 0xFF;
109*4882a593Smuzhiyun priv->chars_buf >>= 8;
110*4882a593Smuzhiyun priv->chars_cnt--;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun return c;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
msm_serial_putc(struct udevice * dev,const char ch)115*4882a593Smuzhiyun static int msm_serial_putc(struct udevice *dev, const char ch)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct msm_serial_data *priv = dev_get_priv(dev);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun if (!(readl(priv->base + UARTDM_SR) & UARTDM_SR_TX_EMPTY) &&
120*4882a593Smuzhiyun !(readl(priv->base + UARTDM_ISR) & UARTDM_ISR_TX_READY))
121*4882a593Smuzhiyun return -EAGAIN;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun writel(UARTDM_CR_CMD_RESET_TX_READY, priv->base + UARTDM_CR);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun writel(1, priv->base + UARTDM_NCF_TX);
126*4882a593Smuzhiyun writel(ch, priv->base + UARTDM_TF);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun return 0;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
msm_serial_pending(struct udevice * dev,bool input)131*4882a593Smuzhiyun static int msm_serial_pending(struct udevice *dev, bool input)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun if (input) {
134*4882a593Smuzhiyun if (msm_serial_fetch(dev))
135*4882a593Smuzhiyun return 1;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun static const struct dm_serial_ops msm_serial_ops = {
142*4882a593Smuzhiyun .putc = msm_serial_putc,
143*4882a593Smuzhiyun .pending = msm_serial_pending,
144*4882a593Smuzhiyun .getc = msm_serial_getc,
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
msm_uart_clk_init(struct udevice * dev)147*4882a593Smuzhiyun static int msm_uart_clk_init(struct udevice *dev)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun uint clk_rate = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
150*4882a593Smuzhiyun "clock-frequency", 115200);
151*4882a593Smuzhiyun uint clkd[2]; /* clk_id and clk_no */
152*4882a593Smuzhiyun int clk_offset;
153*4882a593Smuzhiyun struct udevice *clk_dev;
154*4882a593Smuzhiyun struct clk clk;
155*4882a593Smuzhiyun int ret;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun ret = fdtdec_get_int_array(gd->fdt_blob, dev_of_offset(dev), "clock",
158*4882a593Smuzhiyun clkd, 2);
159*4882a593Smuzhiyun if (ret)
160*4882a593Smuzhiyun return ret;
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun clk_offset = fdt_node_offset_by_phandle(gd->fdt_blob, clkd[0]);
163*4882a593Smuzhiyun if (clk_offset < 0)
164*4882a593Smuzhiyun return clk_offset;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun ret = uclass_get_device_by_of_offset(UCLASS_CLK, clk_offset, &clk_dev);
167*4882a593Smuzhiyun if (ret)
168*4882a593Smuzhiyun return ret;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun clk.id = clkd[1];
171*4882a593Smuzhiyun ret = clk_request(clk_dev, &clk);
172*4882a593Smuzhiyun if (ret < 0)
173*4882a593Smuzhiyun return ret;
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun ret = clk_set_rate(&clk, clk_rate);
176*4882a593Smuzhiyun clk_free(&clk);
177*4882a593Smuzhiyun if (ret < 0)
178*4882a593Smuzhiyun return ret;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
msm_serial_probe(struct udevice * dev)183*4882a593Smuzhiyun static int msm_serial_probe(struct udevice *dev)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun struct msm_serial_data *priv = dev_get_priv(dev);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun msm_uart_clk_init(dev); /* Ignore return value and hope clock was
188*4882a593Smuzhiyun properly initialized by earlier loaders */
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun if (readl(priv->base + UARTDM_SR) & UARTDM_SR_UART_OVERRUN)
191*4882a593Smuzhiyun writel(UARTDM_CR_CMD_RESET_ERR, priv->base + UARTDM_CR);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun writel(0, priv->base + UARTDM_IMR);
194*4882a593Smuzhiyun writel(UARTDM_CR_CMD_STALE_EVENT_DISABLE, priv->base + UARTDM_CR);
195*4882a593Smuzhiyun msm_serial_fetch(dev);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun return 0;
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
msm_serial_ofdata_to_platdata(struct udevice * dev)200*4882a593Smuzhiyun static int msm_serial_ofdata_to_platdata(struct udevice *dev)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun struct msm_serial_data *priv = dev_get_priv(dev);
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun priv->base = devfdt_get_addr(dev);
205*4882a593Smuzhiyun if (priv->base == FDT_ADDR_T_NONE)
206*4882a593Smuzhiyun return -EINVAL;
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun return 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun static const struct udevice_id msm_serial_ids[] = {
212*4882a593Smuzhiyun { .compatible = "qcom,msm-uartdm-v1.4" },
213*4882a593Smuzhiyun { }
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun U_BOOT_DRIVER(serial_msm) = {
217*4882a593Smuzhiyun .name = "serial_msm",
218*4882a593Smuzhiyun .id = UCLASS_SERIAL,
219*4882a593Smuzhiyun .of_match = msm_serial_ids,
220*4882a593Smuzhiyun .ofdata_to_platdata = msm_serial_ofdata_to_platdata,
221*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct msm_serial_data),
222*4882a593Smuzhiyun .probe = msm_serial_probe,
223*4882a593Smuzhiyun .ops = &msm_serial_ops,
224*4882a593Smuzhiyun };
225