1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2013 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <fsl_lpuart.h>
10*4882a593Smuzhiyun #include <watchdog.h>
11*4882a593Smuzhiyun #include <asm/io.h>
12*4882a593Smuzhiyun #include <serial.h>
13*4882a593Smuzhiyun #include <linux/compiler.h>
14*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
15*4882a593Smuzhiyun #include <asm/arch/clock.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define US1_TDRE (1 << 7)
18*4882a593Smuzhiyun #define US1_RDRF (1 << 5)
19*4882a593Smuzhiyun #define US1_OR (1 << 3)
20*4882a593Smuzhiyun #define UC2_TE (1 << 3)
21*4882a593Smuzhiyun #define UC2_RE (1 << 2)
22*4882a593Smuzhiyun #define CFIFO_TXFLUSH (1 << 7)
23*4882a593Smuzhiyun #define CFIFO_RXFLUSH (1 << 6)
24*4882a593Smuzhiyun #define SFIFO_RXOF (1 << 2)
25*4882a593Smuzhiyun #define SFIFO_RXUF (1 << 0)
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #define STAT_LBKDIF (1 << 31)
28*4882a593Smuzhiyun #define STAT_RXEDGIF (1 << 30)
29*4882a593Smuzhiyun #define STAT_TDRE (1 << 23)
30*4882a593Smuzhiyun #define STAT_RDRF (1 << 21)
31*4882a593Smuzhiyun #define STAT_IDLE (1 << 20)
32*4882a593Smuzhiyun #define STAT_OR (1 << 19)
33*4882a593Smuzhiyun #define STAT_NF (1 << 18)
34*4882a593Smuzhiyun #define STAT_FE (1 << 17)
35*4882a593Smuzhiyun #define STAT_PF (1 << 16)
36*4882a593Smuzhiyun #define STAT_MA1F (1 << 15)
37*4882a593Smuzhiyun #define STAT_MA2F (1 << 14)
38*4882a593Smuzhiyun #define STAT_FLAGS (STAT_LBKDIF | STAT_RXEDGIF | STAT_IDLE | STAT_OR | \
39*4882a593Smuzhiyun STAT_NF | STAT_FE | STAT_PF | STAT_MA1F | STAT_MA2F)
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #define CTRL_TE (1 << 19)
42*4882a593Smuzhiyun #define CTRL_RE (1 << 18)
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #define FIFO_TXFE 0x80
45*4882a593Smuzhiyun #define FIFO_RXFE 0x40
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #define WATER_TXWATER_OFF 1
48*4882a593Smuzhiyun #define WATER_RXWATER_OFF 16
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define LPUART_FLAG_REGMAP_32BIT_REG BIT(0)
53*4882a593Smuzhiyun #define LPUART_FLAG_REGMAP_ENDIAN_BIG BIT(1)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun enum lpuart_devtype {
56*4882a593Smuzhiyun DEV_VF610 = 1,
57*4882a593Smuzhiyun DEV_LS1021A,
58*4882a593Smuzhiyun DEV_MX7ULP
59*4882a593Smuzhiyun };
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun struct lpuart_serial_platdata {
62*4882a593Smuzhiyun void *reg;
63*4882a593Smuzhiyun enum lpuart_devtype devtype;
64*4882a593Smuzhiyun ulong flags;
65*4882a593Smuzhiyun };
66*4882a593Smuzhiyun
lpuart_read32(u32 flags,u32 * addr,u32 * val)67*4882a593Smuzhiyun static void lpuart_read32(u32 flags, u32 *addr, u32 *val)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun if (flags & LPUART_FLAG_REGMAP_32BIT_REG) {
70*4882a593Smuzhiyun if (flags & LPUART_FLAG_REGMAP_ENDIAN_BIG)
71*4882a593Smuzhiyun *(u32 *)val = in_be32(addr);
72*4882a593Smuzhiyun else
73*4882a593Smuzhiyun *(u32 *)val = in_le32(addr);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
lpuart_write32(u32 flags,u32 * addr,u32 val)77*4882a593Smuzhiyun static void lpuart_write32(u32 flags, u32 *addr, u32 val)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun if (flags & LPUART_FLAG_REGMAP_32BIT_REG) {
80*4882a593Smuzhiyun if (flags & LPUART_FLAG_REGMAP_ENDIAN_BIG)
81*4882a593Smuzhiyun out_be32(addr, val);
82*4882a593Smuzhiyun else
83*4882a593Smuzhiyun out_le32(addr, val);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun #ifndef CONFIG_SYS_CLK_FREQ
89*4882a593Smuzhiyun #define CONFIG_SYS_CLK_FREQ 0
90*4882a593Smuzhiyun #endif
91*4882a593Smuzhiyun
get_lpuart_clk(void)92*4882a593Smuzhiyun u32 __weak get_lpuart_clk(void)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun return CONFIG_SYS_CLK_FREQ;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
is_lpuart32(struct udevice * dev)97*4882a593Smuzhiyun static bool is_lpuart32(struct udevice *dev)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun struct lpuart_serial_platdata *plat = dev->platdata;
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun return plat->flags & LPUART_FLAG_REGMAP_32BIT_REG;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
_lpuart_serial_setbrg(struct lpuart_serial_platdata * plat,int baudrate)104*4882a593Smuzhiyun static void _lpuart_serial_setbrg(struct lpuart_serial_platdata *plat,
105*4882a593Smuzhiyun int baudrate)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun struct lpuart_fsl *base = plat->reg;
108*4882a593Smuzhiyun u32 clk = get_lpuart_clk();
109*4882a593Smuzhiyun u16 sbr;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun sbr = (u16)(clk / (16 * baudrate));
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* place adjustment later - n/32 BRFA */
114*4882a593Smuzhiyun __raw_writeb(sbr >> 8, &base->ubdh);
115*4882a593Smuzhiyun __raw_writeb(sbr & 0xff, &base->ubdl);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
_lpuart_serial_getc(struct lpuart_serial_platdata * plat)118*4882a593Smuzhiyun static int _lpuart_serial_getc(struct lpuart_serial_platdata *plat)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun struct lpuart_fsl *base = plat->reg;
121*4882a593Smuzhiyun while (!(__raw_readb(&base->us1) & (US1_RDRF | US1_OR)))
122*4882a593Smuzhiyun WATCHDOG_RESET();
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun barrier();
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun return __raw_readb(&base->ud);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
_lpuart_serial_putc(struct lpuart_serial_platdata * plat,const char c)129*4882a593Smuzhiyun static void _lpuart_serial_putc(struct lpuart_serial_platdata *plat,
130*4882a593Smuzhiyun const char c)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun struct lpuart_fsl *base = plat->reg;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun while (!(__raw_readb(&base->us1) & US1_TDRE))
135*4882a593Smuzhiyun WATCHDOG_RESET();
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun __raw_writeb(c, &base->ud);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* Test whether a character is in the RX buffer */
_lpuart_serial_tstc(struct lpuart_serial_platdata * plat)141*4882a593Smuzhiyun static int _lpuart_serial_tstc(struct lpuart_serial_platdata *plat)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct lpuart_fsl *base = plat->reg;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun if (__raw_readb(&base->urcfifo) == 0)
146*4882a593Smuzhiyun return 0;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return 1;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun /*
152*4882a593Smuzhiyun * Initialise the serial port with the given baudrate. The settings
153*4882a593Smuzhiyun * are always 8 data bits, no parity, 1 stop bit, no start bits.
154*4882a593Smuzhiyun */
_lpuart_serial_init(struct lpuart_serial_platdata * plat)155*4882a593Smuzhiyun static int _lpuart_serial_init(struct lpuart_serial_platdata *plat)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct lpuart_fsl *base = (struct lpuart_fsl *)plat->reg;
158*4882a593Smuzhiyun u8 ctrl;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun ctrl = __raw_readb(&base->uc2);
161*4882a593Smuzhiyun ctrl &= ~UC2_RE;
162*4882a593Smuzhiyun ctrl &= ~UC2_TE;
163*4882a593Smuzhiyun __raw_writeb(ctrl, &base->uc2);
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun __raw_writeb(0, &base->umodem);
166*4882a593Smuzhiyun __raw_writeb(0, &base->uc1);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /* Disable FIFO and flush buffer */
169*4882a593Smuzhiyun __raw_writeb(0x0, &base->upfifo);
170*4882a593Smuzhiyun __raw_writeb(0x0, &base->utwfifo);
171*4882a593Smuzhiyun __raw_writeb(0x1, &base->urwfifo);
172*4882a593Smuzhiyun __raw_writeb(CFIFO_TXFLUSH | CFIFO_RXFLUSH, &base->ucfifo);
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun /* provide data bits, parity, stop bit, etc */
175*4882a593Smuzhiyun _lpuart_serial_setbrg(plat, gd->baudrate);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun __raw_writeb(UC2_RE | UC2_TE, &base->uc2);
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun return 0;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
_lpuart32_serial_setbrg_7ulp(struct lpuart_serial_platdata * plat,int baudrate)182*4882a593Smuzhiyun static void _lpuart32_serial_setbrg_7ulp(struct lpuart_serial_platdata *plat,
183*4882a593Smuzhiyun int baudrate)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun struct lpuart_fsl_reg32 *base = plat->reg;
186*4882a593Smuzhiyun u32 sbr, osr, baud_diff, tmp_osr, tmp_sbr, tmp_diff, tmp;
187*4882a593Smuzhiyun u32 clk = get_lpuart_clk();
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun baud_diff = baudrate;
190*4882a593Smuzhiyun osr = 0;
191*4882a593Smuzhiyun sbr = 0;
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun for (tmp_osr = 4; tmp_osr <= 32; tmp_osr++) {
194*4882a593Smuzhiyun tmp_sbr = (clk / (baudrate * tmp_osr));
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun if (tmp_sbr == 0)
197*4882a593Smuzhiyun tmp_sbr = 1;
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun /*calculate difference in actual buad w/ current values */
200*4882a593Smuzhiyun tmp_diff = (clk / (tmp_osr * tmp_sbr));
201*4882a593Smuzhiyun tmp_diff = tmp_diff - baudrate;
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* select best values between sbr and sbr+1 */
204*4882a593Smuzhiyun if (tmp_diff > (baudrate - (clk / (tmp_osr * (tmp_sbr + 1))))) {
205*4882a593Smuzhiyun tmp_diff = baudrate - (clk / (tmp_osr * (tmp_sbr + 1)));
206*4882a593Smuzhiyun tmp_sbr++;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun if (tmp_diff <= baud_diff) {
210*4882a593Smuzhiyun baud_diff = tmp_diff;
211*4882a593Smuzhiyun osr = tmp_osr;
212*4882a593Smuzhiyun sbr = tmp_sbr;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun /*
217*4882a593Smuzhiyun * TODO: handle buadrate outside acceptable rate
218*4882a593Smuzhiyun * if (baudDiff > ((config->baudRate_Bps / 100) * 3))
219*4882a593Smuzhiyun * {
220*4882a593Smuzhiyun * Unacceptable baud rate difference of more than 3%
221*4882a593Smuzhiyun * return kStatus_LPUART_BaudrateNotSupport;
222*4882a593Smuzhiyun * }
223*4882a593Smuzhiyun */
224*4882a593Smuzhiyun tmp = in_le32(&base->baud);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if ((osr > 3) && (osr < 8))
227*4882a593Smuzhiyun tmp |= LPUART_BAUD_BOTHEDGE_MASK;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun tmp &= ~LPUART_BAUD_OSR_MASK;
230*4882a593Smuzhiyun tmp |= LPUART_BAUD_OSR(osr-1);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun tmp &= ~LPUART_BAUD_SBR_MASK;
233*4882a593Smuzhiyun tmp |= LPUART_BAUD_SBR(sbr);
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* explicitly disable 10 bit mode & set 1 stop bit */
236*4882a593Smuzhiyun tmp &= ~(LPUART_BAUD_M10_MASK | LPUART_BAUD_SBNS_MASK);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun out_le32(&base->baud, tmp);
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun
_lpuart32_serial_setbrg(struct lpuart_serial_platdata * plat,int baudrate)241*4882a593Smuzhiyun static void _lpuart32_serial_setbrg(struct lpuart_serial_platdata *plat,
242*4882a593Smuzhiyun int baudrate)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun struct lpuart_fsl_reg32 *base = plat->reg;
245*4882a593Smuzhiyun u32 clk = get_lpuart_clk();
246*4882a593Smuzhiyun u32 sbr;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun sbr = (clk / (16 * baudrate));
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* place adjustment later - n/32 BRFA */
251*4882a593Smuzhiyun lpuart_write32(plat->flags, &base->baud, sbr);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
_lpuart32_serial_getc(struct lpuart_serial_platdata * plat)254*4882a593Smuzhiyun static int _lpuart32_serial_getc(struct lpuart_serial_platdata *plat)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun struct lpuart_fsl_reg32 *base = plat->reg;
257*4882a593Smuzhiyun u32 stat, val;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun lpuart_read32(plat->flags, &base->stat, &stat);
260*4882a593Smuzhiyun while ((stat & STAT_RDRF) == 0) {
261*4882a593Smuzhiyun lpuart_write32(plat->flags, &base->stat, STAT_FLAGS);
262*4882a593Smuzhiyun WATCHDOG_RESET();
263*4882a593Smuzhiyun lpuart_read32(plat->flags, &base->stat, &stat);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun lpuart_read32(plat->flags, &base->data, &val);
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun if (plat->devtype & DEV_MX7ULP) {
269*4882a593Smuzhiyun lpuart_read32(plat->flags, &base->stat, &stat);
270*4882a593Smuzhiyun if (stat & STAT_OR)
271*4882a593Smuzhiyun lpuart_write32(plat->flags, &base->stat, STAT_OR);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun return val & 0x3ff;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun
_lpuart32_serial_putc(struct lpuart_serial_platdata * plat,const char c)277*4882a593Smuzhiyun static void _lpuart32_serial_putc(struct lpuart_serial_platdata *plat,
278*4882a593Smuzhiyun const char c)
279*4882a593Smuzhiyun {
280*4882a593Smuzhiyun struct lpuart_fsl_reg32 *base = plat->reg;
281*4882a593Smuzhiyun u32 stat;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (plat->devtype & DEV_MX7ULP) {
284*4882a593Smuzhiyun if (c == '\n')
285*4882a593Smuzhiyun serial_putc('\r');
286*4882a593Smuzhiyun }
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun while (true) {
289*4882a593Smuzhiyun lpuart_read32(plat->flags, &base->stat, &stat);
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if ((stat & STAT_TDRE))
292*4882a593Smuzhiyun break;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun WATCHDOG_RESET();
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun lpuart_write32(plat->flags, &base->data, c);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* Test whether a character is in the RX buffer */
_lpuart32_serial_tstc(struct lpuart_serial_platdata * plat)301*4882a593Smuzhiyun static int _lpuart32_serial_tstc(struct lpuart_serial_platdata *plat)
302*4882a593Smuzhiyun {
303*4882a593Smuzhiyun struct lpuart_fsl_reg32 *base = plat->reg;
304*4882a593Smuzhiyun u32 water;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun lpuart_read32(plat->flags, &base->water, &water);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if ((water >> 24) == 0)
309*4882a593Smuzhiyun return 0;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun return 1;
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun /*
315*4882a593Smuzhiyun * Initialise the serial port with the given baudrate. The settings
316*4882a593Smuzhiyun * are always 8 data bits, no parity, 1 stop bit, no start bits.
317*4882a593Smuzhiyun */
_lpuart32_serial_init(struct lpuart_serial_platdata * plat)318*4882a593Smuzhiyun static int _lpuart32_serial_init(struct lpuart_serial_platdata *plat)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun struct lpuart_fsl_reg32 *base = (struct lpuart_fsl_reg32 *)plat->reg;
321*4882a593Smuzhiyun u32 ctrl;
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun lpuart_read32(plat->flags, &base->ctrl, &ctrl);
324*4882a593Smuzhiyun ctrl &= ~CTRL_RE;
325*4882a593Smuzhiyun ctrl &= ~CTRL_TE;
326*4882a593Smuzhiyun lpuart_write32(plat->flags, &base->ctrl, ctrl);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun lpuart_write32(plat->flags, &base->modir, 0);
329*4882a593Smuzhiyun lpuart_write32(plat->flags, &base->fifo, ~(FIFO_TXFE | FIFO_RXFE));
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun lpuart_write32(plat->flags, &base->match, 0);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun if (plat->devtype & DEV_MX7ULP) {
334*4882a593Smuzhiyun _lpuart32_serial_setbrg_7ulp(plat, gd->baudrate);
335*4882a593Smuzhiyun } else {
336*4882a593Smuzhiyun /* provide data bits, parity, stop bit, etc */
337*4882a593Smuzhiyun _lpuart32_serial_setbrg(plat, gd->baudrate);
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun lpuart_write32(plat->flags, &base->ctrl, CTRL_RE | CTRL_TE);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun return 0;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
lpuart_serial_setbrg(struct udevice * dev,int baudrate)345*4882a593Smuzhiyun static int lpuart_serial_setbrg(struct udevice *dev, int baudrate)
346*4882a593Smuzhiyun {
347*4882a593Smuzhiyun struct lpuart_serial_platdata *plat = dev->platdata;
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun if (is_lpuart32(dev)) {
350*4882a593Smuzhiyun if (plat->devtype & DEV_MX7ULP)
351*4882a593Smuzhiyun _lpuart32_serial_setbrg_7ulp(plat, baudrate);
352*4882a593Smuzhiyun else
353*4882a593Smuzhiyun _lpuart32_serial_setbrg(plat, baudrate);
354*4882a593Smuzhiyun } else {
355*4882a593Smuzhiyun _lpuart_serial_setbrg(plat, baudrate);
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun return 0;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
lpuart_serial_getc(struct udevice * dev)361*4882a593Smuzhiyun static int lpuart_serial_getc(struct udevice *dev)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun struct lpuart_serial_platdata *plat = dev->platdata;
364*4882a593Smuzhiyun
365*4882a593Smuzhiyun if (is_lpuart32(dev))
366*4882a593Smuzhiyun return _lpuart32_serial_getc(plat);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun return _lpuart_serial_getc(plat);
369*4882a593Smuzhiyun }
370*4882a593Smuzhiyun
lpuart_serial_putc(struct udevice * dev,const char c)371*4882a593Smuzhiyun static int lpuart_serial_putc(struct udevice *dev, const char c)
372*4882a593Smuzhiyun {
373*4882a593Smuzhiyun struct lpuart_serial_platdata *plat = dev->platdata;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun if (is_lpuart32(dev))
376*4882a593Smuzhiyun _lpuart32_serial_putc(plat, c);
377*4882a593Smuzhiyun else
378*4882a593Smuzhiyun _lpuart_serial_putc(plat, c);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun return 0;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
lpuart_serial_pending(struct udevice * dev,bool input)383*4882a593Smuzhiyun static int lpuart_serial_pending(struct udevice *dev, bool input)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun struct lpuart_serial_platdata *plat = dev->platdata;
386*4882a593Smuzhiyun struct lpuart_fsl *reg = plat->reg;
387*4882a593Smuzhiyun struct lpuart_fsl_reg32 *reg32 = plat->reg;
388*4882a593Smuzhiyun u32 stat;
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun if (is_lpuart32(dev)) {
391*4882a593Smuzhiyun if (input) {
392*4882a593Smuzhiyun return _lpuart32_serial_tstc(plat);
393*4882a593Smuzhiyun } else {
394*4882a593Smuzhiyun lpuart_read32(plat->flags, ®32->stat, &stat);
395*4882a593Smuzhiyun return stat & STAT_TDRE ? 0 : 1;
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun }
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun if (input)
400*4882a593Smuzhiyun return _lpuart_serial_tstc(plat);
401*4882a593Smuzhiyun else
402*4882a593Smuzhiyun return __raw_readb(®->us1) & US1_TDRE ? 0 : 1;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun
lpuart_serial_probe(struct udevice * dev)405*4882a593Smuzhiyun static int lpuart_serial_probe(struct udevice *dev)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun struct lpuart_serial_platdata *plat = dev->platdata;
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun if (is_lpuart32(dev))
410*4882a593Smuzhiyun return _lpuart32_serial_init(plat);
411*4882a593Smuzhiyun else
412*4882a593Smuzhiyun return _lpuart_serial_init(plat);
413*4882a593Smuzhiyun }
414*4882a593Smuzhiyun
lpuart_serial_ofdata_to_platdata(struct udevice * dev)415*4882a593Smuzhiyun static int lpuart_serial_ofdata_to_platdata(struct udevice *dev)
416*4882a593Smuzhiyun {
417*4882a593Smuzhiyun struct lpuart_serial_platdata *plat = dev->platdata;
418*4882a593Smuzhiyun const void *blob = gd->fdt_blob;
419*4882a593Smuzhiyun int node = dev_of_offset(dev);
420*4882a593Smuzhiyun fdt_addr_t addr;
421*4882a593Smuzhiyun
422*4882a593Smuzhiyun addr = devfdt_get_addr(dev);
423*4882a593Smuzhiyun if (addr == FDT_ADDR_T_NONE)
424*4882a593Smuzhiyun return -EINVAL;
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun plat->reg = (void *)addr;
427*4882a593Smuzhiyun plat->flags = dev_get_driver_data(dev);
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun if (!fdt_node_check_compatible(blob, node, "fsl,ls1021a-lpuart"))
430*4882a593Smuzhiyun plat->devtype = DEV_LS1021A;
431*4882a593Smuzhiyun else if (!fdt_node_check_compatible(blob, node, "fsl,imx7ulp-lpuart"))
432*4882a593Smuzhiyun plat->devtype = DEV_MX7ULP;
433*4882a593Smuzhiyun else if (!fdt_node_check_compatible(blob, node, "fsl,vf610-lpuart"))
434*4882a593Smuzhiyun plat->devtype = DEV_VF610;
435*4882a593Smuzhiyun
436*4882a593Smuzhiyun return 0;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun static const struct dm_serial_ops lpuart_serial_ops = {
440*4882a593Smuzhiyun .putc = lpuart_serial_putc,
441*4882a593Smuzhiyun .pending = lpuart_serial_pending,
442*4882a593Smuzhiyun .getc = lpuart_serial_getc,
443*4882a593Smuzhiyun .setbrg = lpuart_serial_setbrg,
444*4882a593Smuzhiyun };
445*4882a593Smuzhiyun
446*4882a593Smuzhiyun static const struct udevice_id lpuart_serial_ids[] = {
447*4882a593Smuzhiyun { .compatible = "fsl,ls1021a-lpuart", .data =
448*4882a593Smuzhiyun LPUART_FLAG_REGMAP_32BIT_REG | LPUART_FLAG_REGMAP_ENDIAN_BIG },
449*4882a593Smuzhiyun { .compatible = "fsl,imx7ulp-lpuart",
450*4882a593Smuzhiyun .data = LPUART_FLAG_REGMAP_32BIT_REG },
451*4882a593Smuzhiyun { .compatible = "fsl,vf610-lpuart"},
452*4882a593Smuzhiyun { }
453*4882a593Smuzhiyun };
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun U_BOOT_DRIVER(serial_lpuart) = {
456*4882a593Smuzhiyun .name = "serial_lpuart",
457*4882a593Smuzhiyun .id = UCLASS_SERIAL,
458*4882a593Smuzhiyun .of_match = lpuart_serial_ids,
459*4882a593Smuzhiyun .ofdata_to_platdata = lpuart_serial_ofdata_to_platdata,
460*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct lpuart_serial_platdata),
461*4882a593Smuzhiyun .probe = lpuart_serial_probe,
462*4882a593Smuzhiyun .ops = &lpuart_serial_ops,
463*4882a593Smuzhiyun .flags = DM_FLAG_PRE_RELOC,
464*4882a593Smuzhiyun };
465