xref: /OK3568_Linux_fs/u-boot/drivers/serial/serial_bcm6345.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2017 Álvaro Fernández Rojas <noltari@gmail.com>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Derived from linux/drivers/tty/serial/bcm63xx_uart.c:
5*4882a593Smuzhiyun  *	Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <clk.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <debug_uart.h>
13*4882a593Smuzhiyun #include <errno.h>
14*4882a593Smuzhiyun #include <serial.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/types.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun /* UART Control register */
19*4882a593Smuzhiyun #define UART_CTL_REG			0x0
20*4882a593Smuzhiyun #define UART_CTL_RXTIMEOUT_MASK		0x1f
21*4882a593Smuzhiyun #define UART_CTL_RXTIMEOUT_5		0x5
22*4882a593Smuzhiyun #define UART_CTL_RSTRXFIFO_SHIFT	6
23*4882a593Smuzhiyun #define UART_CTL_RSTRXFIFO_MASK		(1 << UART_CTL_RSTRXFIFO_SHIFT)
24*4882a593Smuzhiyun #define UART_CTL_RSTTXFIFO_SHIFT	7
25*4882a593Smuzhiyun #define UART_CTL_RSTTXFIFO_MASK		(1 << UART_CTL_RSTTXFIFO_SHIFT)
26*4882a593Smuzhiyun #define UART_CTL_STOPBITS_SHIFT		8
27*4882a593Smuzhiyun #define UART_CTL_STOPBITS_MASK		(0xf << UART_CTL_STOPBITS_SHIFT)
28*4882a593Smuzhiyun #define UART_CTL_STOPBITS_1		(0x7 << UART_CTL_STOPBITS_SHIFT)
29*4882a593Smuzhiyun #define UART_CTL_BITSPERSYM_SHIFT	12
30*4882a593Smuzhiyun #define UART_CTL_BITSPERSYM_MASK	(0x3 << UART_CTL_BITSPERSYM_SHIFT)
31*4882a593Smuzhiyun #define UART_CTL_BITSPERSYM_8		(0x3 << UART_CTL_BITSPERSYM_SHIFT)
32*4882a593Smuzhiyun #define UART_CTL_XMITBRK_SHIFT		14
33*4882a593Smuzhiyun #define UART_CTL_XMITBRK_MASK		(1 << UART_CTL_XMITBRK_SHIFT)
34*4882a593Smuzhiyun #define UART_CTL_RSVD_SHIFT		15
35*4882a593Smuzhiyun #define UART_CTL_RSVD_MASK		(1 << UART_CTL_RSVD_SHIFT)
36*4882a593Smuzhiyun #define UART_CTL_RXPAREVEN_SHIFT	16
37*4882a593Smuzhiyun #define UART_CTL_RXPAREVEN_MASK		(1 << UART_CTL_RXPAREVEN_SHIFT)
38*4882a593Smuzhiyun #define UART_CTL_RXPAREN_SHIFT		17
39*4882a593Smuzhiyun #define UART_CTL_RXPAREN_MASK		(1 << UART_CTL_RXPAREN_SHIFT)
40*4882a593Smuzhiyun #define UART_CTL_TXPAREVEN_SHIFT	18
41*4882a593Smuzhiyun #define UART_CTL_TXPAREVEN_MASK		(1 << UART_CTL_TXPAREVEN_SHIFT)
42*4882a593Smuzhiyun #define UART_CTL_TXPAREN_SHIFT		19
43*4882a593Smuzhiyun #define UART_CTL_TXPAREN_MASK		(1 << UART_CTL_TXPAREN_SHIFT)
44*4882a593Smuzhiyun #define UART_CTL_LOOPBACK_SHIFT		20
45*4882a593Smuzhiyun #define UART_CTL_LOOPBACK_MASK		(1 << UART_CTL_LOOPBACK_SHIFT)
46*4882a593Smuzhiyun #define UART_CTL_RXEN_SHIFT		21
47*4882a593Smuzhiyun #define UART_CTL_RXEN_MASK		(1 << UART_CTL_RXEN_SHIFT)
48*4882a593Smuzhiyun #define UART_CTL_TXEN_SHIFT		22
49*4882a593Smuzhiyun #define UART_CTL_TXEN_MASK		(1 << UART_CTL_TXEN_SHIFT)
50*4882a593Smuzhiyun #define UART_CTL_BRGEN_SHIFT		23
51*4882a593Smuzhiyun #define UART_CTL_BRGEN_MASK		(1 << UART_CTL_BRGEN_SHIFT)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* UART Baudword register */
54*4882a593Smuzhiyun #define UART_BAUD_REG			0x4
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* UART FIFO Config register */
57*4882a593Smuzhiyun #define UART_FIFO_CFG_REG		0x8
58*4882a593Smuzhiyun #define UART_FIFO_CFG_RX_SHIFT		8
59*4882a593Smuzhiyun #define UART_FIFO_CFG_RX_MASK		(0xf << UART_FIFO_CFG_RX_SHIFT)
60*4882a593Smuzhiyun #define UART_FIFO_CFG_RX_4		(0x4 << UART_FIFO_CFG_RX_SHIFT)
61*4882a593Smuzhiyun #define UART_FIFO_CFG_TX_SHIFT		12
62*4882a593Smuzhiyun #define UART_FIFO_CFG_TX_MASK		(0xf << UART_FIFO_CFG_TX_SHIFT)
63*4882a593Smuzhiyun #define UART_FIFO_CFG_TX_4		(0x4 << UART_FIFO_CFG_TX_SHIFT)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun /* UART Interrupt register */
66*4882a593Smuzhiyun #define UART_IR_REG			0x10
67*4882a593Smuzhiyun #define UART_IR_STAT(x)			(1 << (x))
68*4882a593Smuzhiyun #define UART_IR_TXEMPTY			5
69*4882a593Smuzhiyun #define UART_IR_RXOVER			7
70*4882a593Smuzhiyun #define UART_IR_RXNOTEMPTY		11
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /* UART FIFO register */
73*4882a593Smuzhiyun #define UART_FIFO_REG			0x14
74*4882a593Smuzhiyun #define UART_FIFO_VALID_MASK		0xff
75*4882a593Smuzhiyun #define UART_FIFO_FRAMEERR_SHIFT	8
76*4882a593Smuzhiyun #define UART_FIFO_FRAMEERR_MASK		(1 << UART_FIFO_FRAMEERR_SHIFT)
77*4882a593Smuzhiyun #define UART_FIFO_PARERR_SHIFT		9
78*4882a593Smuzhiyun #define UART_FIFO_PARERR_MASK		(1 << UART_FIFO_PARERR_SHIFT)
79*4882a593Smuzhiyun #define UART_FIFO_BRKDET_SHIFT		10
80*4882a593Smuzhiyun #define UART_FIFO_BRKDET_MASK		(1 << UART_FIFO_BRKDET_SHIFT)
81*4882a593Smuzhiyun #define UART_FIFO_ANYERR_MASK		(UART_FIFO_FRAMEERR_MASK |	\
82*4882a593Smuzhiyun 					UART_FIFO_PARERR_MASK |		\
83*4882a593Smuzhiyun 					UART_FIFO_BRKDET_MASK)
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun struct bcm6345_serial_priv {
86*4882a593Smuzhiyun 	void __iomem *base;
87*4882a593Smuzhiyun 	ulong uartclk;
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun /* enable rx & tx operation on uart */
bcm6345_serial_enable(void __iomem * base)91*4882a593Smuzhiyun static void bcm6345_serial_enable(void __iomem *base)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	setbits_be32(base + UART_CTL_REG, UART_CTL_BRGEN_MASK |
94*4882a593Smuzhiyun 		     UART_CTL_TXEN_MASK | UART_CTL_RXEN_MASK);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* disable rx & tx operation on uart */
bcm6345_serial_disable(void __iomem * base)98*4882a593Smuzhiyun static void bcm6345_serial_disable(void __iomem *base)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	clrbits_be32(base + UART_CTL_REG, UART_CTL_BRGEN_MASK |
101*4882a593Smuzhiyun 		     UART_CTL_TXEN_MASK | UART_CTL_RXEN_MASK);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* clear all unread data in rx fifo and unsent data in tx fifo */
bcm6345_serial_flush(void __iomem * base)105*4882a593Smuzhiyun static void bcm6345_serial_flush(void __iomem *base)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun 	/* empty rx and tx fifo */
108*4882a593Smuzhiyun 	setbits_be32(base + UART_CTL_REG, UART_CTL_RSTRXFIFO_MASK |
109*4882a593Smuzhiyun 		     UART_CTL_RSTTXFIFO_MASK);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	/* read any pending char to make sure all irq status are cleared */
112*4882a593Smuzhiyun 	readl_be(base + UART_FIFO_REG);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
bcm6345_serial_init(void __iomem * base,ulong clk,u32 baudrate)115*4882a593Smuzhiyun static int bcm6345_serial_init(void __iomem *base, ulong clk, u32 baudrate)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	u32 val;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	/* mask all irq and flush port */
120*4882a593Smuzhiyun 	bcm6345_serial_disable(base);
121*4882a593Smuzhiyun 	bcm6345_serial_flush(base);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	/* set uart control config */
124*4882a593Smuzhiyun 	clrsetbits_be32(base + UART_CTL_REG,
125*4882a593Smuzhiyun 			/* clear rx timeout */
126*4882a593Smuzhiyun 			UART_CTL_RXTIMEOUT_MASK |
127*4882a593Smuzhiyun 			/* clear stop bits */
128*4882a593Smuzhiyun 			UART_CTL_STOPBITS_MASK |
129*4882a593Smuzhiyun 			/* clear bits per symbol */
130*4882a593Smuzhiyun 			UART_CTL_BITSPERSYM_MASK |
131*4882a593Smuzhiyun 			/* clear xmit break */
132*4882a593Smuzhiyun 			UART_CTL_XMITBRK_MASK |
133*4882a593Smuzhiyun 			/* clear reserved bit */
134*4882a593Smuzhiyun 			UART_CTL_RSVD_MASK |
135*4882a593Smuzhiyun 			/* disable parity */
136*4882a593Smuzhiyun 			UART_CTL_RXPAREN_MASK |
137*4882a593Smuzhiyun 			UART_CTL_TXPAREN_MASK |
138*4882a593Smuzhiyun 			/* disable loopback */
139*4882a593Smuzhiyun 			UART_CTL_LOOPBACK_MASK,
140*4882a593Smuzhiyun 			/* set timeout to 5 */
141*4882a593Smuzhiyun 			UART_CTL_RXTIMEOUT_5 |
142*4882a593Smuzhiyun 			/* set 8 bits/symbol */
143*4882a593Smuzhiyun 			UART_CTL_BITSPERSYM_8 |
144*4882a593Smuzhiyun 			/* set 1 stop bit */
145*4882a593Smuzhiyun 			UART_CTL_STOPBITS_1 |
146*4882a593Smuzhiyun 			/* set parity to even */
147*4882a593Smuzhiyun 			UART_CTL_RXPAREVEN_MASK |
148*4882a593Smuzhiyun 			UART_CTL_TXPAREVEN_MASK);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* set uart fifo config */
151*4882a593Smuzhiyun 	clrsetbits_be32(base + UART_FIFO_CFG_REG,
152*4882a593Smuzhiyun 			/* clear fifo config */
153*4882a593Smuzhiyun 			UART_FIFO_CFG_RX_MASK |
154*4882a593Smuzhiyun 			UART_FIFO_CFG_TX_MASK,
155*4882a593Smuzhiyun 			/* set fifo config to 4 */
156*4882a593Smuzhiyun 			UART_FIFO_CFG_RX_4 |
157*4882a593Smuzhiyun 			UART_FIFO_CFG_TX_4);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* set baud rate */
160*4882a593Smuzhiyun 	val = ((clk / baudrate) >> 4);
161*4882a593Smuzhiyun 	if (val & 0x1)
162*4882a593Smuzhiyun 		val = (val >> 1);
163*4882a593Smuzhiyun 	else
164*4882a593Smuzhiyun 		val = (val >> 1) - 1;
165*4882a593Smuzhiyun 	writel_be(val, base + UART_BAUD_REG);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* clear interrupts */
168*4882a593Smuzhiyun 	writel_be(0, base + UART_IR_REG);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/* enable uart */
171*4882a593Smuzhiyun 	bcm6345_serial_enable(base);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	return 0;
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun 
bcm6345_serial_pending(struct udevice * dev,bool input)176*4882a593Smuzhiyun static int bcm6345_serial_pending(struct udevice *dev, bool input)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun 	struct bcm6345_serial_priv *priv = dev_get_priv(dev);
179*4882a593Smuzhiyun 	u32 val = readl_be(priv->base + UART_IR_REG);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	if (input)
182*4882a593Smuzhiyun 		return !!(val & UART_IR_STAT(UART_IR_RXNOTEMPTY));
183*4882a593Smuzhiyun 	else
184*4882a593Smuzhiyun 		return !(val & UART_IR_STAT(UART_IR_TXEMPTY));
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun 
bcm6345_serial_setbrg(struct udevice * dev,int baudrate)187*4882a593Smuzhiyun static int bcm6345_serial_setbrg(struct udevice *dev, int baudrate)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun 	struct bcm6345_serial_priv *priv = dev_get_priv(dev);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	return bcm6345_serial_init(priv->base, priv->uartclk, baudrate);
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun 
bcm6345_serial_putc(struct udevice * dev,const char ch)194*4882a593Smuzhiyun static int bcm6345_serial_putc(struct udevice *dev, const char ch)
195*4882a593Smuzhiyun {
196*4882a593Smuzhiyun 	struct bcm6345_serial_priv *priv = dev_get_priv(dev);
197*4882a593Smuzhiyun 	u32 val;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	val = readl_be(priv->base + UART_IR_REG);
200*4882a593Smuzhiyun 	if (!(val & UART_IR_STAT(UART_IR_TXEMPTY)))
201*4882a593Smuzhiyun 		return -EAGAIN;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	writel_be(ch, priv->base + UART_FIFO_REG);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
bcm6345_serial_getc(struct udevice * dev)208*4882a593Smuzhiyun static int bcm6345_serial_getc(struct udevice *dev)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun 	struct bcm6345_serial_priv *priv = dev_get_priv(dev);
211*4882a593Smuzhiyun 	u32 val;
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun 	val = readl_be(priv->base + UART_IR_REG);
214*4882a593Smuzhiyun 	if (val & UART_IR_STAT(UART_IR_RXOVER))
215*4882a593Smuzhiyun 		setbits_be32(priv->base + UART_CTL_REG,
216*4882a593Smuzhiyun 			     UART_CTL_RSTRXFIFO_MASK);
217*4882a593Smuzhiyun 	if (!(val & UART_IR_STAT(UART_IR_RXNOTEMPTY)))
218*4882a593Smuzhiyun 		return -EAGAIN;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	val = readl_be(priv->base + UART_FIFO_REG);
221*4882a593Smuzhiyun 	if (val & UART_FIFO_ANYERR_MASK)
222*4882a593Smuzhiyun 		return -EAGAIN;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	return val & UART_FIFO_VALID_MASK;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
bcm6345_serial_probe(struct udevice * dev)227*4882a593Smuzhiyun static int bcm6345_serial_probe(struct udevice *dev)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	struct bcm6345_serial_priv *priv = dev_get_priv(dev);
230*4882a593Smuzhiyun 	struct clk clk;
231*4882a593Smuzhiyun 	fdt_addr_t addr;
232*4882a593Smuzhiyun 	fdt_size_t size;
233*4882a593Smuzhiyun 	int ret;
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	/* get address */
236*4882a593Smuzhiyun 	addr = devfdt_get_addr_size_index(dev, 0, &size);
237*4882a593Smuzhiyun 	if (addr == FDT_ADDR_T_NONE)
238*4882a593Smuzhiyun 		return -EINVAL;
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 	priv->base = ioremap(addr, size);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	/* get clock rate */
243*4882a593Smuzhiyun 	ret = clk_get_by_index(dev, 0, &clk);
244*4882a593Smuzhiyun 	if (ret < 0)
245*4882a593Smuzhiyun 		return ret;
246*4882a593Smuzhiyun 	priv->uartclk = clk_get_rate(&clk);
247*4882a593Smuzhiyun 	clk_free(&clk);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/* initialize serial */
250*4882a593Smuzhiyun 	return bcm6345_serial_init(priv->base, priv->uartclk, CONFIG_BAUDRATE);
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun static const struct dm_serial_ops bcm6345_serial_ops = {
254*4882a593Smuzhiyun 	.putc = bcm6345_serial_putc,
255*4882a593Smuzhiyun 	.pending = bcm6345_serial_pending,
256*4882a593Smuzhiyun 	.getc = bcm6345_serial_getc,
257*4882a593Smuzhiyun 	.setbrg = bcm6345_serial_setbrg,
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static const struct udevice_id bcm6345_serial_ids[] = {
261*4882a593Smuzhiyun 	{ .compatible = "brcm,bcm6345-uart" },
262*4882a593Smuzhiyun 	{ /* sentinel */ }
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun U_BOOT_DRIVER(bcm6345_serial) = {
266*4882a593Smuzhiyun 	.name = "bcm6345-uart",
267*4882a593Smuzhiyun 	.id = UCLASS_SERIAL,
268*4882a593Smuzhiyun 	.of_match = bcm6345_serial_ids,
269*4882a593Smuzhiyun 	.probe = bcm6345_serial_probe,
270*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct bcm6345_serial_priv),
271*4882a593Smuzhiyun 	.ops = &bcm6345_serial_ops,
272*4882a593Smuzhiyun 	.flags = DM_FLAG_PRE_RELOC,
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART_BCM6345
_debug_uart_init(void)276*4882a593Smuzhiyun static inline void _debug_uart_init(void)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun 	void __iomem *base = (void __iomem *)CONFIG_DEBUG_UART_BASE;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	bcm6345_serial_init(base, CONFIG_DEBUG_UART_CLOCK, CONFIG_BAUDRATE);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
wait_xfered(void __iomem * base)283*4882a593Smuzhiyun static inline void wait_xfered(void __iomem *base)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	do {
286*4882a593Smuzhiyun 		u32 val = readl_be(base + UART_IR_REG);
287*4882a593Smuzhiyun 		if (val & UART_IR_STAT(UART_IR_TXEMPTY))
288*4882a593Smuzhiyun 			break;
289*4882a593Smuzhiyun 	} while (1);
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun 
_debug_uart_putc(int ch)292*4882a593Smuzhiyun static inline void _debug_uart_putc(int ch)
293*4882a593Smuzhiyun {
294*4882a593Smuzhiyun 	void __iomem *base = (void __iomem *)CONFIG_DEBUG_UART_BASE;
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	wait_xfered(base);
297*4882a593Smuzhiyun 	writel_be(ch, base + UART_FIFO_REG);
298*4882a593Smuzhiyun 	wait_xfered(base);
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun DEBUG_UART_FUNCS
302*4882a593Smuzhiyun #endif
303