1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2004-2007 ARM Limited.
3*4882a593Smuzhiyun * Copyright (C) 2008 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
4*4882a593Smuzhiyun * Copyright (C) 2015 - 2016 Xilinx, Inc, Michal Simek
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * As a special exception, if other files instantiate templates or use macros
9*4882a593Smuzhiyun * or inline functions from this file, or you compile this file and link it
10*4882a593Smuzhiyun * with other works to produce a work based on this file, this file does not
11*4882a593Smuzhiyun * by itself cause the resulting work to be covered by the GNU General Public
12*4882a593Smuzhiyun * License. However the source code for this file must still be made available
13*4882a593Smuzhiyun * in accordance with section (3) of the GNU General Public License.
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun * This exception does not invalidate any other reasons why a work based on
16*4882a593Smuzhiyun * this file might be covered by the GNU General Public License.
17*4882a593Smuzhiyun */
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <common.h>
20*4882a593Smuzhiyun #include <dm.h>
21*4882a593Smuzhiyun #include <serial.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #if defined(CONFIG_CPU_V6) || defined(CONFIG_CPU_V7)
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun * ARMV6 & ARMV7
26*4882a593Smuzhiyun */
27*4882a593Smuzhiyun #define DCC_RBIT (1 << 30)
28*4882a593Smuzhiyun #define DCC_WBIT (1 << 29)
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define write_dcc(x) \
31*4882a593Smuzhiyun __asm__ volatile ("mcr p14, 0, %0, c0, c5, 0\n" : : "r" (x))
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define read_dcc(x) \
34*4882a593Smuzhiyun __asm__ volatile ("mrc p14, 0, %0, c0, c5, 0\n" : "=r" (x))
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define status_dcc(x) \
37*4882a593Smuzhiyun __asm__ volatile ("mrc p14, 0, %0, c0, c1, 0\n" : "=r" (x))
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #elif defined(CONFIG_CPU_XSCALE)
40*4882a593Smuzhiyun /*
41*4882a593Smuzhiyun * XSCALE
42*4882a593Smuzhiyun */
43*4882a593Smuzhiyun #define DCC_RBIT (1 << 31)
44*4882a593Smuzhiyun #define DCC_WBIT (1 << 28)
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define write_dcc(x) \
47*4882a593Smuzhiyun __asm__ volatile ("mcr p14, 0, %0, c8, c0, 0\n" : : "r" (x))
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define read_dcc(x) \
50*4882a593Smuzhiyun __asm__ volatile ("mrc p14, 0, %0, c9, c0, 0\n" : "=r" (x))
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define status_dcc(x) \
53*4882a593Smuzhiyun __asm__ volatile ("mrc p14, 0, %0, c14, c0, 0\n" : "=r" (x))
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #elif defined(CONFIG_CPU_ARMV8)
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun * ARMV8
58*4882a593Smuzhiyun */
59*4882a593Smuzhiyun #define DCC_RBIT (1 << 30)
60*4882a593Smuzhiyun #define DCC_WBIT (1 << 29)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define write_dcc(x) \
63*4882a593Smuzhiyun __asm__ volatile ("msr dbgdtrtx_el0, %0\n" : : "r" (x))
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define read_dcc(x) \
66*4882a593Smuzhiyun __asm__ volatile ("mrs %0, dbgdtrrx_el0\n" : "=r" (x))
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun #define status_dcc(x) \
69*4882a593Smuzhiyun __asm__ volatile ("mrs %0, mdccsr_el0\n" : "=r" (x))
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun #else
72*4882a593Smuzhiyun #define DCC_RBIT (1 << 0)
73*4882a593Smuzhiyun #define DCC_WBIT (1 << 1)
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun #define write_dcc(x) \
76*4882a593Smuzhiyun __asm__ volatile ("mcr p14, 0, %0, c1, c0, 0\n" : : "r" (x))
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun #define read_dcc(x) \
79*4882a593Smuzhiyun __asm__ volatile ("mrc p14, 0, %0, c1, c0, 0\n" : "=r" (x))
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun #define status_dcc(x) \
82*4882a593Smuzhiyun __asm__ volatile ("mrc p14, 0, %0, c0, c0, 0\n" : "=r" (x))
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #endif
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #define can_read_dcc(x) do { \
87*4882a593Smuzhiyun status_dcc(x); \
88*4882a593Smuzhiyun x &= DCC_RBIT; \
89*4882a593Smuzhiyun } while (0);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define can_write_dcc(x) do { \
92*4882a593Smuzhiyun status_dcc(x); \
93*4882a593Smuzhiyun x &= DCC_WBIT; \
94*4882a593Smuzhiyun x = (x == 0); \
95*4882a593Smuzhiyun } while (0);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #define TIMEOUT_COUNT 0x4000000
98*4882a593Smuzhiyun
arm_dcc_getc(struct udevice * dev)99*4882a593Smuzhiyun static int arm_dcc_getc(struct udevice *dev)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun int ch;
102*4882a593Smuzhiyun register unsigned int reg;
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun do {
105*4882a593Smuzhiyun can_read_dcc(reg);
106*4882a593Smuzhiyun } while (!reg);
107*4882a593Smuzhiyun read_dcc(ch);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun return ch;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
arm_dcc_putc(struct udevice * dev,char ch)112*4882a593Smuzhiyun static int arm_dcc_putc(struct udevice *dev, char ch)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun register unsigned int reg;
115*4882a593Smuzhiyun unsigned int timeout_count = TIMEOUT_COUNT;
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun while (--timeout_count) {
118*4882a593Smuzhiyun can_write_dcc(reg);
119*4882a593Smuzhiyun if (reg)
120*4882a593Smuzhiyun break;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun if (timeout_count == 0)
123*4882a593Smuzhiyun return -EAGAIN;
124*4882a593Smuzhiyun else
125*4882a593Smuzhiyun write_dcc(ch);
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun return 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
arm_dcc_pending(struct udevice * dev,bool input)130*4882a593Smuzhiyun static int arm_dcc_pending(struct udevice *dev, bool input)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun register unsigned int reg;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun if (input) {
135*4882a593Smuzhiyun can_read_dcc(reg);
136*4882a593Smuzhiyun } else {
137*4882a593Smuzhiyun can_write_dcc(reg);
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return reg;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static const struct dm_serial_ops arm_dcc_ops = {
144*4882a593Smuzhiyun .putc = arm_dcc_putc,
145*4882a593Smuzhiyun .pending = arm_dcc_pending,
146*4882a593Smuzhiyun .getc = arm_dcc_getc,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static const struct udevice_id arm_dcc_ids[] = {
150*4882a593Smuzhiyun { .compatible = "arm,dcc", },
151*4882a593Smuzhiyun { }
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun U_BOOT_DRIVER(serial_dcc) = {
155*4882a593Smuzhiyun .name = "arm_dcc",
156*4882a593Smuzhiyun .id = UCLASS_SERIAL,
157*4882a593Smuzhiyun .of_match = arm_dcc_ids,
158*4882a593Smuzhiyun .ops = &arm_dcc_ops,
159*4882a593Smuzhiyun .flags = DM_FLAG_PRE_RELOC,
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_UART_ARM_DCC
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun #include <debug_uart.h>
165*4882a593Smuzhiyun
_debug_uart_init(void)166*4882a593Smuzhiyun static inline void _debug_uart_init(void)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun
_debug_uart_putc(int ch)170*4882a593Smuzhiyun static inline void _debug_uart_putc(int ch)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun arm_dcc_putc(NULL, ch);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun DEBUG_UART_FUNCS
176*4882a593Smuzhiyun #endif
177